1730cfbc0SXuan Hupackage xiangshan.backend.issue 2730cfbc0SXuan Hu 3730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7730cfbc0SXuan Huimport utility.HasCircularQueuePtrHelper 8730cfbc0SXuan Huimport xiangshan._ 9730cfbc0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 10730cfbc0SXuan Huimport xiangshan.mem.{MemWaitUpdateReq, SqPtr} 11730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, IssueQueueIssueBundle, IssueQueueWakeUpBundle} 12730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 13730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 14730cfbc0SXuan Hu 15730cfbc0SXuan Huclass IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 16730cfbc0SXuan Hu implicit val iqParams = params 17730cfbc0SXuan Hu lazy val module = iqParams.schdType match { 18730cfbc0SXuan Hu case IntScheduler() => new IssueQueueIntImp(this) 19730cfbc0SXuan Hu case VfScheduler() => new IssueQueueVfImp(this) 20730cfbc0SXuan Hu case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this) 21730cfbc0SXuan Hu else new IssueQueueIntImp(this) 22730cfbc0SXuan Hu case _ => null 23730cfbc0SXuan Hu } 24730cfbc0SXuan Hu} 25730cfbc0SXuan Hu 26730cfbc0SXuan Huclass IssueQueueStatusBundle(numEnq: Int) extends Bundle { 27730cfbc0SXuan Hu val empty = Output(Bool()) 28730cfbc0SXuan Hu val full = Output(Bool()) 29730cfbc0SXuan Hu val leftVec = Output(Vec(numEnq + 1, Bool())) 30730cfbc0SXuan Hu} 31730cfbc0SXuan Hu 32730cfbc0SXuan Huclass IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends StatusArrayDeqRespBundle 33730cfbc0SXuan Hu 34730cfbc0SXuan Huclass IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 35730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect)) 36730cfbc0SXuan Hu 37730cfbc0SXuan Hu val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst))) 38730cfbc0SXuan Hu 39730cfbc0SXuan Hu val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle 40730cfbc0SXuan Hu val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 41730cfbc0SXuan Hu val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 42730cfbc0SXuan Hu val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 43*8d29ec32Sczw val wbBusyRead = Input(params.genFuBusyTableReadBundle) 44730cfbc0SXuan Hu val wakeup = Vec(params.numWakeupFromWB, Flipped(ValidIO(new IssueQueueWakeUpBundle(params.pregBits)))) 45730cfbc0SXuan Hu val status = Output(new IssueQueueStatusBundle(params.numEnq)) 46730cfbc0SXuan Hu val statusNext = Output(new IssueQueueStatusBundle(params.numEnq)) 47730cfbc0SXuan Hu // Todo: wake up bundle 48730cfbc0SXuan Hu} 49730cfbc0SXuan Hu 50730cfbc0SXuan Huclass IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams) 51730cfbc0SXuan Hu extends LazyModuleImp(wrapper) 52730cfbc0SXuan Hu with HasXSParameter { 53730cfbc0SXuan Hu 54730cfbc0SXuan Hu println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB: ${params.numWakeupFromWB}, " + 55730cfbc0SXuan Hu s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}") 56730cfbc0SXuan Hu 57730cfbc0SXuan Hu require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports") 58730cfbc0SXuan Hu val deqFuCfgs : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs) 59ea0f92d8Sczw val fuLatencyMaps : Seq[Option[Seq[(Int, Int)]]] = params.exuBlockParams.map(x => x.fuLatencyMap) 60ea0f92d8Sczw val latencyValMaxs: Seq[Option[Int]] = params.exuBlockParams.map(x => x.latencyValMax) 61730cfbc0SXuan Hu val allDeqFuCfgs: Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs) 62730cfbc0SXuan Hu val fuCfgsCnt : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) } 63730cfbc0SXuan Hu val commonFuCfgs : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq 64730cfbc0SXuan Hu println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}") 65730cfbc0SXuan Hu lazy val io = IO(new IssueQueueIO()) 66730cfbc0SXuan Hu dontTouch(io.deq) 67730cfbc0SXuan Hu dontTouch(io.deqResp) 68730cfbc0SXuan Hu // Modules 69730cfbc0SXuan Hu val statusArray = Module(StatusArray(p, params)) 70730cfbc0SXuan Hu val immArray = Module(new DataArray(UInt(XLEN.W), params.numDeq, params.numEnq, params.numEntries)) 71730cfbc0SXuan Hu val payloadArray = Module(new DataArray(Output(new DynInst), params.numDeq, params.numEnq, params.numEntries)) 72730cfbc0SXuan Hu val enqPolicy = Module(new EnqPolicy) 73730cfbc0SXuan Hu val subDeqPolicies = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None) 74ea0f92d8Sczw val fuBusyTable = latencyValMaxs.map { case y => if (y.getOrElse(0)>0) Some(Reg(UInt(y.getOrElse(1).W))) else None } 75730cfbc0SXuan Hu 76730cfbc0SXuan Hu // Wires 77ea0f92d8Sczw val resps = params.schdType match { 78ea0f92d8Sczw case IntScheduler() => Seq(io.deqResp, io.og0Resp, io.og1Resp) 79ea0f92d8Sczw case MemScheduler() => Seq(io.deqResp, io.og1Resp) 80ea0f92d8Sczw case VfScheduler() => Seq(io.deqResp, io.og1Resp) 81ea0f92d8Sczw case _ => null 82ea0f92d8Sczw } 83ea0f92d8Sczw val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 84730cfbc0SXuan Hu val s0_enqValidVec = io.enq.map(_.valid) 85730cfbc0SXuan Hu val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool())) 86730cfbc0SXuan Hu val s0_enqSelOHVec = Wire(Vec(params.numEnq, UInt(params.numEntries.W))) 87730cfbc0SXuan Hu val s0_enqNotFlush = !io.flush.valid 88730cfbc0SXuan Hu val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits))) 89730cfbc0SXuan Hu val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) 90730cfbc0SXuan Hu val s0_doEnqOH: IndexedSeq[UInt] = (s0_doEnqSelValidVec zip s0_enqSelOHVec).map { case (valid, oh) => 91730cfbc0SXuan Hu Mux(valid, oh, 0.U) 92730cfbc0SXuan Hu } 93730cfbc0SXuan Hu 94730cfbc0SXuan Hu val s0_enqImmValidVec = io.enq.map(enq => enq.valid) 95730cfbc0SXuan Hu val s0_enqImmVec = VecInit(io.enq.map(_.bits.imm)) 96730cfbc0SXuan Hu 97730cfbc0SXuan Hu // One deq port only need one special deq policy 98730cfbc0SXuan Hu val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool())))) 99730cfbc0SXuan Hu val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W))))) 100730cfbc0SXuan Hu 101730cfbc0SXuan Hu val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool())) 102730cfbc0SXuan Hu val finalDeqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 103730cfbc0SXuan Hu val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) => 104730cfbc0SXuan Hu Mux(valid, oh, 0.U) 105730cfbc0SXuan Hu } 106730cfbc0SXuan Hu val finalDeqMask: UInt = finalDeqOH.reduce(_ | _) 107730cfbc0SXuan Hu 108730cfbc0SXuan Hu val deqRespVec = io.deqResp 109730cfbc0SXuan Hu 110730cfbc0SXuan Hu val validVec = VecInit(statusArray.io.valid.asBools) 111730cfbc0SXuan Hu val canIssueVec = VecInit(statusArray.io.canIssue.asBools) 112730cfbc0SXuan Hu val clearVec = VecInit(statusArray.io.clear.asBools) 113730cfbc0SXuan Hu val deqFirstIssueVec = VecInit(statusArray.io.deq.map(_.isFirstIssue)) 114730cfbc0SXuan Hu 115730cfbc0SXuan Hu val wakeupEnqSrcStateBypass = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState()))) 116730cfbc0SXuan Hu for (i <- io.enq.indices) { 117730cfbc0SXuan Hu for (j <- s0_enqBits(i).srcType.indices) { 118730cfbc0SXuan Hu wakeupEnqSrcStateBypass(i)(j) := Cat( 119730cfbc0SXuan Hu io.wakeup.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head) 120730cfbc0SXuan Hu ).orR 121730cfbc0SXuan Hu } 122730cfbc0SXuan Hu } 123730cfbc0SXuan Hu 124730cfbc0SXuan Hu statusArray.io match { case statusArrayIO: StatusArrayIO => 125730cfbc0SXuan Hu statusArrayIO.flush <> io.flush 126730cfbc0SXuan Hu statusArrayIO.wakeup <> io.wakeup 127730cfbc0SXuan Hu statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) => 128730cfbc0SXuan Hu enq.valid := s0_doEnqSelValidVec(i) 129730cfbc0SXuan Hu enq.bits.addrOH := s0_enqSelOHVec(i) 130730cfbc0SXuan Hu val numLSrc = s0_enqBits(i).srcType.size.min(enq.bits.data.srcType.size) 131730cfbc0SXuan Hu for (j <- 0 until numLSrc) { 132730cfbc0SXuan Hu enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j) 133730cfbc0SXuan Hu enq.bits.data.psrc(j) := s0_enqBits(i).psrc(j) 134730cfbc0SXuan Hu enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j) 135730cfbc0SXuan Hu } 136730cfbc0SXuan Hu enq.bits.data.robIdx := s0_enqBits(i).robIdx 137730cfbc0SXuan Hu enq.bits.data.ready := false.B 138730cfbc0SXuan Hu enq.bits.data.issued := false.B 139730cfbc0SXuan Hu enq.bits.data.firstIssue := false.B 140730cfbc0SXuan Hu enq.bits.data.blocked := false.B 141730cfbc0SXuan Hu } 142730cfbc0SXuan Hu statusArrayIO.deq.zipWithIndex.foreach { case (deq, i) => 143730cfbc0SXuan Hu deq.deqSelOH.valid := finalDeqSelValidVec(i) 144730cfbc0SXuan Hu deq.deqSelOH.bits := finalDeqSelOHVec(i) 145730cfbc0SXuan Hu } 146730cfbc0SXuan Hu statusArrayIO.deqResp.zipWithIndex.foreach { case (deqResp, i) => 147730cfbc0SXuan Hu deqResp.valid := io.deqResp(i).valid 148730cfbc0SXuan Hu deqResp.bits.addrOH := io.deqResp(i).bits.addrOH 149730cfbc0SXuan Hu deqResp.bits.success := io.deqResp(i).bits.success 150730cfbc0SXuan Hu deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx 151730cfbc0SXuan Hu deqResp.bits.respType := io.deqResp(i).bits.respType 152*8d29ec32Sczw deqResp.bits.rfWen := io.deqResp(i).bits.rfWen 153*8d29ec32Sczw deqResp.bits.fuType := io.deqResp(i).bits.fuType 154730cfbc0SXuan Hu } 155730cfbc0SXuan Hu statusArrayIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 156730cfbc0SXuan Hu og0Resp.valid := io.og0Resp(i).valid 157730cfbc0SXuan Hu og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH 158730cfbc0SXuan Hu og0Resp.bits.success := io.og0Resp(i).bits.success 159730cfbc0SXuan Hu og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx 160730cfbc0SXuan Hu og0Resp.bits.respType := io.og0Resp(i).bits.respType 161*8d29ec32Sczw og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen 162*8d29ec32Sczw og0Resp.bits.fuType := io.og0Resp(i).bits.fuType 163730cfbc0SXuan Hu } 164730cfbc0SXuan Hu statusArrayIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 165730cfbc0SXuan Hu og1Resp.valid := io.og1Resp(i).valid 166730cfbc0SXuan Hu og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH 167730cfbc0SXuan Hu og1Resp.bits.success := io.og1Resp(i).bits.success 168730cfbc0SXuan Hu og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx 169730cfbc0SXuan Hu og1Resp.bits.respType := io.og1Resp(i).bits.respType 170*8d29ec32Sczw og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen 171*8d29ec32Sczw og1Resp.bits.fuType := io.og1Resp(i).bits.fuType 172730cfbc0SXuan Hu } 173730cfbc0SXuan Hu } 174730cfbc0SXuan Hu 175730cfbc0SXuan Hu val immArrayRdataVec = immArray.io.read.map(_.data) 176730cfbc0SXuan Hu immArray.io match { case immArrayIO: DataArrayIO[UInt] => 177730cfbc0SXuan Hu immArrayIO.write.zipWithIndex.foreach { case (w, i) => 178730cfbc0SXuan Hu w.en := s0_doEnqSelValidVec(i) && s0_enqImmValidVec(i) 179730cfbc0SXuan Hu w.addr := s0_enqSelOHVec(i) 180730cfbc0SXuan Hu w.data := s0_enqImmVec(i) 181730cfbc0SXuan Hu } 182730cfbc0SXuan Hu immArrayIO.read.zipWithIndex.foreach { case (r, i) => 183730cfbc0SXuan Hu r.addr := finalDeqOH(i) 184730cfbc0SXuan Hu } 185730cfbc0SXuan Hu } 186730cfbc0SXuan Hu 187730cfbc0SXuan Hu val payloadArrayRdata = Wire(Vec(params.numDeq, Output(new DynInst))) 188730cfbc0SXuan Hu payloadArray.io match { case payloadArrayIO: DataArrayIO[DynInst] => 189730cfbc0SXuan Hu payloadArrayIO.write.zipWithIndex.foreach { case (w, i) => 190730cfbc0SXuan Hu w.en := s0_doEnqSelValidVec(i) 191730cfbc0SXuan Hu w.addr := s0_enqSelOHVec(i) 192730cfbc0SXuan Hu w.data := s0_enqBits(i) 193730cfbc0SXuan Hu } 194730cfbc0SXuan Hu payloadArrayIO.read.zipWithIndex.foreach { case (r, i) => 195730cfbc0SXuan Hu r.addr := finalDeqOH(i) 196730cfbc0SXuan Hu payloadArrayRdata(i) := r.data 197730cfbc0SXuan Hu } 198730cfbc0SXuan Hu } 199730cfbc0SXuan Hu 200730cfbc0SXuan Hu val fuTypeRegVec = Reg(Vec(params.numEntries, FuType())) 201730cfbc0SXuan Hu val fuTypeNextVec = WireInit(fuTypeRegVec) 202730cfbc0SXuan Hu fuTypeRegVec := fuTypeNextVec 203730cfbc0SXuan Hu 204730cfbc0SXuan Hu s0_doEnqSelValidVec.zip(s0_enqSelOHVec).zipWithIndex.foreach { case ((valid, oh), i) => 205730cfbc0SXuan Hu when (valid) { 206730cfbc0SXuan Hu fuTypeNextVec(OHToUInt(oh)) := s0_enqBits(i).fuType 207730cfbc0SXuan Hu } 208730cfbc0SXuan Hu } 209730cfbc0SXuan Hu 210730cfbc0SXuan Hu enqPolicy match { case ep => 211730cfbc0SXuan Hu ep.io.valid := validVec.asUInt 212730cfbc0SXuan Hu s0_enqSelValidVec := ep.io.enqSelOHVec.map(oh => oh.valid).zip(s0_enqValidVec).zip(io.enq).map { case((sel, enqValid), enq) => enqValid && sel && enq.ready} 213730cfbc0SXuan Hu s0_enqSelOHVec := ep.io.enqSelOHVec.map(oh => oh.bits) 214730cfbc0SXuan Hu } 215730cfbc0SXuan Hu 216730cfbc0SXuan Hu protected val commonAccept: UInt = Cat(fuTypeRegVec.map(fuType => 217730cfbc0SXuan Hu Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR 218730cfbc0SXuan Hu ).reverse) 219730cfbc0SXuan Hu 220730cfbc0SXuan Hu // if deq port can accept the uop 221730cfbc0SXuan Hu protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 222730cfbc0SXuan Hu Cat(fuTypeRegVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt 223730cfbc0SXuan Hu } 224730cfbc0SXuan Hu 225730cfbc0SXuan Hu protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 226730cfbc0SXuan Hu fuTypeRegVec.map(fuType => 227730cfbc0SXuan Hu Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0 C+E1 228730cfbc0SXuan Hu } 229730cfbc0SXuan Hu 230730cfbc0SXuan Hu subDeqPolicies.zipWithIndex.map { case (dpOption: Option[DeqPolicy], i) => 231730cfbc0SXuan Hu if (dpOption.nonEmpty) { 232730cfbc0SXuan Hu val dp = dpOption.get 233ea0f92d8Sczw dp.io.request := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt() 234730cfbc0SXuan Hu subDeqSelValidVec(i).get := dp.io.deqSelOHVec.map(oh => oh.valid) 235730cfbc0SXuan Hu subDeqSelOHVec(i).get := dp.io.deqSelOHVec.map(oh => oh.bits) 236730cfbc0SXuan Hu } 237730cfbc0SXuan Hu } 238730cfbc0SXuan Hu 239730cfbc0SXuan Hu finalDeqSelValidVec(0) := subDeqSelValidVec(0).getOrElse(Seq(0.U)).head 240730cfbc0SXuan Hu finalDeqSelOHVec(0) := subDeqSelOHVec(0).getOrElse(Seq(0.U)).head 241730cfbc0SXuan Hu if(params.numDeq == 2){ 242730cfbc0SXuan Hu val isSame = subDeqSelOHVec(0).getOrElse(Seq(0.U)).head === subDeqSelOHVec(1).getOrElse(Seq(0.U)).head 243730cfbc0SXuan Hu finalDeqSelValidVec(1) := Mux(isSame, 244730cfbc0SXuan Hu subDeqSelValidVec(1).getOrElse(Seq(0.U)).last, 245730cfbc0SXuan Hu subDeqSelValidVec(1).getOrElse(Seq(0.U)).head) 246730cfbc0SXuan Hu finalDeqSelOHVec(1) := Mux(isSame, 247730cfbc0SXuan Hu subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, 248730cfbc0SXuan Hu subDeqSelOHVec(1).getOrElse(Seq(0.U)).head) 249730cfbc0SXuan Hu } 250730cfbc0SXuan Hu 251ea0f92d8Sczw // fuBusyTable write 252ea0f92d8Sczw for (i <- 0 until params.numDeq){ 253ea0f92d8Sczw if (fuBusyTable(i).nonEmpty) { 254ea0f92d8Sczw val isLatencyNumVec = Mux(resps(0)(i).valid && resps(0)(i).bits.respType === RSFeedbackType.issueSuccess, 255ea0f92d8Sczw Cat((0 until latencyValMaxs(i).get).map { case num => 256ea0f92d8Sczw val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == num+1).map(_._1) // futype with latency equal to num+1 257ea0f92d8Sczw val isLatencyNum = Cat(latencyNumFuType.map(futype => fuTypeRegVec(OHToUInt(io.deqResp(i).bits.addrOH)) === futype.U)).asUInt().orR() // The latency of the deq inst is Num 258ea0f92d8Sczw isLatencyNum 259ea0f92d8Sczw }), 260ea0f92d8Sczw 0.U 261ea0f92d8Sczw ) // | when N cycle is 2 latency, N+1 cycle could not 1 latency 262ea0f92d8Sczw val isLNumVecOg0 = WireInit(~(0.U.asTypeOf(isLatencyNumVec))) 263ea0f92d8Sczw isLNumVecOg0 := Mux(resps(1)(i).valid && (resps(1)(i).bits.respType === RSFeedbackType.rfArbitFail || resps(1)(i).bits.respType === RSFeedbackType.fuBusy), 264ea0f92d8Sczw ~(Cat(Cat((0 until latencyValMaxs(i).get).map { case num => 265ea0f92d8Sczw val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == num+1).map(_._1) // futype with latency equal to num+1 266ea0f92d8Sczw val isLatencyNum = Cat(latencyNumFuType.map(futype => fuTypeRegVec(OHToUInt(io.og0Resp(i).bits.addrOH)) === futype.U)).asUInt().orR() // The latency of the deq inst is Num 267ea0f92d8Sczw isLatencyNum 268ea0f92d8Sczw }), 0.U(1.W))), 269ea0f92d8Sczw ~(0.U.asTypeOf(isLatencyNumVec)) 270ea0f92d8Sczw // & ~ 271ea0f92d8Sczw ) 272ea0f92d8Sczw val isLNumVecOg1 = WireInit(~(0.U.asTypeOf(isLatencyNumVec))) 273ea0f92d8Sczw if(resps.length == 3){ 274ea0f92d8Sczw isLNumVecOg1 := Mux(resps(2)(i).valid && resps(2)(i).bits.respType === RSFeedbackType.fuBusy, 275ea0f92d8Sczw ~(Cat(Cat((0 until latencyValMaxs(i).get).map { case num => 276ea0f92d8Sczw val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == num+1).map(_._1) // futype with latency equal to num+1 277ea0f92d8Sczw val isLatencyNum = Cat(latencyNumFuType.map(futype => fuTypeRegVec(OHToUInt(io.og1Resp(i).bits.addrOH)) === futype.U)).asUInt().orR() // The latency of the deq inst is Num 278ea0f92d8Sczw isLatencyNum 279ea0f92d8Sczw }), 0.U(2.W))), 280ea0f92d8Sczw ~(0.U.asTypeOf(isLatencyNumVec)) 281ea0f92d8Sczw ) 282ea0f92d8Sczw // & ~ 283ea0f92d8Sczw } 284ea0f92d8Sczw 2856ef7b422Sczw fuBusyTable(i).get := ((fuBusyTable(i).get << 1.U).asUInt() | isLatencyNumVec) & isLNumVecOg0.asUInt() & isLNumVecOg1.asUInt() 286ea0f92d8Sczw } 287ea0f92d8Sczw } 288ea0f92d8Sczw // fuBusyTable read 289ea0f92d8Sczw for (i <- 0 until params.numDeq){ 290ea0f92d8Sczw if(fuBusyTable(i).nonEmpty){ 291ea0f92d8Sczw val isReadLatencyNumVec2 = fuBusyTable(i).get.asBools().reverse.zipWithIndex.map { case (en, idx) => 292ea0f92d8Sczw val isLatencyNumVec = WireInit(0.U(params.numEntries.W)) 293ea0f92d8Sczw when(en) { 294ea0f92d8Sczw isLatencyNumVec := VecInit(fuTypeRegVec.map { case futype => 295ea0f92d8Sczw val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == idx).map(_._1) 296ea0f92d8Sczw val isLatencyNum = Cat(latencyNumFuType.map(_.U === futype)).asUInt().orR() 297ea0f92d8Sczw isLatencyNum 298ea0f92d8Sczw }).asUInt() 299ea0f92d8Sczw } 300ea0f92d8Sczw isLatencyNumVec 301ea0f92d8Sczw } 302*8d29ec32Sczw val isWBReadLatencyNumVec2 = io.wbBusyRead(i).asBools().reverse.zipWithIndex.map { case (en, idx) => 303*8d29ec32Sczw val isLatencyNumVec = WireInit(0.U(params.numEntries.W)) 304*8d29ec32Sczw when(en) { 305*8d29ec32Sczw isLatencyNumVec := VecInit(fuTypeRegVec.map { case futype => 306*8d29ec32Sczw val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == idx).map(_._1) 307*8d29ec32Sczw val isLatencyNum = Cat(latencyNumFuType.map(_.U === futype)).asUInt().orR() 308*8d29ec32Sczw isLatencyNum 309*8d29ec32Sczw }).asUInt() 310*8d29ec32Sczw } 311*8d29ec32Sczw isLatencyNumVec 312*8d29ec32Sczw } 313ea0f92d8Sczw if ( latencyValMaxs(i).get > 1 ){ 314*8d29ec32Sczw fuBusyTableMask(i) := isReadLatencyNumVec2.reduce(_ | _) | isWBReadLatencyNumVec2.reduce(_ | _) 315ea0f92d8Sczw }else{ 316*8d29ec32Sczw fuBusyTableMask(i) := isReadLatencyNumVec2.head | isWBReadLatencyNumVec2.head 317ea0f92d8Sczw } 318ea0f92d8Sczw } else { 319*8d29ec32Sczw fuBusyTableMask(i) := 0.U(params.numEntries.W) 320ea0f92d8Sczw } 321ea0f92d8Sczw } 322ea0f92d8Sczw 323730cfbc0SXuan Hu io.deq.zipWithIndex.foreach { case (deq, i) => 324730cfbc0SXuan Hu deq.valid := finalDeqSelValidVec(i) 325730cfbc0SXuan Hu deq.bits.addrOH := finalDeqSelOHVec(i) 326730cfbc0SXuan Hu deq.bits.common.isFirstIssue := deqFirstIssueVec(i) 327730cfbc0SXuan Hu deq.bits.common.iqIdx := OHToUInt(finalDeqSelOHVec(i)) 328730cfbc0SXuan Hu deq.bits.common.fuType := payloadArrayRdata(i).fuType 329730cfbc0SXuan Hu deq.bits.common.fuOpType := payloadArrayRdata(i).fuOpType 330730cfbc0SXuan Hu deq.bits.common.rfWen.foreach(_ := payloadArrayRdata(i).rfWen) 331730cfbc0SXuan Hu deq.bits.common.fpWen.foreach(_ := payloadArrayRdata(i).fpWen) 332730cfbc0SXuan Hu deq.bits.common.vecWen.foreach(_ := payloadArrayRdata(i).vecWen) 333730cfbc0SXuan Hu deq.bits.common.flushPipe.foreach(_ := payloadArrayRdata(i).flushPipe) 334730cfbc0SXuan Hu deq.bits.common.pdest := payloadArrayRdata(i).pdest 335730cfbc0SXuan Hu deq.bits.common.robIdx := payloadArrayRdata(i).robIdx 336730cfbc0SXuan Hu deq.bits.common.imm := immArrayRdataVec(i) 337730cfbc0SXuan Hu deq.bits.rf.zip(payloadArrayRdata(i).psrc).foreach { case (rf, psrc) => 338730cfbc0SXuan Hu rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 339730cfbc0SXuan Hu } 340730cfbc0SXuan Hu deq.bits.rf.zip(payloadArrayRdata(i).srcType).foreach { case (rf, srcType) => 341730cfbc0SXuan Hu rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 342730cfbc0SXuan Hu } 343730cfbc0SXuan Hu deq.bits.srcType.zip(payloadArrayRdata(i).srcType).foreach { case (sink, source) => 344730cfbc0SXuan Hu sink := source 345730cfbc0SXuan Hu } 346730cfbc0SXuan Hu deq.bits.immType := payloadArrayRdata(i).selImm 347730cfbc0SXuan Hu } 348730cfbc0SXuan Hu 349730cfbc0SXuan Hu // Todo: better counter implementation 350730cfbc0SXuan Hu private val validCnt = PopCount(validVec) 351730cfbc0SXuan Hu private val enqSelCnt = PopCount(s0_doEnqSelValidVec) 352730cfbc0SXuan Hu private val validCntNext = validCnt + enqSelCnt 353730cfbc0SXuan Hu io.status.full := validVec.asUInt.andR 354730cfbc0SXuan Hu io.status.empty := !validVec.asUInt.orR 355730cfbc0SXuan Hu io.status.leftVec(0) := io.status.full 356730cfbc0SXuan Hu for (i <- 0 until params.numEnq) { 357730cfbc0SXuan Hu io.status.leftVec(i + 1) := validCnt === (params.numEntries - (i + 1)).U 358730cfbc0SXuan Hu } 359730cfbc0SXuan Hu io.statusNext.full := validCntNext === params.numEntries.U 360730cfbc0SXuan Hu io.statusNext.empty := validCntNext === 0.U // always false now 361730cfbc0SXuan Hu io.statusNext.leftVec(0) := io.statusNext.full 362730cfbc0SXuan Hu for (i <- 0 until params.numEnq) { 363730cfbc0SXuan Hu io.statusNext.leftVec(i + 1) := validCntNext === (params.numEntries - (i + 1)).U 364730cfbc0SXuan Hu } 365730cfbc0SXuan Hu io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR) // Todo: more efficient implementation 366730cfbc0SXuan Hu} 367730cfbc0SXuan Hu 368730cfbc0SXuan Huclass IssueQueueJumpBundle extends Bundle { 369730cfbc0SXuan Hu val pc = UInt(VAddrData().dataWidth.W) 370730cfbc0SXuan Hu val target = UInt(VAddrData().dataWidth.W) 371730cfbc0SXuan Hu} 372730cfbc0SXuan Hu 373730cfbc0SXuan Huclass IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle { 374730cfbc0SXuan Hu val fastMatch = UInt(backendParams.LduCnt.W) 375730cfbc0SXuan Hu val fastImm = UInt(12.W) 376730cfbc0SXuan Hu} 377730cfbc0SXuan Hu 378730cfbc0SXuan Huclass IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 379730cfbc0SXuan Hu val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None 380730cfbc0SXuan Hu} 381730cfbc0SXuan Hu 382730cfbc0SXuan Huclass IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 383730cfbc0SXuan Hu extends IssueQueueImp(wrapper) 384730cfbc0SXuan Hu{ 385730cfbc0SXuan Hu io.suggestName("none") 386730cfbc0SXuan Hu override lazy val io = IO(new IssueQueueIntIO).suggestName("io") 387730cfbc0SXuan Hu val pcArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module( 388730cfbc0SXuan Hu new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries) 389730cfbc0SXuan Hu )) else None 390730cfbc0SXuan Hu val targetArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module( 391730cfbc0SXuan Hu new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries) 392730cfbc0SXuan Hu )) else None 393730cfbc0SXuan Hu 394730cfbc0SXuan Hu if (pcArray.nonEmpty) { 395730cfbc0SXuan Hu val pcArrayIO = pcArray.get.io 396730cfbc0SXuan Hu pcArrayIO.read.zipWithIndex.foreach { case (r, i) => 397730cfbc0SXuan Hu r.addr := finalDeqSelOHVec(i) 398730cfbc0SXuan Hu } 399730cfbc0SXuan Hu pcArrayIO.write.zipWithIndex.foreach { case (w, i) => 400730cfbc0SXuan Hu w.en := s0_doEnqSelValidVec(i) 401730cfbc0SXuan Hu w.addr := s0_enqSelOHVec(i) 402730cfbc0SXuan Hu// w.data := io.enqJmp.get(i).pc 403730cfbc0SXuan Hu w.data := io.enq(i).bits.pc 404730cfbc0SXuan Hu } 405730cfbc0SXuan Hu } 406730cfbc0SXuan Hu 407730cfbc0SXuan Hu if (targetArray.nonEmpty) { 408730cfbc0SXuan Hu val arrayIO = targetArray.get.io 409730cfbc0SXuan Hu arrayIO.read.zipWithIndex.foreach { case (r, i) => 410730cfbc0SXuan Hu r.addr := finalDeqSelOHVec(i) 411730cfbc0SXuan Hu } 412730cfbc0SXuan Hu arrayIO.write.zipWithIndex.foreach { case (w, i) => 413730cfbc0SXuan Hu w.en := s0_doEnqSelValidVec(i) 414730cfbc0SXuan Hu w.addr := s0_enqSelOHVec(i) 415730cfbc0SXuan Hu w.data := io.enqJmp.get(i).target 416730cfbc0SXuan Hu } 417730cfbc0SXuan Hu } 418730cfbc0SXuan Hu 419730cfbc0SXuan Hu io.deq.zipWithIndex.foreach{ case (deq, i) => { 420730cfbc0SXuan Hu deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => { 421730cfbc0SXuan Hu deqJmp.pc := pcArray.get.io.read(i).data 422730cfbc0SXuan Hu deqJmp.target := targetArray.get.io.read(i).data 423730cfbc0SXuan Hu }) 424730cfbc0SXuan Hu deq.bits.common.preDecode.foreach(_ := payloadArrayRdata(i).preDecodeInfo) 425730cfbc0SXuan Hu deq.bits.common.ftqIdx.foreach(_ := payloadArrayRdata(i).ftqPtr) 426730cfbc0SXuan Hu deq.bits.common.ftqOffset.foreach(_ := payloadArrayRdata(i).ftqOffset) 427730cfbc0SXuan Hu deq.bits.common.predictInfo.foreach(x => { 428730cfbc0SXuan Hu x.target := targetArray.get.io.read(i).data 429730cfbc0SXuan Hu x.taken := payloadArrayRdata(i).pred_taken 430730cfbc0SXuan Hu }) 431730cfbc0SXuan Hu // for std 432730cfbc0SXuan Hu deq.bits.common.sqIdx.foreach(_ := payloadArrayRdata(i).sqIdx) 433730cfbc0SXuan Hu // for i2f 434730cfbc0SXuan Hu deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu) 435730cfbc0SXuan Hu }} 436730cfbc0SXuan Hu} 437730cfbc0SXuan Hu 438730cfbc0SXuan Huclass IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 439730cfbc0SXuan Hu extends IssueQueueImp(wrapper) 440730cfbc0SXuan Hu{ 441730cfbc0SXuan Hu statusArray.io match { case statusArrayIO: StatusArrayIO => 442730cfbc0SXuan Hu statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) => 443730cfbc0SXuan Hu val numLSrc = s0_enqBits(i).srcType.size min enq.bits.data.srcType.size 444b6b11f60SXuan Hu val numPSrc = s0_enqBits(i).srcState.size min enq.bits.data.srcState.size 445b6b11f60SXuan Hu 446b6b11f60SXuan Hu for (j <- 0 until numPSrc) { 447730cfbc0SXuan Hu enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j) 448730cfbc0SXuan Hu enq.bits.data.psrc(j) := s0_enqBits(i).psrc(j) 449b6b11f60SXuan Hu } 450b6b11f60SXuan Hu 451b6b11f60SXuan Hu for (j <- 0 until numLSrc) { 452730cfbc0SXuan Hu enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j) 453730cfbc0SXuan Hu } 454b6b11f60SXuan Hu if (enq.bits.data.srcType.isDefinedAt(3)) enq.bits.data.srcType(3) := SrcType.vp // v0: mask src 455b6b11f60SXuan Hu if (enq.bits.data.srcType.isDefinedAt(4)) enq.bits.data.srcType(4) := SrcType.vp // vl&vtype 456730cfbc0SXuan Hu } 457730cfbc0SXuan Hu } 458730cfbc0SXuan Hu io.deq.zipWithIndex.foreach{ case (deq, i) => { 459b6b11f60SXuan Hu deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu) 460b6b11f60SXuan Hu deq.bits.common.vpu.foreach(_ := payloadArrayRdata(i).vpu) 461274fac05SXuan Hu deq.bits.common.vpu.foreach(_.vuopIdx := payloadArrayRdata(i).uopIdx) 462730cfbc0SXuan Hu }} 463730cfbc0SXuan Hu} 464730cfbc0SXuan Hu 465730cfbc0SXuan Huclass IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 466730cfbc0SXuan Hu val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO)) 467730cfbc0SXuan Hu val checkWait = new Bundle { 468730cfbc0SXuan Hu val stIssuePtr = Input(new SqPtr) 469730cfbc0SXuan Hu val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 470730cfbc0SXuan Hu } 471730cfbc0SXuan Hu val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle)) 472730cfbc0SXuan Hu} 473730cfbc0SXuan Hu 474730cfbc0SXuan Huclass IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 475730cfbc0SXuan Hu val memIO = Some(new IssueQueueMemBundle) 476730cfbc0SXuan Hu} 477730cfbc0SXuan Hu 478730cfbc0SXuan Huclass IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 479730cfbc0SXuan Hu extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 480730cfbc0SXuan Hu 4814ee69032SzhanglyGit require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ") 482730cfbc0SXuan Hu 483730cfbc0SXuan Hu io.suggestName("none") 484730cfbc0SXuan Hu override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 485730cfbc0SXuan Hu private val memIO = io.memIO.get 486730cfbc0SXuan Hu 487730cfbc0SXuan Hu for (i <- io.enq.indices) { 488730cfbc0SXuan Hu val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr) 489730cfbc0SXuan Hu val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => { 490730cfbc0SXuan Hu memIO.checkWait.memWaitUpdateReq.staIssue(i).valid && 491730cfbc0SXuan Hu memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value 492730cfbc0SXuan Hu })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready 493730cfbc0SXuan Hu s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased 494730cfbc0SXuan Hu } 495730cfbc0SXuan Hu 496730cfbc0SXuan Hu for (i <- statusArray.io.enq.indices) { 497730cfbc0SXuan Hu statusArray.io.enq(i).bits.data match { case enqData => 498730cfbc0SXuan Hu enqData.blocked := s0_enqBits(i).loadWaitBit 499730cfbc0SXuan Hu enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict 500730cfbc0SXuan Hu enqData.mem.get.waitForStd := false.B 501730cfbc0SXuan Hu enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx 502730cfbc0SXuan Hu enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later 503730cfbc0SXuan Hu enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx 504730cfbc0SXuan Hu } 505730cfbc0SXuan Hu 506730cfbc0SXuan Hu statusArray.io.deqResp.zipWithIndex.foreach { case (deqResp, i) => 507730cfbc0SXuan Hu deqResp.valid := io.deqResp(i).valid 508730cfbc0SXuan Hu deqResp.bits.addrOH := io.deqResp(i).bits.addrOH 509730cfbc0SXuan Hu deqResp.bits.success := io.deqResp(i).bits.success 510730cfbc0SXuan Hu deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx 511730cfbc0SXuan Hu deqResp.bits.respType := io.deqResp(i).bits.respType 512*8d29ec32Sczw deqResp.bits.rfWen := io.deqResp(i).bits.rfWen 513*8d29ec32Sczw deqResp.bits.fuType := io.deqResp(i).bits.fuType 514730cfbc0SXuan Hu } 515730cfbc0SXuan Hu 516730cfbc0SXuan Hu statusArray.io.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 517730cfbc0SXuan Hu og0Resp.valid := io.og0Resp(i).valid 518730cfbc0SXuan Hu og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH 519730cfbc0SXuan Hu og0Resp.bits.success := io.og0Resp(i).bits.success 520730cfbc0SXuan Hu og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx 521730cfbc0SXuan Hu og0Resp.bits.respType := io.og0Resp(i).bits.respType 522*8d29ec32Sczw og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen 523*8d29ec32Sczw og0Resp.bits.fuType := io.og0Resp(i).bits.fuType 524730cfbc0SXuan Hu } 525730cfbc0SXuan Hu statusArray.io.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 526730cfbc0SXuan Hu og1Resp.valid := io.og1Resp(i).valid 527730cfbc0SXuan Hu og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH 528730cfbc0SXuan Hu og1Resp.bits.success := io.og1Resp(i).bits.success 529730cfbc0SXuan Hu og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx 530730cfbc0SXuan Hu og1Resp.bits.respType := io.og1Resp(i).bits.respType 531*8d29ec32Sczw og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen 532*8d29ec32Sczw og1Resp.bits.fuType := io.og1Resp(i).bits.fuType 533730cfbc0SXuan Hu } 534730cfbc0SXuan Hu 535730cfbc0SXuan Hu statusArray.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 536730cfbc0SXuan Hu slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 537730cfbc0SXuan Hu slowResp.bits.addrOH := UIntToOH(memIO.feedbackIO(i).feedbackSlow.bits.rsIdx) 538730cfbc0SXuan Hu slowResp.bits.success := memIO.feedbackIO(i).feedbackSlow.bits.hit 539cb9b28b4Sfdy slowResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, 0.U, RSFeedbackType.feedbackInvalid) 540730cfbc0SXuan Hu slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx 541*8d29ec32Sczw slowResp.bits.rfWen := DontCare 542*8d29ec32Sczw slowResp.bits.fuType := DontCare 543730cfbc0SXuan Hu } 544730cfbc0SXuan Hu 545730cfbc0SXuan Hu statusArray.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 546730cfbc0SXuan Hu fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 547730cfbc0SXuan Hu fastResp.bits.addrOH := UIntToOH(memIO.feedbackIO(i).feedbackFast.bits.rsIdx) 548b536da76SXuan Hu fastResp.bits.success := memIO.feedbackIO(i).feedbackFast.bits.hit 549730cfbc0SXuan Hu fastResp.bits.respType := memIO.feedbackIO(i).feedbackFast.bits.sourceType 550730cfbc0SXuan Hu fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx) 551*8d29ec32Sczw fastResp.bits.rfWen := DontCare 552*8d29ec32Sczw fastResp.bits.fuType := DontCare 553730cfbc0SXuan Hu } 554730cfbc0SXuan Hu 555730cfbc0SXuan Hu statusArray.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq 556730cfbc0SXuan Hu statusArray.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr 557730cfbc0SXuan Hu } 558730cfbc0SXuan Hu 559730cfbc0SXuan Hu io.deq.zipWithIndex.foreach { case (deq, i) => 560730cfbc0SXuan Hu deq.bits.common.sqIdx.get := payloadArrayRdata(i).sqIdx 561730cfbc0SXuan Hu deq.bits.common.lqIdx.get := payloadArrayRdata(i).lqIdx 562730cfbc0SXuan Hu if (params.isLdAddrIQ) { 563730cfbc0SXuan Hu deq.bits.common.ftqIdx.get := payloadArrayRdata(i).ftqPtr 564730cfbc0SXuan Hu deq.bits.common.ftqOffset.get := payloadArrayRdata(i).ftqOffset 565730cfbc0SXuan Hu } 566730cfbc0SXuan Hu } 567730cfbc0SXuan Hu}