xref: /aosp_15_r20/external/mesa3d/src/amd/common/ac_surface.c (revision 6104692788411f58d303aa86923a9ff6ecaded22)
1*61046927SAndroid Build Coastguard Worker /*
2*61046927SAndroid Build Coastguard Worker  * Copyright © 2011 Red Hat All Rights Reserved.
3*61046927SAndroid Build Coastguard Worker  * Copyright © 2017 Advanced Micro Devices, Inc.
4*61046927SAndroid Build Coastguard Worker  *
5*61046927SAndroid Build Coastguard Worker  * SPDX-License-Identifier: MIT
6*61046927SAndroid Build Coastguard Worker  */
7*61046927SAndroid Build Coastguard Worker 
8*61046927SAndroid Build Coastguard Worker #define AC_SURFACE_INCLUDE_NIR
9*61046927SAndroid Build Coastguard Worker #include "ac_surface.h"
10*61046927SAndroid Build Coastguard Worker 
11*61046927SAndroid Build Coastguard Worker #include "ac_drm_fourcc.h"
12*61046927SAndroid Build Coastguard Worker #include "ac_gpu_info.h"
13*61046927SAndroid Build Coastguard Worker #include "addrlib/inc/addrinterface.h"
14*61046927SAndroid Build Coastguard Worker #include "addrlib/src/amdgpu_asic_addr.h"
15*61046927SAndroid Build Coastguard Worker #include "amd_family.h"
16*61046927SAndroid Build Coastguard Worker #include "sid.h"
17*61046927SAndroid Build Coastguard Worker #include "util/hash_table.h"
18*61046927SAndroid Build Coastguard Worker #include "util/macros.h"
19*61046927SAndroid Build Coastguard Worker #include "util/simple_mtx.h"
20*61046927SAndroid Build Coastguard Worker #include "util/u_atomic.h"
21*61046927SAndroid Build Coastguard Worker #include "util/format/u_format.h"
22*61046927SAndroid Build Coastguard Worker #include "util/u_math.h"
23*61046927SAndroid Build Coastguard Worker #include "util/u_memory.h"
24*61046927SAndroid Build Coastguard Worker 
25*61046927SAndroid Build Coastguard Worker #include <errno.h>
26*61046927SAndroid Build Coastguard Worker #include <stdio.h>
27*61046927SAndroid Build Coastguard Worker #include <stdlib.h>
28*61046927SAndroid Build Coastguard Worker 
29*61046927SAndroid Build Coastguard Worker #ifdef _WIN32
30*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_ARRAY_MODE_SHIFT			0
31*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_ARRAY_MODE_MASK			0xf
32*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_PIPE_CONFIG_SHIFT			4
33*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_PIPE_CONFIG_MASK			0x1f
34*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_TILE_SPLIT_SHIFT			9
35*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_TILE_SPLIT_MASK			0x7
36*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT		12
37*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_MICRO_TILE_MODE_MASK		0x7
38*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_BANK_WIDTH_SHIFT			15
39*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_BANK_WIDTH_MASK			0x3
40*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_BANK_HEIGHT_SHIFT			17
41*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_BANK_HEIGHT_MASK			0x3
42*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT		19
43*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK		0x3
44*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_NUM_BANKS_SHIFT			21
45*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_NUM_BANKS_MASK			0x3
46*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_SWIZZLE_MODE_SHIFT		0
47*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_SWIZZLE_MODE_MASK			0x1f
48*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT		5
49*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_OFFSET_256B_MASK		0xFFFFFF
50*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT		29
51*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_PITCH_MAX_MASK		0x3FFF
52*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT		43
53*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK		0x1
54*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_INDEPENDENT_128B_SHIFT	44
55*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_INDEPENDENT_128B_MASK		0x1
56*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_SCANOUT_SHIFT			63
57*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_SCANOUT_MASK			0x1
58*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_SWIZZLE_MODE_SHIFT			0
59*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_SWIZZLE_MODE_MASK			0x7
60*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_SCANOUT_SHIFT			63
61*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_SCANOUT_MASK			0x1
62*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_DCC_MAX_COMPRESSED_BLOCK_SHIFT	3
63*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_DCC_MAX_COMPRESSED_BLOCK_MASK	0x3
64*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_DCC_NUMBER_TYPE_SHIFT		5
65*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_DCC_NUMBER_TYPE_MASK		0x7
66*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_DCC_DATA_FORMAT_SHIFT		8
67*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GFX12_DCC_DATA_FORMAT_MASK		0x3f
68*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_SET(field, value) \
69*61046927SAndroid Build Coastguard Worker 	(((__u64)(value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT)
70*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_GET(value, field) \
71*61046927SAndroid Build Coastguard Worker 	(((__u64)(value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK)
72*61046927SAndroid Build Coastguard Worker #else
73*61046927SAndroid Build Coastguard Worker #include "drm-uapi/amdgpu_drm.h"
74*61046927SAndroid Build Coastguard Worker #endif
75*61046927SAndroid Build Coastguard Worker 
76*61046927SAndroid Build Coastguard Worker #ifndef CIASICIDGFXENGINE_SOUTHERNISLAND
77*61046927SAndroid Build Coastguard Worker #define CIASICIDGFXENGINE_SOUTHERNISLAND 0x0000000A
78*61046927SAndroid Build Coastguard Worker #endif
79*61046927SAndroid Build Coastguard Worker 
80*61046927SAndroid Build Coastguard Worker #ifndef CIASICIDGFXENGINE_ARCTICISLAND
81*61046927SAndroid Build Coastguard Worker #define CIASICIDGFXENGINE_ARCTICISLAND 0x0000000D
82*61046927SAndroid Build Coastguard Worker #endif
83*61046927SAndroid Build Coastguard Worker 
84*61046927SAndroid Build Coastguard Worker struct ac_addrlib {
85*61046927SAndroid Build Coastguard Worker    ADDR_HANDLE handle;
86*61046927SAndroid Build Coastguard Worker    simple_mtx_t lock;
87*61046927SAndroid Build Coastguard Worker };
88*61046927SAndroid Build Coastguard Worker 
ac_pipe_config_to_num_pipes(unsigned pipe_config)89*61046927SAndroid Build Coastguard Worker unsigned ac_pipe_config_to_num_pipes(unsigned pipe_config)
90*61046927SAndroid Build Coastguard Worker {
91*61046927SAndroid Build Coastguard Worker    switch (pipe_config) {
92*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P2:
93*61046927SAndroid Build Coastguard Worker       return 2;
94*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P4_8x16:
95*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P4_16x16:
96*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P4_16x32:
97*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P4_32x32:
98*61046927SAndroid Build Coastguard Worker       return 4;
99*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P8_16x16_8x16:
100*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P8_16x32_8x16:
101*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P8_32x32_8x16:
102*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P8_16x32_16x16:
103*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P8_32x32_16x16:
104*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P8_32x32_16x32:
105*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P8_32x64_32x32:
106*61046927SAndroid Build Coastguard Worker       return 8;
107*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P16_32x32_8x16:
108*61046927SAndroid Build Coastguard Worker    case V_009910_ADDR_SURF_P16_32x32_16x16:
109*61046927SAndroid Build Coastguard Worker       return 16;
110*61046927SAndroid Build Coastguard Worker    default:
111*61046927SAndroid Build Coastguard Worker       unreachable("invalid pipe_config");
112*61046927SAndroid Build Coastguard Worker    }
113*61046927SAndroid Build Coastguard Worker }
114*61046927SAndroid Build Coastguard Worker 
ac_modifier_has_dcc(uint64_t modifier)115*61046927SAndroid Build Coastguard Worker bool ac_modifier_has_dcc(uint64_t modifier)
116*61046927SAndroid Build Coastguard Worker {
117*61046927SAndroid Build Coastguard Worker    return IS_AMD_FMT_MOD(modifier) && AMD_FMT_MOD_GET(DCC, modifier);
118*61046927SAndroid Build Coastguard Worker }
119*61046927SAndroid Build Coastguard Worker 
ac_modifier_has_dcc_retile(uint64_t modifier)120*61046927SAndroid Build Coastguard Worker bool ac_modifier_has_dcc_retile(uint64_t modifier)
121*61046927SAndroid Build Coastguard Worker {
122*61046927SAndroid Build Coastguard Worker    return IS_AMD_FMT_MOD(modifier) && AMD_FMT_MOD_GET(DCC_RETILE, modifier);
123*61046927SAndroid Build Coastguard Worker }
124*61046927SAndroid Build Coastguard Worker 
ac_modifier_supports_dcc_image_stores(enum amd_gfx_level gfx_level,uint64_t modifier)125*61046927SAndroid Build Coastguard Worker bool ac_modifier_supports_dcc_image_stores(enum amd_gfx_level gfx_level, uint64_t modifier)
126*61046927SAndroid Build Coastguard Worker {
127*61046927SAndroid Build Coastguard Worker    if (!ac_modifier_has_dcc(modifier))
128*61046927SAndroid Build Coastguard Worker       return false;
129*61046927SAndroid Build Coastguard Worker 
130*61046927SAndroid Build Coastguard Worker    if (gfx_level >= GFX12)
131*61046927SAndroid Build Coastguard Worker       return true;
132*61046927SAndroid Build Coastguard Worker 
133*61046927SAndroid Build Coastguard Worker    return (!AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier) &&
134*61046927SAndroid Build Coastguard Worker            AMD_FMT_MOD_GET(DCC_INDEPENDENT_128B, modifier) &&
135*61046927SAndroid Build Coastguard Worker            AMD_FMT_MOD_GET(DCC_MAX_COMPRESSED_BLOCK, modifier) == AMD_FMT_MOD_DCC_BLOCK_128B) ||
136*61046927SAndroid Build Coastguard Worker           (AMD_FMT_MOD_GET(TILE_VERSION, modifier) >= AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS && /* gfx10.3 */
137*61046927SAndroid Build Coastguard Worker            AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier) &&
138*61046927SAndroid Build Coastguard Worker            AMD_FMT_MOD_GET(DCC_INDEPENDENT_128B, modifier) &&
139*61046927SAndroid Build Coastguard Worker            AMD_FMT_MOD_GET(DCC_MAX_COMPRESSED_BLOCK, modifier) == AMD_FMT_MOD_DCC_BLOCK_64B) ||
140*61046927SAndroid Build Coastguard Worker           (gfx_level >= GFX11_5 &&
141*61046927SAndroid Build Coastguard Worker            AMD_FMT_MOD_GET(TILE_VERSION, modifier) >= AMD_FMT_MOD_TILE_VER_GFX11 &&
142*61046927SAndroid Build Coastguard Worker            !AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier) &&
143*61046927SAndroid Build Coastguard Worker            AMD_FMT_MOD_GET(DCC_INDEPENDENT_128B, modifier) &&
144*61046927SAndroid Build Coastguard Worker            AMD_FMT_MOD_GET(DCC_MAX_COMPRESSED_BLOCK, modifier) == AMD_FMT_MOD_DCC_BLOCK_256B);
145*61046927SAndroid Build Coastguard Worker 
146*61046927SAndroid Build Coastguard Worker }
147*61046927SAndroid Build Coastguard Worker 
148*61046927SAndroid Build Coastguard Worker 
ac_surface_supports_dcc_image_stores(enum amd_gfx_level gfx_level,const struct radeon_surf * surf)149*61046927SAndroid Build Coastguard Worker bool ac_surface_supports_dcc_image_stores(enum amd_gfx_level gfx_level,
150*61046927SAndroid Build Coastguard Worker                                           const struct radeon_surf *surf)
151*61046927SAndroid Build Coastguard Worker {
152*61046927SAndroid Build Coastguard Worker    /* DCC image stores is only available for GFX10+. */
153*61046927SAndroid Build Coastguard Worker    if (gfx_level < GFX10)
154*61046927SAndroid Build Coastguard Worker       return false;
155*61046927SAndroid Build Coastguard Worker 
156*61046927SAndroid Build Coastguard Worker    if (gfx_level >= GFX12)
157*61046927SAndroid Build Coastguard Worker       return true;
158*61046927SAndroid Build Coastguard Worker 
159*61046927SAndroid Build Coastguard Worker    /* DCC image stores support the following settings:
160*61046927SAndroid Build Coastguard Worker     * - INDEPENDENT_64B_BLOCKS = 0
161*61046927SAndroid Build Coastguard Worker     * - INDEPENDENT_128B_BLOCKS = 1
162*61046927SAndroid Build Coastguard Worker     * - MAX_COMPRESSED_BLOCK_SIZE = 128B
163*61046927SAndroid Build Coastguard Worker     * - MAX_UNCOMPRESSED_BLOCK_SIZE = 256B (always used)
164*61046927SAndroid Build Coastguard Worker     *
165*61046927SAndroid Build Coastguard Worker     * gfx10.3 also supports the following setting:
166*61046927SAndroid Build Coastguard Worker     * - INDEPENDENT_64B_BLOCKS = 1
167*61046927SAndroid Build Coastguard Worker     * - INDEPENDENT_128B_BLOCKS = 1
168*61046927SAndroid Build Coastguard Worker     * - MAX_COMPRESSED_BLOCK_SIZE = 64B
169*61046927SAndroid Build Coastguard Worker     * - MAX_UNCOMPRESSED_BLOCK_SIZE = 256B (always used)
170*61046927SAndroid Build Coastguard Worker     *
171*61046927SAndroid Build Coastguard Worker     * gfx11.5 also supports the following:
172*61046927SAndroid Build Coastguard Worker     * - INDEPENDENT_64B_BLOCKS = 0
173*61046927SAndroid Build Coastguard Worker     * - INDEPENDENT_128B_BLOCKS = 1
174*61046927SAndroid Build Coastguard Worker     * - MAX_COMPRESSED_BLOCK_SIZE = 256B
175*61046927SAndroid Build Coastguard Worker     * - MAX_UNCOMPRESSED_BLOCK_SIZE = 256B (always used)
176*61046927SAndroid Build Coastguard Worker     *
177*61046927SAndroid Build Coastguard Worker     * The compressor only looks at MAX_COMPRESSED_BLOCK_SIZE to determine
178*61046927SAndroid Build Coastguard Worker     * the INDEPENDENT_xx_BLOCKS settings. 128B implies INDEP_128B, while 64B
179*61046927SAndroid Build Coastguard Worker     * implies INDEP_64B && INDEP_128B.
180*61046927SAndroid Build Coastguard Worker     *
181*61046927SAndroid Build Coastguard Worker     * The same limitations apply to SDMA compressed stores because
182*61046927SAndroid Build Coastguard Worker     * SDMA uses the same DCC codec.
183*61046927SAndroid Build Coastguard Worker     */
184*61046927SAndroid Build Coastguard Worker    return (!surf->u.gfx9.color.dcc.independent_64B_blocks &&
185*61046927SAndroid Build Coastguard Worker            surf->u.gfx9.color.dcc.independent_128B_blocks &&
186*61046927SAndroid Build Coastguard Worker            surf->u.gfx9.color.dcc.max_compressed_block_size == V_028C78_MAX_BLOCK_SIZE_128B) ||
187*61046927SAndroid Build Coastguard Worker           (gfx_level >= GFX10_3 && /* gfx10.3 - old 64B compression */
188*61046927SAndroid Build Coastguard Worker            surf->u.gfx9.color.dcc.independent_64B_blocks &&
189*61046927SAndroid Build Coastguard Worker            surf->u.gfx9.color.dcc.independent_128B_blocks &&
190*61046927SAndroid Build Coastguard Worker            surf->u.gfx9.color.dcc.max_compressed_block_size == V_028C78_MAX_BLOCK_SIZE_64B) ||
191*61046927SAndroid Build Coastguard Worker           (gfx_level >= GFX11_5 && /* gfx11.5 - new 256B compression */
192*61046927SAndroid Build Coastguard Worker            !surf->u.gfx9.color.dcc.independent_64B_blocks &&
193*61046927SAndroid Build Coastguard Worker            surf->u.gfx9.color.dcc.independent_128B_blocks &&
194*61046927SAndroid Build Coastguard Worker            surf->u.gfx9.color.dcc.max_compressed_block_size == V_028C78_MAX_BLOCK_SIZE_256B);
195*61046927SAndroid Build Coastguard Worker }
196*61046927SAndroid Build Coastguard Worker 
ac_get_modifier_swizzle_mode(enum amd_gfx_level gfx_level,uint64_t modifier)197*61046927SAndroid Build Coastguard Worker static unsigned ac_get_modifier_swizzle_mode(enum amd_gfx_level gfx_level, uint64_t modifier)
198*61046927SAndroid Build Coastguard Worker {
199*61046927SAndroid Build Coastguard Worker    if (modifier == DRM_FORMAT_MOD_LINEAR)
200*61046927SAndroid Build Coastguard Worker       return ADDR_SW_LINEAR;
201*61046927SAndroid Build Coastguard Worker 
202*61046927SAndroid Build Coastguard Worker    if (gfx_level >= GFX12 &&
203*61046927SAndroid Build Coastguard Worker        AMD_FMT_MOD_GET(TILE_VERSION, modifier) == AMD_FMT_MOD_TILE_VER_GFX11) {
204*61046927SAndroid Build Coastguard Worker       /* The Gfx11 swizzle mode needs to be translated to Gfx12. */
205*61046927SAndroid Build Coastguard Worker       if (AMD_FMT_MOD_GET(TILE, modifier) == AMD_FMT_MOD_TILE_GFX9_64K_D)
206*61046927SAndroid Build Coastguard Worker          return AMD_FMT_MOD_TILE_GFX12_64K_2D;
207*61046927SAndroid Build Coastguard Worker 
208*61046927SAndroid Build Coastguard Worker       assert(0);
209*61046927SAndroid Build Coastguard Worker       return ADDR_SW_MAX_TYPE; /* can't translate */
210*61046927SAndroid Build Coastguard Worker    }
211*61046927SAndroid Build Coastguard Worker 
212*61046927SAndroid Build Coastguard Worker    return AMD_FMT_MOD_GET(TILE, modifier);
213*61046927SAndroid Build Coastguard Worker }
214*61046927SAndroid Build Coastguard Worker 
215*61046927SAndroid Build Coastguard Worker static void
ac_modifier_fill_dcc_params(uint64_t modifier,struct radeon_surf * surf,ADDR2_COMPUTE_SURFACE_INFO_INPUT * surf_info)216*61046927SAndroid Build Coastguard Worker ac_modifier_fill_dcc_params(uint64_t modifier, struct radeon_surf *surf,
217*61046927SAndroid Build Coastguard Worker                             ADDR2_COMPUTE_SURFACE_INFO_INPUT *surf_info)
218*61046927SAndroid Build Coastguard Worker {
219*61046927SAndroid Build Coastguard Worker    assert(ac_modifier_has_dcc(modifier));
220*61046927SAndroid Build Coastguard Worker    assert(AMD_FMT_MOD_GET(TILE_VERSION, modifier) < AMD_FMT_MOD_TILE_VER_GFX12);
221*61046927SAndroid Build Coastguard Worker 
222*61046927SAndroid Build Coastguard Worker    if (AMD_FMT_MOD_GET(DCC_RETILE, modifier)) {
223*61046927SAndroid Build Coastguard Worker       surf_info->flags.metaPipeUnaligned = 0;
224*61046927SAndroid Build Coastguard Worker    } else {
225*61046927SAndroid Build Coastguard Worker       surf_info->flags.metaPipeUnaligned = !AMD_FMT_MOD_GET(DCC_PIPE_ALIGN, modifier);
226*61046927SAndroid Build Coastguard Worker    }
227*61046927SAndroid Build Coastguard Worker 
228*61046927SAndroid Build Coastguard Worker    /* The metaPipeUnaligned is not strictly necessary, but ensure we don't set metaRbUnaligned on
229*61046927SAndroid Build Coastguard Worker     * non-displayable DCC surfaces just because num_render_backends = 1 */
230*61046927SAndroid Build Coastguard Worker    surf_info->flags.metaRbUnaligned = AMD_FMT_MOD_GET(TILE_VERSION, modifier) == AMD_FMT_MOD_TILE_VER_GFX9 &&
231*61046927SAndroid Build Coastguard Worker                                       AMD_FMT_MOD_GET(RB, modifier) == 0 &&
232*61046927SAndroid Build Coastguard Worker                                       surf_info->flags.metaPipeUnaligned;
233*61046927SAndroid Build Coastguard Worker 
234*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.color.dcc.independent_64B_blocks = AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier);
235*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.color.dcc.independent_128B_blocks = AMD_FMT_MOD_GET(DCC_INDEPENDENT_128B, modifier);
236*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.color.dcc.max_compressed_block_size = AMD_FMT_MOD_GET(DCC_MAX_COMPRESSED_BLOCK, modifier);
237*61046927SAndroid Build Coastguard Worker }
238*61046927SAndroid Build Coastguard Worker 
ac_is_modifier_supported(const struct radeon_info * info,const struct ac_modifier_options * options,enum pipe_format format,uint64_t modifier)239*61046927SAndroid Build Coastguard Worker bool ac_is_modifier_supported(const struct radeon_info *info,
240*61046927SAndroid Build Coastguard Worker                               const struct ac_modifier_options *options,
241*61046927SAndroid Build Coastguard Worker                               enum pipe_format format,
242*61046927SAndroid Build Coastguard Worker                               uint64_t modifier)
243*61046927SAndroid Build Coastguard Worker {
244*61046927SAndroid Build Coastguard Worker 
245*61046927SAndroid Build Coastguard Worker    if (util_format_is_compressed(format) ||
246*61046927SAndroid Build Coastguard Worker        util_format_is_depth_or_stencil(format) ||
247*61046927SAndroid Build Coastguard Worker        util_format_get_blocksizebits(format) > 64)
248*61046927SAndroid Build Coastguard Worker       return false;
249*61046927SAndroid Build Coastguard Worker 
250*61046927SAndroid Build Coastguard Worker    if (info->gfx_level < GFX9)
251*61046927SAndroid Build Coastguard Worker       return false;
252*61046927SAndroid Build Coastguard Worker 
253*61046927SAndroid Build Coastguard Worker    if(modifier == DRM_FORMAT_MOD_LINEAR)
254*61046927SAndroid Build Coastguard Worker       return true;
255*61046927SAndroid Build Coastguard Worker 
256*61046927SAndroid Build Coastguard Worker    /* GFX8 may need a different modifier for each plane */
257*61046927SAndroid Build Coastguard Worker    if (info->gfx_level < GFX9 && util_format_get_num_planes(format) > 1)
258*61046927SAndroid Build Coastguard Worker       return false;
259*61046927SAndroid Build Coastguard Worker 
260*61046927SAndroid Build Coastguard Worker    uint32_t allowed_swizzles = 0xFFFFFFFF;
261*61046927SAndroid Build Coastguard Worker    switch(info->gfx_level) {
262*61046927SAndroid Build Coastguard Worker    case GFX9:
263*61046927SAndroid Build Coastguard Worker       allowed_swizzles = ac_modifier_has_dcc(modifier) ? 0x06000000 : 0x06660660;
264*61046927SAndroid Build Coastguard Worker       break;
265*61046927SAndroid Build Coastguard Worker    case GFX10:
266*61046927SAndroid Build Coastguard Worker    case GFX10_3:
267*61046927SAndroid Build Coastguard Worker       allowed_swizzles = ac_modifier_has_dcc(modifier) ? 0x08000000 : 0x0E660660;
268*61046927SAndroid Build Coastguard Worker       break;
269*61046927SAndroid Build Coastguard Worker    case GFX11:
270*61046927SAndroid Build Coastguard Worker    case GFX11_5:
271*61046927SAndroid Build Coastguard Worker       allowed_swizzles = ac_modifier_has_dcc(modifier) ? 0x88000000 : 0xCC440440;
272*61046927SAndroid Build Coastguard Worker       break;
273*61046927SAndroid Build Coastguard Worker    case GFX12:
274*61046927SAndroid Build Coastguard Worker       allowed_swizzles = 0x1E; /* all 2D swizzle modes */
275*61046927SAndroid Build Coastguard Worker       break;
276*61046927SAndroid Build Coastguard Worker    default:
277*61046927SAndroid Build Coastguard Worker       return false;
278*61046927SAndroid Build Coastguard Worker    }
279*61046927SAndroid Build Coastguard Worker 
280*61046927SAndroid Build Coastguard Worker    if (!((1u << ac_get_modifier_swizzle_mode(info->gfx_level, modifier)) & allowed_swizzles))
281*61046927SAndroid Build Coastguard Worker       return false;
282*61046927SAndroid Build Coastguard Worker 
283*61046927SAndroid Build Coastguard Worker    if (ac_modifier_has_dcc(modifier)) {
284*61046927SAndroid Build Coastguard Worker       /* TODO: support multi-planar formats with DCC */
285*61046927SAndroid Build Coastguard Worker       if (util_format_get_num_planes(format) > 1)
286*61046927SAndroid Build Coastguard Worker          return false;
287*61046927SAndroid Build Coastguard Worker 
288*61046927SAndroid Build Coastguard Worker       if (!info->has_graphics)
289*61046927SAndroid Build Coastguard Worker          return false;
290*61046927SAndroid Build Coastguard Worker 
291*61046927SAndroid Build Coastguard Worker       if (!options->dcc)
292*61046927SAndroid Build Coastguard Worker          return false;
293*61046927SAndroid Build Coastguard Worker 
294*61046927SAndroid Build Coastguard Worker       if (ac_modifier_has_dcc_retile(modifier)) {
295*61046927SAndroid Build Coastguard Worker          /* radeonsi and radv retiling shaders only support bpe == 32. */
296*61046927SAndroid Build Coastguard Worker          if (util_format_get_blocksizebits(format) != 32)
297*61046927SAndroid Build Coastguard Worker             return false;
298*61046927SAndroid Build Coastguard Worker          if (!info->use_display_dcc_with_retile_blit || !options->dcc_retile)
299*61046927SAndroid Build Coastguard Worker             return false;
300*61046927SAndroid Build Coastguard Worker       }
301*61046927SAndroid Build Coastguard Worker    }
302*61046927SAndroid Build Coastguard Worker 
303*61046927SAndroid Build Coastguard Worker    return true;
304*61046927SAndroid Build Coastguard Worker }
305*61046927SAndroid Build Coastguard Worker 
ac_get_supported_modifiers(const struct radeon_info * info,const struct ac_modifier_options * options,enum pipe_format format,unsigned * mod_count,uint64_t * mods)306*61046927SAndroid Build Coastguard Worker bool ac_get_supported_modifiers(const struct radeon_info *info,
307*61046927SAndroid Build Coastguard Worker                                 const struct ac_modifier_options *options,
308*61046927SAndroid Build Coastguard Worker                                 enum pipe_format format,
309*61046927SAndroid Build Coastguard Worker                                 unsigned *mod_count,
310*61046927SAndroid Build Coastguard Worker                                 uint64_t *mods)
311*61046927SAndroid Build Coastguard Worker {
312*61046927SAndroid Build Coastguard Worker    unsigned current_mod = 0;
313*61046927SAndroid Build Coastguard Worker 
314*61046927SAndroid Build Coastguard Worker #define ADD_MOD(name)                                                   \
315*61046927SAndroid Build Coastguard Worker    if (ac_is_modifier_supported(info, options, format, (name))) {  \
316*61046927SAndroid Build Coastguard Worker       if (mods && current_mod < *mod_count)                  \
317*61046927SAndroid Build Coastguard Worker          mods[current_mod] = (name);                    \
318*61046927SAndroid Build Coastguard Worker       ++current_mod;                                         \
319*61046927SAndroid Build Coastguard Worker    }
320*61046927SAndroid Build Coastguard Worker 
321*61046927SAndroid Build Coastguard Worker    /* The modifiers have to be added in descending order of estimated
322*61046927SAndroid Build Coastguard Worker     * performance. The drivers will prefer modifiers that come earlier
323*61046927SAndroid Build Coastguard Worker     * in the list. */
324*61046927SAndroid Build Coastguard Worker    switch (info->gfx_level) {
325*61046927SAndroid Build Coastguard Worker    case GFX9: {
326*61046927SAndroid Build Coastguard Worker       unsigned pipe_xor_bits = MIN2(G_0098F8_NUM_PIPES(info->gb_addr_config) +
327*61046927SAndroid Build Coastguard Worker                                     G_0098F8_NUM_SHADER_ENGINES_GFX9(info->gb_addr_config), 8);
328*61046927SAndroid Build Coastguard Worker       unsigned bank_xor_bits =  MIN2(G_0098F8_NUM_BANKS(info->gb_addr_config), 8 - pipe_xor_bits);
329*61046927SAndroid Build Coastguard Worker       unsigned pipes = G_0098F8_NUM_PIPES(info->gb_addr_config);
330*61046927SAndroid Build Coastguard Worker       unsigned rb = G_0098F8_NUM_RB_PER_SE(info->gb_addr_config) +
331*61046927SAndroid Build Coastguard Worker                     G_0098F8_NUM_SHADER_ENGINES_GFX9(info->gb_addr_config);
332*61046927SAndroid Build Coastguard Worker 
333*61046927SAndroid Build Coastguard Worker       uint64_t common_dcc = AMD_FMT_MOD_SET(DCC, 1) |
334*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
335*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
336*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, info->has_dcc_constant_encode) |
337*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
338*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits);
339*61046927SAndroid Build Coastguard Worker 
340*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
341*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D_X) |
342*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
343*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(DCC_PIPE_ALIGN, 1) |
344*61046927SAndroid Build Coastguard Worker               common_dcc |
345*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(PIPE, pipes) |
346*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(RB, rb))
347*61046927SAndroid Build Coastguard Worker 
348*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
349*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
350*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
351*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(DCC_PIPE_ALIGN, 1) |
352*61046927SAndroid Build Coastguard Worker               common_dcc |
353*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(PIPE, pipes) |
354*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(RB, rb))
355*61046927SAndroid Build Coastguard Worker 
356*61046927SAndroid Build Coastguard Worker       if (util_format_get_blocksizebits(format) == 32) {
357*61046927SAndroid Build Coastguard Worker          if (info->max_render_backends == 1) {
358*61046927SAndroid Build Coastguard Worker             ADD_MOD(AMD_FMT_MOD |
359*61046927SAndroid Build Coastguard Worker                     AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
360*61046927SAndroid Build Coastguard Worker                     AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
361*61046927SAndroid Build Coastguard Worker                     common_dcc);
362*61046927SAndroid Build Coastguard Worker          }
363*61046927SAndroid Build Coastguard Worker 
364*61046927SAndroid Build Coastguard Worker 
365*61046927SAndroid Build Coastguard Worker          ADD_MOD(AMD_FMT_MOD |
366*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
367*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
368*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(DCC_RETILE, 1) |
369*61046927SAndroid Build Coastguard Worker                  common_dcc |
370*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(PIPE, pipes) |
371*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(RB, rb))
372*61046927SAndroid Build Coastguard Worker       }
373*61046927SAndroid Build Coastguard Worker 
374*61046927SAndroid Build Coastguard Worker 
375*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
376*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D_X) |
377*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
378*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
379*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits));
380*61046927SAndroid Build Coastguard Worker 
381*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
382*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
383*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
384*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
385*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits));
386*61046927SAndroid Build Coastguard Worker 
387*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
388*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
389*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
390*61046927SAndroid Build Coastguard Worker 
391*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
392*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
393*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
394*61046927SAndroid Build Coastguard Worker 
395*61046927SAndroid Build Coastguard Worker       ADD_MOD(DRM_FORMAT_MOD_LINEAR)
396*61046927SAndroid Build Coastguard Worker       break;
397*61046927SAndroid Build Coastguard Worker    }
398*61046927SAndroid Build Coastguard Worker    case GFX10:
399*61046927SAndroid Build Coastguard Worker    case GFX10_3: {
400*61046927SAndroid Build Coastguard Worker       bool rbplus = info->gfx_level >= GFX10_3;
401*61046927SAndroid Build Coastguard Worker       unsigned pipe_xor_bits = G_0098F8_NUM_PIPES(info->gb_addr_config);
402*61046927SAndroid Build Coastguard Worker       unsigned pkrs = rbplus ? G_0098F8_NUM_PKRS(info->gb_addr_config) : 0;
403*61046927SAndroid Build Coastguard Worker 
404*61046927SAndroid Build Coastguard Worker       unsigned version = rbplus ? AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS : AMD_FMT_MOD_TILE_VER_GFX10;
405*61046927SAndroid Build Coastguard Worker       uint64_t common_dcc = AMD_FMT_MOD_SET(TILE_VERSION, version) |
406*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
407*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(DCC, 1) |
408*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
409*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
410*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(PACKERS, pkrs);
411*61046927SAndroid Build Coastguard Worker 
412*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD | common_dcc |
413*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(DCC_PIPE_ALIGN, 1) |
414*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
415*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B))
416*61046927SAndroid Build Coastguard Worker 
417*61046927SAndroid Build Coastguard Worker       if (info->gfx_level >= GFX10_3) {
418*61046927SAndroid Build Coastguard Worker          ADD_MOD(AMD_FMT_MOD | common_dcc |
419*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(DCC_RETILE, 1) |
420*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
421*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B))
422*61046927SAndroid Build Coastguard Worker 
423*61046927SAndroid Build Coastguard Worker          ADD_MOD(AMD_FMT_MOD | common_dcc |
424*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(DCC_RETILE, 1) |
425*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
426*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
427*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B))
428*61046927SAndroid Build Coastguard Worker       }
429*61046927SAndroid Build Coastguard Worker 
430*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
431*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, version) |
432*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
433*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
434*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(PACKERS, pkrs))
435*61046927SAndroid Build Coastguard Worker 
436*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
437*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
438*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
439*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits))
440*61046927SAndroid Build Coastguard Worker 
441*61046927SAndroid Build Coastguard Worker       if (util_format_get_blocksizebits(format) != 32) {
442*61046927SAndroid Build Coastguard Worker          ADD_MOD(AMD_FMT_MOD |
443*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
444*61046927SAndroid Build Coastguard Worker                  AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
445*61046927SAndroid Build Coastguard Worker       }
446*61046927SAndroid Build Coastguard Worker 
447*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
448*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
449*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
450*61046927SAndroid Build Coastguard Worker 
451*61046927SAndroid Build Coastguard Worker       ADD_MOD(DRM_FORMAT_MOD_LINEAR)
452*61046927SAndroid Build Coastguard Worker       break;
453*61046927SAndroid Build Coastguard Worker    }
454*61046927SAndroid Build Coastguard Worker    case GFX11:
455*61046927SAndroid Build Coastguard Worker    case GFX11_5: {
456*61046927SAndroid Build Coastguard Worker       /* GFX11 has new microblock organization. No S modes for 2D. */
457*61046927SAndroid Build Coastguard Worker       unsigned pipe_xor_bits = G_0098F8_NUM_PIPES(info->gb_addr_config);
458*61046927SAndroid Build Coastguard Worker       unsigned pkrs = G_0098F8_NUM_PKRS(info->gb_addr_config);
459*61046927SAndroid Build Coastguard Worker       unsigned num_pipes = 1 << pipe_xor_bits;
460*61046927SAndroid Build Coastguard Worker 
461*61046927SAndroid Build Coastguard Worker       /* R_X swizzle modes are the best for rendering and DCC requires them. */
462*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < 2; i++) {
463*61046927SAndroid Build Coastguard Worker          unsigned swizzle_r_x;
464*61046927SAndroid Build Coastguard Worker 
465*61046927SAndroid Build Coastguard Worker          /* Insert the best one first. */
466*61046927SAndroid Build Coastguard Worker          if (num_pipes > 16)
467*61046927SAndroid Build Coastguard Worker             swizzle_r_x = !i ? AMD_FMT_MOD_TILE_GFX11_256K_R_X : AMD_FMT_MOD_TILE_GFX9_64K_R_X;
468*61046927SAndroid Build Coastguard Worker          else
469*61046927SAndroid Build Coastguard Worker             swizzle_r_x = !i ? AMD_FMT_MOD_TILE_GFX9_64K_R_X : AMD_FMT_MOD_TILE_GFX11_256K_R_X;
470*61046927SAndroid Build Coastguard Worker 
471*61046927SAndroid Build Coastguard Worker          /* Disable 256K on APUs because it doesn't work with DAL. */
472*61046927SAndroid Build Coastguard Worker          if (!info->has_dedicated_vram && swizzle_r_x == AMD_FMT_MOD_TILE_GFX11_256K_R_X)
473*61046927SAndroid Build Coastguard Worker             continue;
474*61046927SAndroid Build Coastguard Worker 
475*61046927SAndroid Build Coastguard Worker          uint64_t modifier_r_x = AMD_FMT_MOD |
476*61046927SAndroid Build Coastguard Worker                                  AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX11) |
477*61046927SAndroid Build Coastguard Worker                                  AMD_FMT_MOD_SET(TILE, swizzle_r_x) |
478*61046927SAndroid Build Coastguard Worker                                  AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
479*61046927SAndroid Build Coastguard Worker                                  AMD_FMT_MOD_SET(PACKERS, pkrs);
480*61046927SAndroid Build Coastguard Worker 
481*61046927SAndroid Build Coastguard Worker          /* DCC_CONSTANT_ENCODE is not set because it can't vary with gfx11 (it's implied to be 1). */
482*61046927SAndroid Build Coastguard Worker          uint64_t modifier_dcc_best_gfx11_5 = modifier_r_x |
483*61046927SAndroid Build Coastguard Worker                                               AMD_FMT_MOD_SET(DCC, 1) |
484*61046927SAndroid Build Coastguard Worker                                               AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 0) |
485*61046927SAndroid Build Coastguard Worker                                               AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
486*61046927SAndroid Build Coastguard Worker                                               AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_256B);
487*61046927SAndroid Build Coastguard Worker 
488*61046927SAndroid Build Coastguard Worker          uint64_t modifier_dcc_best = modifier_r_x |
489*61046927SAndroid Build Coastguard Worker                                       AMD_FMT_MOD_SET(DCC, 1) |
490*61046927SAndroid Build Coastguard Worker                                       AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 0) |
491*61046927SAndroid Build Coastguard Worker                                       AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
492*61046927SAndroid Build Coastguard Worker                                       AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B);
493*61046927SAndroid Build Coastguard Worker 
494*61046927SAndroid Build Coastguard Worker          /* DCC settings for 4K and greater resolutions. (required by display hw) */
495*61046927SAndroid Build Coastguard Worker          uint64_t modifier_dcc_4k = modifier_r_x |
496*61046927SAndroid Build Coastguard Worker                                     AMD_FMT_MOD_SET(DCC, 1) |
497*61046927SAndroid Build Coastguard Worker                                     AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
498*61046927SAndroid Build Coastguard Worker                                     AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
499*61046927SAndroid Build Coastguard Worker                                     AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B);
500*61046927SAndroid Build Coastguard Worker 
501*61046927SAndroid Build Coastguard Worker          /* Modifiers have to be sorted from best to worst.
502*61046927SAndroid Build Coastguard Worker           *
503*61046927SAndroid Build Coastguard Worker           * Top level order:
504*61046927SAndroid Build Coastguard Worker           *   1. The best chip-specific modifiers with DCC, potentially non-displayable.
505*61046927SAndroid Build Coastguard Worker           *   2. Chip-specific displayable modifiers with DCC.
506*61046927SAndroid Build Coastguard Worker           *   3. Chip-specific displayable modifiers without DCC.
507*61046927SAndroid Build Coastguard Worker           *   4. Chip-independent modifiers without DCC.
508*61046927SAndroid Build Coastguard Worker           *   5. Linear.
509*61046927SAndroid Build Coastguard Worker           */
510*61046927SAndroid Build Coastguard Worker 
511*61046927SAndroid Build Coastguard Worker          /* Add the best non-displayable modifier first. */
512*61046927SAndroid Build Coastguard Worker          if (info->gfx_level == GFX11_5)
513*61046927SAndroid Build Coastguard Worker             ADD_MOD(modifier_dcc_best_gfx11_5 | AMD_FMT_MOD_SET(DCC_PIPE_ALIGN, 1));
514*61046927SAndroid Build Coastguard Worker 
515*61046927SAndroid Build Coastguard Worker          ADD_MOD(modifier_dcc_best | AMD_FMT_MOD_SET(DCC_PIPE_ALIGN, 1));
516*61046927SAndroid Build Coastguard Worker 
517*61046927SAndroid Build Coastguard Worker          /* Displayable modifiers are next. */
518*61046927SAndroid Build Coastguard Worker          /* Add other displayable DCC settings. (DCC_RETILE implies displayable on all chips) */
519*61046927SAndroid Build Coastguard Worker          ADD_MOD(modifier_dcc_best | AMD_FMT_MOD_SET(DCC_RETILE, 1))
520*61046927SAndroid Build Coastguard Worker          ADD_MOD(modifier_dcc_4k | AMD_FMT_MOD_SET(DCC_RETILE, 1))
521*61046927SAndroid Build Coastguard Worker 
522*61046927SAndroid Build Coastguard Worker          /* Add one without DCC that is displayable (it's also optimal for non-displayable cases). */
523*61046927SAndroid Build Coastguard Worker          ADD_MOD(modifier_r_x)
524*61046927SAndroid Build Coastguard Worker       }
525*61046927SAndroid Build Coastguard Worker 
526*61046927SAndroid Build Coastguard Worker       /* Add one that is compatible with other gfx11 chips. */
527*61046927SAndroid Build Coastguard Worker       ADD_MOD(AMD_FMT_MOD |
528*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX11) |
529*61046927SAndroid Build Coastguard Worker               AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D))
530*61046927SAndroid Build Coastguard Worker 
531*61046927SAndroid Build Coastguard Worker       /* Linear must be last. */
532*61046927SAndroid Build Coastguard Worker       ADD_MOD(DRM_FORMAT_MOD_LINEAR)
533*61046927SAndroid Build Coastguard Worker       break;
534*61046927SAndroid Build Coastguard Worker    }
535*61046927SAndroid Build Coastguard Worker    case GFX12: {
536*61046927SAndroid Build Coastguard Worker       /* Chip properties no longer affect tiling, and there is no distinction between displayable
537*61046927SAndroid Build Coastguard Worker        * and non-displayable anymore. (DCC settings may affect displayability though)
538*61046927SAndroid Build Coastguard Worker        *
539*61046927SAndroid Build Coastguard Worker        * Only declare 64K modifiers for now.
540*61046927SAndroid Build Coastguard Worker        */
541*61046927SAndroid Build Coastguard Worker       uint64_t mod_64K_2D = AMD_FMT_MOD |
542*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX12) |
543*61046927SAndroid Build Coastguard Worker                             AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX12_64K_2D);
544*61046927SAndroid Build Coastguard Worker 
545*61046927SAndroid Build Coastguard Worker       /* This is identical to GFX12_64K_2D, but expressed in terms of VER_GFX11. */
546*61046927SAndroid Build Coastguard Worker       uint64_t mod_64K_2D_as_gfx11 = AMD_FMT_MOD |
547*61046927SAndroid Build Coastguard Worker                                      AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX11) |
548*61046927SAndroid Build Coastguard Worker                                      AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D);
549*61046927SAndroid Build Coastguard Worker 
550*61046927SAndroid Build Coastguard Worker       /* Expose both 128B and 64B compressed blocks. */
551*61046927SAndroid Build Coastguard Worker       uint64_t dcc_128B = AMD_FMT_MOD_SET(DCC, 1) |
552*61046927SAndroid Build Coastguard Worker                           AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B);
553*61046927SAndroid Build Coastguard Worker       uint64_t dcc_64B = AMD_FMT_MOD_SET(DCC, 1) |
554*61046927SAndroid Build Coastguard Worker                          AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B);
555*61046927SAndroid Build Coastguard Worker 
556*61046927SAndroid Build Coastguard Worker       uint64_t mod_256B_2D = AMD_FMT_MOD |
557*61046927SAndroid Build Coastguard Worker                              AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX12) |
558*61046927SAndroid Build Coastguard Worker                              AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX12_256B_2D);
559*61046927SAndroid Build Coastguard Worker 
560*61046927SAndroid Build Coastguard Worker       /* Modifiers must be sorted from best to worst. */
561*61046927SAndroid Build Coastguard Worker       ADD_MOD(mod_64K_2D | dcc_128B)      /* 64K with DCC and 128B compressed blocks */
562*61046927SAndroid Build Coastguard Worker       ADD_MOD(mod_64K_2D | dcc_64B)       /* 64K with DCC and 64B compressed blocks */
563*61046927SAndroid Build Coastguard Worker       ADD_MOD(mod_64K_2D)                 /* 64K without DCC */
564*61046927SAndroid Build Coastguard Worker       ADD_MOD(mod_64K_2D_as_gfx11)        /* the same as above, but for gfx11 interop */
565*61046927SAndroid Build Coastguard Worker       ADD_MOD(mod_256B_2D)
566*61046927SAndroid Build Coastguard Worker       ADD_MOD(DRM_FORMAT_MOD_LINEAR)
567*61046927SAndroid Build Coastguard Worker       break;
568*61046927SAndroid Build Coastguard Worker    }
569*61046927SAndroid Build Coastguard Worker    default:
570*61046927SAndroid Build Coastguard Worker       break;
571*61046927SAndroid Build Coastguard Worker    }
572*61046927SAndroid Build Coastguard Worker 
573*61046927SAndroid Build Coastguard Worker #undef ADD_MOD
574*61046927SAndroid Build Coastguard Worker 
575*61046927SAndroid Build Coastguard Worker    if (!mods) {
576*61046927SAndroid Build Coastguard Worker       *mod_count = current_mod;
577*61046927SAndroid Build Coastguard Worker       return true;
578*61046927SAndroid Build Coastguard Worker    }
579*61046927SAndroid Build Coastguard Worker 
580*61046927SAndroid Build Coastguard Worker    bool complete = current_mod <= *mod_count;
581*61046927SAndroid Build Coastguard Worker    *mod_count = MIN2(*mod_count, current_mod);
582*61046927SAndroid Build Coastguard Worker    return complete;
583*61046927SAndroid Build Coastguard Worker }
584*61046927SAndroid Build Coastguard Worker 
allocSysMem(const ADDR_ALLOCSYSMEM_INPUT * pInput)585*61046927SAndroid Build Coastguard Worker static void *ADDR_API allocSysMem(const ADDR_ALLOCSYSMEM_INPUT *pInput)
586*61046927SAndroid Build Coastguard Worker {
587*61046927SAndroid Build Coastguard Worker    return malloc(pInput->sizeInBytes);
588*61046927SAndroid Build Coastguard Worker }
589*61046927SAndroid Build Coastguard Worker 
freeSysMem(const ADDR_FREESYSMEM_INPUT * pInput)590*61046927SAndroid Build Coastguard Worker static ADDR_E_RETURNCODE ADDR_API freeSysMem(const ADDR_FREESYSMEM_INPUT *pInput)
591*61046927SAndroid Build Coastguard Worker {
592*61046927SAndroid Build Coastguard Worker    free(pInput->pVirtAddr);
593*61046927SAndroid Build Coastguard Worker    return ADDR_OK;
594*61046927SAndroid Build Coastguard Worker }
595*61046927SAndroid Build Coastguard Worker 
ac_addrlib_create(const struct radeon_info * info,uint64_t * max_alignment)596*61046927SAndroid Build Coastguard Worker struct ac_addrlib *ac_addrlib_create(const struct radeon_info *info,
597*61046927SAndroid Build Coastguard Worker                                      uint64_t *max_alignment)
598*61046927SAndroid Build Coastguard Worker {
599*61046927SAndroid Build Coastguard Worker    ADDR_CREATE_INPUT addrCreateInput = {0};
600*61046927SAndroid Build Coastguard Worker    ADDR_CREATE_OUTPUT addrCreateOutput = {0};
601*61046927SAndroid Build Coastguard Worker    ADDR_REGISTER_VALUE regValue = {0};
602*61046927SAndroid Build Coastguard Worker    ADDR_CREATE_FLAGS createFlags = {{0}};
603*61046927SAndroid Build Coastguard Worker    ADDR_GET_MAX_ALIGNMENTS_OUTPUT addrGetMaxAlignmentsOutput = {0};
604*61046927SAndroid Build Coastguard Worker    ADDR_E_RETURNCODE addrRet;
605*61046927SAndroid Build Coastguard Worker 
606*61046927SAndroid Build Coastguard Worker    addrCreateInput.size = sizeof(ADDR_CREATE_INPUT);
607*61046927SAndroid Build Coastguard Worker    addrCreateOutput.size = sizeof(ADDR_CREATE_OUTPUT);
608*61046927SAndroid Build Coastguard Worker 
609*61046927SAndroid Build Coastguard Worker    regValue.gbAddrConfig = info->gb_addr_config;
610*61046927SAndroid Build Coastguard Worker    createFlags.value = 0;
611*61046927SAndroid Build Coastguard Worker 
612*61046927SAndroid Build Coastguard Worker    addrCreateInput.chipFamily = info->family_id;
613*61046927SAndroid Build Coastguard Worker    addrCreateInput.chipRevision = info->chip_external_rev;
614*61046927SAndroid Build Coastguard Worker 
615*61046927SAndroid Build Coastguard Worker    if (addrCreateInput.chipFamily == FAMILY_UNKNOWN)
616*61046927SAndroid Build Coastguard Worker       return NULL;
617*61046927SAndroid Build Coastguard Worker 
618*61046927SAndroid Build Coastguard Worker    if (addrCreateInput.chipFamily >= FAMILY_AI) {
619*61046927SAndroid Build Coastguard Worker       addrCreateInput.chipEngine = CIASICIDGFXENGINE_ARCTICISLAND;
620*61046927SAndroid Build Coastguard Worker    } else {
621*61046927SAndroid Build Coastguard Worker       regValue.noOfBanks = info->mc_arb_ramcfg & 0x3;
622*61046927SAndroid Build Coastguard Worker       regValue.noOfRanks = (info->mc_arb_ramcfg & 0x4) >> 2;
623*61046927SAndroid Build Coastguard Worker 
624*61046927SAndroid Build Coastguard Worker       regValue.backendDisables = info->enabled_rb_mask;
625*61046927SAndroid Build Coastguard Worker       regValue.pTileConfig = info->si_tile_mode_array;
626*61046927SAndroid Build Coastguard Worker       regValue.noOfEntries = ARRAY_SIZE(info->si_tile_mode_array);
627*61046927SAndroid Build Coastguard Worker       if (addrCreateInput.chipFamily == FAMILY_SI) {
628*61046927SAndroid Build Coastguard Worker          regValue.pMacroTileConfig = NULL;
629*61046927SAndroid Build Coastguard Worker          regValue.noOfMacroEntries = 0;
630*61046927SAndroid Build Coastguard Worker       } else {
631*61046927SAndroid Build Coastguard Worker          regValue.pMacroTileConfig = info->cik_macrotile_mode_array;
632*61046927SAndroid Build Coastguard Worker          regValue.noOfMacroEntries = ARRAY_SIZE(info->cik_macrotile_mode_array);
633*61046927SAndroid Build Coastguard Worker       }
634*61046927SAndroid Build Coastguard Worker 
635*61046927SAndroid Build Coastguard Worker       createFlags.useTileIndex = 1;
636*61046927SAndroid Build Coastguard Worker       createFlags.useHtileSliceAlign = 1;
637*61046927SAndroid Build Coastguard Worker 
638*61046927SAndroid Build Coastguard Worker       addrCreateInput.chipEngine = CIASICIDGFXENGINE_SOUTHERNISLAND;
639*61046927SAndroid Build Coastguard Worker    }
640*61046927SAndroid Build Coastguard Worker 
641*61046927SAndroid Build Coastguard Worker    addrCreateInput.callbacks.allocSysMem = allocSysMem;
642*61046927SAndroid Build Coastguard Worker    addrCreateInput.callbacks.freeSysMem = freeSysMem;
643*61046927SAndroid Build Coastguard Worker    addrCreateInput.callbacks.debugPrint = 0;
644*61046927SAndroid Build Coastguard Worker    addrCreateInput.createFlags = createFlags;
645*61046927SAndroid Build Coastguard Worker    addrCreateInput.regValue = regValue;
646*61046927SAndroid Build Coastguard Worker 
647*61046927SAndroid Build Coastguard Worker    addrRet = AddrCreate(&addrCreateInput, &addrCreateOutput);
648*61046927SAndroid Build Coastguard Worker    if (addrRet != ADDR_OK)
649*61046927SAndroid Build Coastguard Worker       return NULL;
650*61046927SAndroid Build Coastguard Worker 
651*61046927SAndroid Build Coastguard Worker    if (max_alignment) {
652*61046927SAndroid Build Coastguard Worker       addrRet = AddrGetMaxAlignments(addrCreateOutput.hLib, &addrGetMaxAlignmentsOutput);
653*61046927SAndroid Build Coastguard Worker       if (addrRet == ADDR_OK) {
654*61046927SAndroid Build Coastguard Worker          *max_alignment = addrGetMaxAlignmentsOutput.baseAlign;
655*61046927SAndroid Build Coastguard Worker       }
656*61046927SAndroid Build Coastguard Worker    }
657*61046927SAndroid Build Coastguard Worker 
658*61046927SAndroid Build Coastguard Worker    struct ac_addrlib *addrlib = calloc(1, sizeof(struct ac_addrlib));
659*61046927SAndroid Build Coastguard Worker    if (!addrlib) {
660*61046927SAndroid Build Coastguard Worker       AddrDestroy(addrCreateOutput.hLib);
661*61046927SAndroid Build Coastguard Worker       return NULL;
662*61046927SAndroid Build Coastguard Worker    }
663*61046927SAndroid Build Coastguard Worker 
664*61046927SAndroid Build Coastguard Worker    addrlib->handle = addrCreateOutput.hLib;
665*61046927SAndroid Build Coastguard Worker    simple_mtx_init(&addrlib->lock, mtx_plain);
666*61046927SAndroid Build Coastguard Worker    return addrlib;
667*61046927SAndroid Build Coastguard Worker }
668*61046927SAndroid Build Coastguard Worker 
ac_addrlib_destroy(struct ac_addrlib * addrlib)669*61046927SAndroid Build Coastguard Worker void ac_addrlib_destroy(struct ac_addrlib *addrlib)
670*61046927SAndroid Build Coastguard Worker {
671*61046927SAndroid Build Coastguard Worker    simple_mtx_destroy(&addrlib->lock);
672*61046927SAndroid Build Coastguard Worker    AddrDestroy(addrlib->handle);
673*61046927SAndroid Build Coastguard Worker    free(addrlib);
674*61046927SAndroid Build Coastguard Worker }
675*61046927SAndroid Build Coastguard Worker 
ac_addrlib_get_handle(struct ac_addrlib * addrlib)676*61046927SAndroid Build Coastguard Worker void *ac_addrlib_get_handle(struct ac_addrlib *addrlib)
677*61046927SAndroid Build Coastguard Worker {
678*61046927SAndroid Build Coastguard Worker    return addrlib->handle;
679*61046927SAndroid Build Coastguard Worker }
680*61046927SAndroid Build Coastguard Worker 
surf_config_sanity(const struct ac_surf_config * config,unsigned flags)681*61046927SAndroid Build Coastguard Worker static int surf_config_sanity(const struct ac_surf_config *config, unsigned flags)
682*61046927SAndroid Build Coastguard Worker {
683*61046927SAndroid Build Coastguard Worker    /* FMASK is allocated together with the color surface and can't be
684*61046927SAndroid Build Coastguard Worker     * allocated separately.
685*61046927SAndroid Build Coastguard Worker     */
686*61046927SAndroid Build Coastguard Worker    assert(!(flags & RADEON_SURF_FMASK));
687*61046927SAndroid Build Coastguard Worker    if (flags & RADEON_SURF_FMASK)
688*61046927SAndroid Build Coastguard Worker       return -EINVAL;
689*61046927SAndroid Build Coastguard Worker 
690*61046927SAndroid Build Coastguard Worker    /* all dimension must be at least 1 ! */
691*61046927SAndroid Build Coastguard Worker    if (!config->info.width || !config->info.height || !config->info.depth ||
692*61046927SAndroid Build Coastguard Worker        !config->info.array_size || !config->info.levels)
693*61046927SAndroid Build Coastguard Worker       return -EINVAL;
694*61046927SAndroid Build Coastguard Worker 
695*61046927SAndroid Build Coastguard Worker    switch (config->info.samples) {
696*61046927SAndroid Build Coastguard Worker    case 0:
697*61046927SAndroid Build Coastguard Worker    case 1:
698*61046927SAndroid Build Coastguard Worker    case 2:
699*61046927SAndroid Build Coastguard Worker    case 4:
700*61046927SAndroid Build Coastguard Worker    case 8:
701*61046927SAndroid Build Coastguard Worker       break;
702*61046927SAndroid Build Coastguard Worker    case 16:
703*61046927SAndroid Build Coastguard Worker       if (flags & RADEON_SURF_Z_OR_SBUFFER)
704*61046927SAndroid Build Coastguard Worker          return -EINVAL;
705*61046927SAndroid Build Coastguard Worker       break;
706*61046927SAndroid Build Coastguard Worker    default:
707*61046927SAndroid Build Coastguard Worker       return -EINVAL;
708*61046927SAndroid Build Coastguard Worker    }
709*61046927SAndroid Build Coastguard Worker 
710*61046927SAndroid Build Coastguard Worker    if (!(flags & RADEON_SURF_Z_OR_SBUFFER)) {
711*61046927SAndroid Build Coastguard Worker       switch (config->info.storage_samples) {
712*61046927SAndroid Build Coastguard Worker       case 0:
713*61046927SAndroid Build Coastguard Worker       case 1:
714*61046927SAndroid Build Coastguard Worker       case 2:
715*61046927SAndroid Build Coastguard Worker       case 4:
716*61046927SAndroid Build Coastguard Worker       case 8:
717*61046927SAndroid Build Coastguard Worker          break;
718*61046927SAndroid Build Coastguard Worker       default:
719*61046927SAndroid Build Coastguard Worker          return -EINVAL;
720*61046927SAndroid Build Coastguard Worker       }
721*61046927SAndroid Build Coastguard Worker    }
722*61046927SAndroid Build Coastguard Worker 
723*61046927SAndroid Build Coastguard Worker    if (config->is_3d && config->info.array_size > 1)
724*61046927SAndroid Build Coastguard Worker       return -EINVAL;
725*61046927SAndroid Build Coastguard Worker    if (config->is_cube && config->info.depth > 1)
726*61046927SAndroid Build Coastguard Worker       return -EINVAL;
727*61046927SAndroid Build Coastguard Worker 
728*61046927SAndroid Build Coastguard Worker    return 0;
729*61046927SAndroid Build Coastguard Worker }
730*61046927SAndroid Build Coastguard Worker 
bpe_to_format(struct radeon_surf * surf)731*61046927SAndroid Build Coastguard Worker static unsigned bpe_to_format(struct radeon_surf *surf)
732*61046927SAndroid Build Coastguard Worker {
733*61046927SAndroid Build Coastguard Worker    if (surf->blk_w != 1 || surf->blk_h != 1) {
734*61046927SAndroid Build Coastguard Worker       if (surf->blk_w == 4 && surf->blk_h == 4) {
735*61046927SAndroid Build Coastguard Worker          switch (surf->bpe) {
736*61046927SAndroid Build Coastguard Worker          case 8:
737*61046927SAndroid Build Coastguard Worker             return ADDR_FMT_BC1;
738*61046927SAndroid Build Coastguard Worker          case 16:
739*61046927SAndroid Build Coastguard Worker             /* since BC3 and ASTC4x4 has same blk dimension and bpe reporting BC3 also for ASTC4x4.
740*61046927SAndroid Build Coastguard Worker              * matching is fine since addrlib needs only blk_w, blk_h and bpe to compute surface
741*61046927SAndroid Build Coastguard Worker              * properties.
742*61046927SAndroid Build Coastguard Worker              * TODO: If compress_type can be passed to this function, then this ugly BC3 and ASTC4x4
743*61046927SAndroid Build Coastguard Worker              *       matching can be avoided.
744*61046927SAndroid Build Coastguard Worker              */
745*61046927SAndroid Build Coastguard Worker             return ADDR_FMT_BC3;
746*61046927SAndroid Build Coastguard Worker          default:
747*61046927SAndroid Build Coastguard Worker             unreachable("invalid compressed bpe");
748*61046927SAndroid Build Coastguard Worker          }
749*61046927SAndroid Build Coastguard Worker       } else if (surf->blk_w == 5 && surf->blk_h == 4)
750*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_5x4;
751*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 5 && surf->blk_h == 5)
752*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_5x5;
753*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 6 && surf->blk_h == 5)
754*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_6x5;
755*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 6 && surf->blk_h == 6)
756*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_6x6;
757*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 8 && surf->blk_h == 5)
758*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_8x5;
759*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 8 && surf->blk_h == 6)
760*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_8x6;
761*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 8 && surf->blk_h == 8)
762*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_8x8;
763*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 10 && surf->blk_h == 5)
764*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_10x5;
765*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 10 && surf->blk_h == 6)
766*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_10x6;
767*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 10 && surf->blk_h == 8)
768*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_10x8;
769*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 10 && surf->blk_h == 10)
770*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_10x10;
771*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 12 && surf->blk_h == 10)
772*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_12x10;
773*61046927SAndroid Build Coastguard Worker       else if (surf->blk_w == 12 && surf->blk_h == 12)
774*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_ASTC_12x12;
775*61046927SAndroid Build Coastguard Worker    } else {
776*61046927SAndroid Build Coastguard Worker       switch (surf->bpe) {
777*61046927SAndroid Build Coastguard Worker       case 1:
778*61046927SAndroid Build Coastguard Worker          assert(!(surf->flags & RADEON_SURF_ZBUFFER));
779*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_8;
780*61046927SAndroid Build Coastguard Worker       case 2:
781*61046927SAndroid Build Coastguard Worker          assert(surf->flags & RADEON_SURF_ZBUFFER || !(surf->flags & RADEON_SURF_SBUFFER));
782*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_16;
783*61046927SAndroid Build Coastguard Worker       case 4:
784*61046927SAndroid Build Coastguard Worker          assert(surf->flags & RADEON_SURF_ZBUFFER || !(surf->flags & RADEON_SURF_SBUFFER));
785*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_32;
786*61046927SAndroid Build Coastguard Worker       case 8:
787*61046927SAndroid Build Coastguard Worker          assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
788*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_32_32;
789*61046927SAndroid Build Coastguard Worker       case 12:
790*61046927SAndroid Build Coastguard Worker          assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
791*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_32_32_32;
792*61046927SAndroid Build Coastguard Worker       case 16:
793*61046927SAndroid Build Coastguard Worker          assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
794*61046927SAndroid Build Coastguard Worker          return ADDR_FMT_32_32_32_32;
795*61046927SAndroid Build Coastguard Worker       default:
796*61046927SAndroid Build Coastguard Worker          unreachable("invalid bpe");
797*61046927SAndroid Build Coastguard Worker       }
798*61046927SAndroid Build Coastguard Worker    }
799*61046927SAndroid Build Coastguard Worker    return ADDR_FMT_INVALID;
800*61046927SAndroid Build Coastguard Worker }
801*61046927SAndroid Build Coastguard Worker 
802*61046927SAndroid Build Coastguard Worker /* The addrlib pitch alignment is forced to this number for all chips to support interop
803*61046927SAndroid Build Coastguard Worker  * between any 2 chips.
804*61046927SAndroid Build Coastguard Worker  */
805*61046927SAndroid Build Coastguard Worker #define LINEAR_PITCH_ALIGNMENT 256
806*61046927SAndroid Build Coastguard Worker 
gfx6_compute_level(ADDR_HANDLE addrlib,const struct ac_surf_config * config,struct radeon_surf * surf,bool is_stencil,unsigned level,bool compressed,ADDR_COMPUTE_SURFACE_INFO_INPUT * AddrSurfInfoIn,ADDR_COMPUTE_SURFACE_INFO_OUTPUT * AddrSurfInfoOut,ADDR_COMPUTE_DCCINFO_INPUT * AddrDccIn,ADDR_COMPUTE_DCCINFO_OUTPUT * AddrDccOut,ADDR_COMPUTE_HTILE_INFO_INPUT * AddrHtileIn,ADDR_COMPUTE_HTILE_INFO_OUTPUT * AddrHtileOut)807*61046927SAndroid Build Coastguard Worker static int gfx6_compute_level(ADDR_HANDLE addrlib, const struct ac_surf_config *config,
808*61046927SAndroid Build Coastguard Worker                               struct radeon_surf *surf, bool is_stencil, unsigned level,
809*61046927SAndroid Build Coastguard Worker                               bool compressed, ADDR_COMPUTE_SURFACE_INFO_INPUT *AddrSurfInfoIn,
810*61046927SAndroid Build Coastguard Worker                               ADDR_COMPUTE_SURFACE_INFO_OUTPUT *AddrSurfInfoOut,
811*61046927SAndroid Build Coastguard Worker                               ADDR_COMPUTE_DCCINFO_INPUT *AddrDccIn,
812*61046927SAndroid Build Coastguard Worker                               ADDR_COMPUTE_DCCINFO_OUTPUT *AddrDccOut,
813*61046927SAndroid Build Coastguard Worker                               ADDR_COMPUTE_HTILE_INFO_INPUT *AddrHtileIn,
814*61046927SAndroid Build Coastguard Worker                               ADDR_COMPUTE_HTILE_INFO_OUTPUT *AddrHtileOut)
815*61046927SAndroid Build Coastguard Worker {
816*61046927SAndroid Build Coastguard Worker    struct legacy_surf_level *surf_level;
817*61046927SAndroid Build Coastguard Worker    struct legacy_surf_dcc_level *dcc_level;
818*61046927SAndroid Build Coastguard Worker    ADDR_E_RETURNCODE ret;
819*61046927SAndroid Build Coastguard Worker 
820*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn->mipLevel = level;
821*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn->width = u_minify(config->info.width, level);
822*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn->height = u_minify(config->info.height, level);
823*61046927SAndroid Build Coastguard Worker 
824*61046927SAndroid Build Coastguard Worker    /* Make GFX6 linear surfaces compatible with all chips for multi-GPU interop. */
825*61046927SAndroid Build Coastguard Worker    if (config->info.levels == 1 && AddrSurfInfoIn->tileMode == ADDR_TM_LINEAR_ALIGNED &&
826*61046927SAndroid Build Coastguard Worker        AddrSurfInfoIn->bpp && util_is_power_of_two_or_zero(AddrSurfInfoIn->bpp)) {
827*61046927SAndroid Build Coastguard Worker       unsigned alignment = LINEAR_PITCH_ALIGNMENT / surf->bpe;
828*61046927SAndroid Build Coastguard Worker 
829*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn->width = align(AddrSurfInfoIn->width, alignment);
830*61046927SAndroid Build Coastguard Worker    }
831*61046927SAndroid Build Coastguard Worker 
832*61046927SAndroid Build Coastguard Worker    /* addrlib assumes the bytes/pixel is a divisor of 64, which is not
833*61046927SAndroid Build Coastguard Worker     * true for r32g32b32 formats. */
834*61046927SAndroid Build Coastguard Worker    if (AddrSurfInfoIn->bpp == 96) {
835*61046927SAndroid Build Coastguard Worker       assert(config->info.levels == 1);
836*61046927SAndroid Build Coastguard Worker       assert(AddrSurfInfoIn->tileMode == ADDR_TM_LINEAR_ALIGNED);
837*61046927SAndroid Build Coastguard Worker 
838*61046927SAndroid Build Coastguard Worker       /* The least common multiple of 64 bytes and 12 bytes/pixel is
839*61046927SAndroid Build Coastguard Worker        * 192 bytes, or 16 pixels. */
840*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn->width = align(AddrSurfInfoIn->width, 16);
841*61046927SAndroid Build Coastguard Worker    }
842*61046927SAndroid Build Coastguard Worker 
843*61046927SAndroid Build Coastguard Worker    if (config->is_3d)
844*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn->numSlices = u_minify(config->info.depth, level);
845*61046927SAndroid Build Coastguard Worker    else if (config->is_cube)
846*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn->numSlices = 6;
847*61046927SAndroid Build Coastguard Worker    else
848*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn->numSlices = config->info.array_size;
849*61046927SAndroid Build Coastguard Worker 
850*61046927SAndroid Build Coastguard Worker    if (level > 0) {
851*61046927SAndroid Build Coastguard Worker       /* Set the base level pitch. This is needed for calculation
852*61046927SAndroid Build Coastguard Worker        * of non-zero levels. */
853*61046927SAndroid Build Coastguard Worker       if (is_stencil)
854*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn->basePitch = surf->u.legacy.zs.stencil_level[0].nblk_x;
855*61046927SAndroid Build Coastguard Worker       else
856*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn->basePitch = surf->u.legacy.level[0].nblk_x;
857*61046927SAndroid Build Coastguard Worker 
858*61046927SAndroid Build Coastguard Worker       /* Convert blocks to pixels for compressed formats. */
859*61046927SAndroid Build Coastguard Worker       if (compressed)
860*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn->basePitch *= surf->blk_w;
861*61046927SAndroid Build Coastguard Worker    }
862*61046927SAndroid Build Coastguard Worker 
863*61046927SAndroid Build Coastguard Worker    ret = AddrComputeSurfaceInfo(addrlib, AddrSurfInfoIn, AddrSurfInfoOut);
864*61046927SAndroid Build Coastguard Worker    if (ret != ADDR_OK) {
865*61046927SAndroid Build Coastguard Worker       return ret;
866*61046927SAndroid Build Coastguard Worker    }
867*61046927SAndroid Build Coastguard Worker 
868*61046927SAndroid Build Coastguard Worker    surf_level = is_stencil ? &surf->u.legacy.zs.stencil_level[level] : &surf->u.legacy.level[level];
869*61046927SAndroid Build Coastguard Worker    dcc_level = &surf->u.legacy.color.dcc_level[level];
870*61046927SAndroid Build Coastguard Worker    surf_level->offset_256B = align64(surf->surf_size, AddrSurfInfoOut->baseAlign) / 256;
871*61046927SAndroid Build Coastguard Worker    surf_level->slice_size_dw = AddrSurfInfoOut->sliceSize / 4;
872*61046927SAndroid Build Coastguard Worker    surf_level->nblk_x = AddrSurfInfoOut->pitch;
873*61046927SAndroid Build Coastguard Worker    surf_level->nblk_y = AddrSurfInfoOut->height;
874*61046927SAndroid Build Coastguard Worker 
875*61046927SAndroid Build Coastguard Worker    switch (AddrSurfInfoOut->tileMode) {
876*61046927SAndroid Build Coastguard Worker    case ADDR_TM_LINEAR_ALIGNED:
877*61046927SAndroid Build Coastguard Worker       surf_level->mode = RADEON_SURF_MODE_LINEAR_ALIGNED;
878*61046927SAndroid Build Coastguard Worker       break;
879*61046927SAndroid Build Coastguard Worker    case ADDR_TM_1D_TILED_THIN1:
880*61046927SAndroid Build Coastguard Worker    case ADDR_TM_1D_TILED_THICK:
881*61046927SAndroid Build Coastguard Worker    case ADDR_TM_PRT_TILED_THIN1:
882*61046927SAndroid Build Coastguard Worker       surf_level->mode = RADEON_SURF_MODE_1D;
883*61046927SAndroid Build Coastguard Worker       break;
884*61046927SAndroid Build Coastguard Worker    default:
885*61046927SAndroid Build Coastguard Worker       surf_level->mode = RADEON_SURF_MODE_2D;
886*61046927SAndroid Build Coastguard Worker       break;
887*61046927SAndroid Build Coastguard Worker    }
888*61046927SAndroid Build Coastguard Worker 
889*61046927SAndroid Build Coastguard Worker    if (is_stencil)
890*61046927SAndroid Build Coastguard Worker       surf->u.legacy.zs.stencil_tiling_index[level] = AddrSurfInfoOut->tileIndex;
891*61046927SAndroid Build Coastguard Worker    else
892*61046927SAndroid Build Coastguard Worker       surf->u.legacy.tiling_index[level] = AddrSurfInfoOut->tileIndex;
893*61046927SAndroid Build Coastguard Worker 
894*61046927SAndroid Build Coastguard Worker    if (AddrSurfInfoIn->flags.prt) {
895*61046927SAndroid Build Coastguard Worker       if (level == 0) {
896*61046927SAndroid Build Coastguard Worker          surf->prt_tile_width = AddrSurfInfoOut->pitchAlign;
897*61046927SAndroid Build Coastguard Worker          surf->prt_tile_height = AddrSurfInfoOut->heightAlign;
898*61046927SAndroid Build Coastguard Worker          surf->prt_tile_depth = AddrSurfInfoOut->depthAlign;
899*61046927SAndroid Build Coastguard Worker       }
900*61046927SAndroid Build Coastguard Worker       if (surf_level->nblk_x >= surf->prt_tile_width &&
901*61046927SAndroid Build Coastguard Worker           surf_level->nblk_y >= surf->prt_tile_height) {
902*61046927SAndroid Build Coastguard Worker          /* +1 because the current level is not in the miptail */
903*61046927SAndroid Build Coastguard Worker          surf->first_mip_tail_level = level + 1;
904*61046927SAndroid Build Coastguard Worker       }
905*61046927SAndroid Build Coastguard Worker    }
906*61046927SAndroid Build Coastguard Worker 
907*61046927SAndroid Build Coastguard Worker    surf->surf_size = (uint64_t)surf_level->offset_256B * 256 + AddrSurfInfoOut->surfSize;
908*61046927SAndroid Build Coastguard Worker 
909*61046927SAndroid Build Coastguard Worker    /* Clear DCC fields at the beginning. */
910*61046927SAndroid Build Coastguard Worker    if (!AddrSurfInfoIn->flags.depth && !AddrSurfInfoIn->flags.stencil)
911*61046927SAndroid Build Coastguard Worker       dcc_level->dcc_offset = 0;
912*61046927SAndroid Build Coastguard Worker 
913*61046927SAndroid Build Coastguard Worker    /* The previous level's flag tells us if we can use DCC for this level. */
914*61046927SAndroid Build Coastguard Worker    if (AddrSurfInfoIn->flags.dccCompatible && (level == 0 || AddrDccOut->subLvlCompressible)) {
915*61046927SAndroid Build Coastguard Worker       bool prev_level_clearable = level == 0 || AddrDccOut->dccRamSizeAligned;
916*61046927SAndroid Build Coastguard Worker 
917*61046927SAndroid Build Coastguard Worker       AddrDccIn->colorSurfSize = AddrSurfInfoOut->surfSize;
918*61046927SAndroid Build Coastguard Worker       AddrDccIn->tileMode = AddrSurfInfoOut->tileMode;
919*61046927SAndroid Build Coastguard Worker       AddrDccIn->tileInfo = *AddrSurfInfoOut->pTileInfo;
920*61046927SAndroid Build Coastguard Worker       AddrDccIn->tileIndex = AddrSurfInfoOut->tileIndex;
921*61046927SAndroid Build Coastguard Worker       AddrDccIn->macroModeIndex = AddrSurfInfoOut->macroModeIndex;
922*61046927SAndroid Build Coastguard Worker 
923*61046927SAndroid Build Coastguard Worker       ret = AddrComputeDccInfo(addrlib, AddrDccIn, AddrDccOut);
924*61046927SAndroid Build Coastguard Worker 
925*61046927SAndroid Build Coastguard Worker       if (ret == ADDR_OK) {
926*61046927SAndroid Build Coastguard Worker          dcc_level->dcc_offset = surf->meta_size;
927*61046927SAndroid Build Coastguard Worker          surf->num_meta_levels = level + 1;
928*61046927SAndroid Build Coastguard Worker          surf->meta_size = dcc_level->dcc_offset + AddrDccOut->dccRamSize;
929*61046927SAndroid Build Coastguard Worker          surf->meta_alignment_log2 = MAX2(surf->meta_alignment_log2, util_logbase2(AddrDccOut->dccRamBaseAlign));
930*61046927SAndroid Build Coastguard Worker 
931*61046927SAndroid Build Coastguard Worker          /* If the DCC size of a subresource (1 mip level or 1 slice)
932*61046927SAndroid Build Coastguard Worker           * is not aligned, the DCC memory layout is not contiguous for
933*61046927SAndroid Build Coastguard Worker           * that subresource, which means we can't use fast clear.
934*61046927SAndroid Build Coastguard Worker           *
935*61046927SAndroid Build Coastguard Worker           * We only do fast clears for whole mipmap levels. If we did
936*61046927SAndroid Build Coastguard Worker           * per-slice fast clears, the same restriction would apply.
937*61046927SAndroid Build Coastguard Worker           * (i.e. only compute the slice size and see if it's aligned)
938*61046927SAndroid Build Coastguard Worker           *
939*61046927SAndroid Build Coastguard Worker           * The last level can be non-contiguous and still be clearable
940*61046927SAndroid Build Coastguard Worker           * if it's interleaved with the next level that doesn't exist.
941*61046927SAndroid Build Coastguard Worker           */
942*61046927SAndroid Build Coastguard Worker          if (AddrDccOut->dccRamSizeAligned ||
943*61046927SAndroid Build Coastguard Worker              (prev_level_clearable && level == config->info.levels - 1))
944*61046927SAndroid Build Coastguard Worker             dcc_level->dcc_fast_clear_size = AddrDccOut->dccFastClearSize;
945*61046927SAndroid Build Coastguard Worker          else
946*61046927SAndroid Build Coastguard Worker             dcc_level->dcc_fast_clear_size = 0;
947*61046927SAndroid Build Coastguard Worker 
948*61046927SAndroid Build Coastguard Worker          /* Compute the DCC slice size because addrlib doesn't
949*61046927SAndroid Build Coastguard Worker           * provide this info. As DCC memory is linear (each
950*61046927SAndroid Build Coastguard Worker           * slice is the same size) it's easy to compute.
951*61046927SAndroid Build Coastguard Worker           */
952*61046927SAndroid Build Coastguard Worker          surf->meta_slice_size = AddrDccOut->dccRamSize / config->info.array_size;
953*61046927SAndroid Build Coastguard Worker 
954*61046927SAndroid Build Coastguard Worker          /* For arrays, we have to compute the DCC info again
955*61046927SAndroid Build Coastguard Worker           * with one slice size to get a correct fast clear
956*61046927SAndroid Build Coastguard Worker           * size.
957*61046927SAndroid Build Coastguard Worker           */
958*61046927SAndroid Build Coastguard Worker          if (config->info.array_size > 1) {
959*61046927SAndroid Build Coastguard Worker             AddrDccIn->colorSurfSize = AddrSurfInfoOut->sliceSize;
960*61046927SAndroid Build Coastguard Worker             AddrDccIn->tileMode = AddrSurfInfoOut->tileMode;
961*61046927SAndroid Build Coastguard Worker             AddrDccIn->tileInfo = *AddrSurfInfoOut->pTileInfo;
962*61046927SAndroid Build Coastguard Worker             AddrDccIn->tileIndex = AddrSurfInfoOut->tileIndex;
963*61046927SAndroid Build Coastguard Worker             AddrDccIn->macroModeIndex = AddrSurfInfoOut->macroModeIndex;
964*61046927SAndroid Build Coastguard Worker 
965*61046927SAndroid Build Coastguard Worker             ret = AddrComputeDccInfo(addrlib, AddrDccIn, AddrDccOut);
966*61046927SAndroid Build Coastguard Worker             if (ret == ADDR_OK) {
967*61046927SAndroid Build Coastguard Worker                /* If the DCC memory isn't properly
968*61046927SAndroid Build Coastguard Worker                 * aligned, the data are interleaved
969*61046927SAndroid Build Coastguard Worker                 * across slices.
970*61046927SAndroid Build Coastguard Worker                 */
971*61046927SAndroid Build Coastguard Worker                if (AddrDccOut->dccRamSizeAligned)
972*61046927SAndroid Build Coastguard Worker                   dcc_level->dcc_slice_fast_clear_size = AddrDccOut->dccFastClearSize;
973*61046927SAndroid Build Coastguard Worker                else
974*61046927SAndroid Build Coastguard Worker                   dcc_level->dcc_slice_fast_clear_size = 0;
975*61046927SAndroid Build Coastguard Worker             }
976*61046927SAndroid Build Coastguard Worker 
977*61046927SAndroid Build Coastguard Worker             if (surf->flags & RADEON_SURF_CONTIGUOUS_DCC_LAYERS &&
978*61046927SAndroid Build Coastguard Worker                 surf->meta_slice_size != dcc_level->dcc_slice_fast_clear_size) {
979*61046927SAndroid Build Coastguard Worker                surf->meta_size = 0;
980*61046927SAndroid Build Coastguard Worker                surf->num_meta_levels = 0;
981*61046927SAndroid Build Coastguard Worker                AddrDccOut->subLvlCompressible = false;
982*61046927SAndroid Build Coastguard Worker             }
983*61046927SAndroid Build Coastguard Worker          } else {
984*61046927SAndroid Build Coastguard Worker             dcc_level->dcc_slice_fast_clear_size = dcc_level->dcc_fast_clear_size;
985*61046927SAndroid Build Coastguard Worker          }
986*61046927SAndroid Build Coastguard Worker       }
987*61046927SAndroid Build Coastguard Worker    }
988*61046927SAndroid Build Coastguard Worker 
989*61046927SAndroid Build Coastguard Worker    /* HTILE. */
990*61046927SAndroid Build Coastguard Worker    if (!is_stencil && AddrSurfInfoIn->flags.depth && surf_level->mode == RADEON_SURF_MODE_2D &&
991*61046927SAndroid Build Coastguard Worker        level == 0 && !(surf->flags & RADEON_SURF_NO_HTILE)) {
992*61046927SAndroid Build Coastguard Worker       AddrHtileIn->flags.tcCompatible = AddrSurfInfoOut->tcCompatible;
993*61046927SAndroid Build Coastguard Worker       AddrHtileIn->pitch = AddrSurfInfoOut->pitch;
994*61046927SAndroid Build Coastguard Worker       AddrHtileIn->height = AddrSurfInfoOut->height;
995*61046927SAndroid Build Coastguard Worker       AddrHtileIn->numSlices = AddrSurfInfoOut->depth;
996*61046927SAndroid Build Coastguard Worker       AddrHtileIn->blockWidth = ADDR_HTILE_BLOCKSIZE_8;
997*61046927SAndroid Build Coastguard Worker       AddrHtileIn->blockHeight = ADDR_HTILE_BLOCKSIZE_8;
998*61046927SAndroid Build Coastguard Worker       AddrHtileIn->pTileInfo = AddrSurfInfoOut->pTileInfo;
999*61046927SAndroid Build Coastguard Worker       AddrHtileIn->tileIndex = AddrSurfInfoOut->tileIndex;
1000*61046927SAndroid Build Coastguard Worker       AddrHtileIn->macroModeIndex = AddrSurfInfoOut->macroModeIndex;
1001*61046927SAndroid Build Coastguard Worker 
1002*61046927SAndroid Build Coastguard Worker       ret = AddrComputeHtileInfo(addrlib, AddrHtileIn, AddrHtileOut);
1003*61046927SAndroid Build Coastguard Worker 
1004*61046927SAndroid Build Coastguard Worker       if (ret == ADDR_OK) {
1005*61046927SAndroid Build Coastguard Worker          surf->meta_size = AddrHtileOut->htileBytes;
1006*61046927SAndroid Build Coastguard Worker          surf->meta_slice_size = AddrHtileOut->sliceSize;
1007*61046927SAndroid Build Coastguard Worker          surf->meta_alignment_log2 = util_logbase2(AddrHtileOut->baseAlign);
1008*61046927SAndroid Build Coastguard Worker          surf->meta_pitch = AddrHtileOut->pitch;
1009*61046927SAndroid Build Coastguard Worker          surf->num_meta_levels = level + 1;
1010*61046927SAndroid Build Coastguard Worker       }
1011*61046927SAndroid Build Coastguard Worker    }
1012*61046927SAndroid Build Coastguard Worker 
1013*61046927SAndroid Build Coastguard Worker    return 0;
1014*61046927SAndroid Build Coastguard Worker }
1015*61046927SAndroid Build Coastguard Worker 
gfx6_set_micro_tile_mode(struct radeon_surf * surf,const struct radeon_info * info)1016*61046927SAndroid Build Coastguard Worker static void gfx6_set_micro_tile_mode(struct radeon_surf *surf, const struct radeon_info *info)
1017*61046927SAndroid Build Coastguard Worker {
1018*61046927SAndroid Build Coastguard Worker    uint32_t tile_mode = info->si_tile_mode_array[surf->u.legacy.tiling_index[0]];
1019*61046927SAndroid Build Coastguard Worker 
1020*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX7)
1021*61046927SAndroid Build Coastguard Worker       surf->micro_tile_mode = G_009910_MICRO_TILE_MODE_NEW(tile_mode);
1022*61046927SAndroid Build Coastguard Worker    else
1023*61046927SAndroid Build Coastguard Worker       surf->micro_tile_mode = G_009910_MICRO_TILE_MODE(tile_mode);
1024*61046927SAndroid Build Coastguard Worker }
1025*61046927SAndroid Build Coastguard Worker 
cik_get_macro_tile_index(struct radeon_surf * surf)1026*61046927SAndroid Build Coastguard Worker static unsigned cik_get_macro_tile_index(struct radeon_surf *surf)
1027*61046927SAndroid Build Coastguard Worker {
1028*61046927SAndroid Build Coastguard Worker    unsigned index, tileb;
1029*61046927SAndroid Build Coastguard Worker 
1030*61046927SAndroid Build Coastguard Worker    tileb = 8 * 8 * surf->bpe;
1031*61046927SAndroid Build Coastguard Worker    tileb = MIN2(surf->u.legacy.tile_split, tileb);
1032*61046927SAndroid Build Coastguard Worker 
1033*61046927SAndroid Build Coastguard Worker    for (index = 0; tileb > 64; index++)
1034*61046927SAndroid Build Coastguard Worker       tileb >>= 1;
1035*61046927SAndroid Build Coastguard Worker 
1036*61046927SAndroid Build Coastguard Worker    assert(index < 16);
1037*61046927SAndroid Build Coastguard Worker    return index;
1038*61046927SAndroid Build Coastguard Worker }
1039*61046927SAndroid Build Coastguard Worker 
get_display_flag(const struct ac_surf_config * config,const struct radeon_surf * surf)1040*61046927SAndroid Build Coastguard Worker static bool get_display_flag(const struct ac_surf_config *config, const struct radeon_surf *surf)
1041*61046927SAndroid Build Coastguard Worker {
1042*61046927SAndroid Build Coastguard Worker    unsigned num_channels = config->info.num_channels;
1043*61046927SAndroid Build Coastguard Worker    unsigned bpe = surf->bpe;
1044*61046927SAndroid Build Coastguard Worker 
1045*61046927SAndroid Build Coastguard Worker    /* With modifiers the kernel is in charge of whether it is displayable.
1046*61046927SAndroid Build Coastguard Worker     * We need to ensure at least 32 pixels pitch alignment, but this is
1047*61046927SAndroid Build Coastguard Worker     * always the case when the blocksize >= 4K.
1048*61046927SAndroid Build Coastguard Worker     */
1049*61046927SAndroid Build Coastguard Worker    if (surf->modifier != DRM_FORMAT_MOD_INVALID)
1050*61046927SAndroid Build Coastguard Worker       return false;
1051*61046927SAndroid Build Coastguard Worker 
1052*61046927SAndroid Build Coastguard Worker    if (!config->is_1d && !config->is_3d && !config->is_cube &&
1053*61046927SAndroid Build Coastguard Worker        !(surf->flags & RADEON_SURF_Z_OR_SBUFFER) &&
1054*61046927SAndroid Build Coastguard Worker        surf->flags & RADEON_SURF_SCANOUT && config->info.samples <= 1 && surf->blk_w <= 2 &&
1055*61046927SAndroid Build Coastguard Worker        surf->blk_h == 1) {
1056*61046927SAndroid Build Coastguard Worker       /* subsampled */
1057*61046927SAndroid Build Coastguard Worker       if (surf->blk_w == 2 && surf->blk_h == 1)
1058*61046927SAndroid Build Coastguard Worker          return true;
1059*61046927SAndroid Build Coastguard Worker 
1060*61046927SAndroid Build Coastguard Worker       if (/* RGBA8 or RGBA16F */
1061*61046927SAndroid Build Coastguard Worker           (bpe >= 4 && bpe <= 8 && num_channels == 4) ||
1062*61046927SAndroid Build Coastguard Worker           /* R5G6B5 or R5G5B5A1 */
1063*61046927SAndroid Build Coastguard Worker           (bpe == 2 && num_channels >= 3) ||
1064*61046927SAndroid Build Coastguard Worker           /* C8 palette */
1065*61046927SAndroid Build Coastguard Worker           (bpe == 1 && num_channels == 1))
1066*61046927SAndroid Build Coastguard Worker          return true;
1067*61046927SAndroid Build Coastguard Worker    }
1068*61046927SAndroid Build Coastguard Worker    return false;
1069*61046927SAndroid Build Coastguard Worker }
1070*61046927SAndroid Build Coastguard Worker 
1071*61046927SAndroid Build Coastguard Worker /**
1072*61046927SAndroid Build Coastguard Worker  * This must be called after the first level is computed.
1073*61046927SAndroid Build Coastguard Worker  *
1074*61046927SAndroid Build Coastguard Worker  * Copy surface-global settings like pipe/bank config from level 0 surface
1075*61046927SAndroid Build Coastguard Worker  * computation, and compute tile swizzle.
1076*61046927SAndroid Build Coastguard Worker  */
gfx6_surface_settings(ADDR_HANDLE addrlib,const struct radeon_info * info,const struct ac_surf_config * config,ADDR_COMPUTE_SURFACE_INFO_OUTPUT * csio,struct radeon_surf * surf)1077*61046927SAndroid Build Coastguard Worker static int gfx6_surface_settings(ADDR_HANDLE addrlib, const struct radeon_info *info,
1078*61046927SAndroid Build Coastguard Worker                                  const struct ac_surf_config *config,
1079*61046927SAndroid Build Coastguard Worker                                  ADDR_COMPUTE_SURFACE_INFO_OUTPUT *csio, struct radeon_surf *surf)
1080*61046927SAndroid Build Coastguard Worker {
1081*61046927SAndroid Build Coastguard Worker    surf->surf_alignment_log2 = util_logbase2(csio->baseAlign);
1082*61046927SAndroid Build Coastguard Worker    surf->u.legacy.pipe_config = csio->pTileInfo->pipeConfig - 1;
1083*61046927SAndroid Build Coastguard Worker    gfx6_set_micro_tile_mode(surf, info);
1084*61046927SAndroid Build Coastguard Worker 
1085*61046927SAndroid Build Coastguard Worker    /* For 2D modes only. */
1086*61046927SAndroid Build Coastguard Worker    if (csio->tileMode >= ADDR_TM_2D_TILED_THIN1) {
1087*61046927SAndroid Build Coastguard Worker       surf->u.legacy.bankw = csio->pTileInfo->bankWidth;
1088*61046927SAndroid Build Coastguard Worker       surf->u.legacy.bankh = csio->pTileInfo->bankHeight;
1089*61046927SAndroid Build Coastguard Worker       surf->u.legacy.mtilea = csio->pTileInfo->macroAspectRatio;
1090*61046927SAndroid Build Coastguard Worker       surf->u.legacy.tile_split = csio->pTileInfo->tileSplitBytes;
1091*61046927SAndroid Build Coastguard Worker       surf->u.legacy.num_banks = csio->pTileInfo->banks;
1092*61046927SAndroid Build Coastguard Worker       surf->u.legacy.macro_tile_index = csio->macroModeIndex;
1093*61046927SAndroid Build Coastguard Worker    } else {
1094*61046927SAndroid Build Coastguard Worker       surf->u.legacy.macro_tile_index = 0;
1095*61046927SAndroid Build Coastguard Worker    }
1096*61046927SAndroid Build Coastguard Worker 
1097*61046927SAndroid Build Coastguard Worker    /* Compute tile swizzle. */
1098*61046927SAndroid Build Coastguard Worker    /* TODO: fix tile swizzle with mipmapping for GFX6 */
1099*61046927SAndroid Build Coastguard Worker    if ((info->gfx_level >= GFX7 || config->info.levels == 1) && config->info.surf_index &&
1100*61046927SAndroid Build Coastguard Worker        surf->u.legacy.level[0].mode == RADEON_SURF_MODE_2D &&
1101*61046927SAndroid Build Coastguard Worker        !(surf->flags & (RADEON_SURF_Z_OR_SBUFFER | RADEON_SURF_SHAREABLE)) &&
1102*61046927SAndroid Build Coastguard Worker        !get_display_flag(config, surf)) {
1103*61046927SAndroid Build Coastguard Worker       ADDR_COMPUTE_BASE_SWIZZLE_INPUT AddrBaseSwizzleIn = {0};
1104*61046927SAndroid Build Coastguard Worker       ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT AddrBaseSwizzleOut = {0};
1105*61046927SAndroid Build Coastguard Worker 
1106*61046927SAndroid Build Coastguard Worker       AddrBaseSwizzleIn.size = sizeof(ADDR_COMPUTE_BASE_SWIZZLE_INPUT);
1107*61046927SAndroid Build Coastguard Worker       AddrBaseSwizzleOut.size = sizeof(ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT);
1108*61046927SAndroid Build Coastguard Worker 
1109*61046927SAndroid Build Coastguard Worker       AddrBaseSwizzleIn.surfIndex = p_atomic_inc_return(config->info.surf_index) - 1;
1110*61046927SAndroid Build Coastguard Worker       AddrBaseSwizzleIn.tileIndex = csio->tileIndex;
1111*61046927SAndroid Build Coastguard Worker       AddrBaseSwizzleIn.macroModeIndex = csio->macroModeIndex;
1112*61046927SAndroid Build Coastguard Worker       AddrBaseSwizzleIn.pTileInfo = csio->pTileInfo;
1113*61046927SAndroid Build Coastguard Worker       AddrBaseSwizzleIn.tileMode = csio->tileMode;
1114*61046927SAndroid Build Coastguard Worker 
1115*61046927SAndroid Build Coastguard Worker       int r = AddrComputeBaseSwizzle(addrlib, &AddrBaseSwizzleIn, &AddrBaseSwizzleOut);
1116*61046927SAndroid Build Coastguard Worker       if (r != ADDR_OK)
1117*61046927SAndroid Build Coastguard Worker          return r;
1118*61046927SAndroid Build Coastguard Worker 
1119*61046927SAndroid Build Coastguard Worker       assert(AddrBaseSwizzleOut.tileSwizzle <=
1120*61046927SAndroid Build Coastguard Worker              u_bit_consecutive(0, sizeof(surf->tile_swizzle) * 8));
1121*61046927SAndroid Build Coastguard Worker       surf->tile_swizzle = AddrBaseSwizzleOut.tileSwizzle;
1122*61046927SAndroid Build Coastguard Worker    }
1123*61046927SAndroid Build Coastguard Worker    return 0;
1124*61046927SAndroid Build Coastguard Worker }
1125*61046927SAndroid Build Coastguard Worker 
ac_compute_cmask(const struct radeon_info * info,const struct ac_surf_config * config,struct radeon_surf * surf)1126*61046927SAndroid Build Coastguard Worker static void ac_compute_cmask(const struct radeon_info *info, const struct ac_surf_config *config,
1127*61046927SAndroid Build Coastguard Worker                              struct radeon_surf *surf)
1128*61046927SAndroid Build Coastguard Worker {
1129*61046927SAndroid Build Coastguard Worker    unsigned pipe_interleave_bytes = info->pipe_interleave_bytes;
1130*61046927SAndroid Build Coastguard Worker    unsigned num_pipes = info->num_tile_pipes;
1131*61046927SAndroid Build Coastguard Worker    unsigned cl_width, cl_height;
1132*61046927SAndroid Build Coastguard Worker 
1133*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_Z_OR_SBUFFER || surf->is_linear ||
1134*61046927SAndroid Build Coastguard Worker        (config->info.samples >= 2 && !surf->fmask_size))
1135*61046927SAndroid Build Coastguard Worker       return;
1136*61046927SAndroid Build Coastguard Worker 
1137*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level <= GFX8);
1138*61046927SAndroid Build Coastguard Worker 
1139*61046927SAndroid Build Coastguard Worker    switch (num_pipes) {
1140*61046927SAndroid Build Coastguard Worker    case 2:
1141*61046927SAndroid Build Coastguard Worker       cl_width = 32;
1142*61046927SAndroid Build Coastguard Worker       cl_height = 16;
1143*61046927SAndroid Build Coastguard Worker       break;
1144*61046927SAndroid Build Coastguard Worker    case 4:
1145*61046927SAndroid Build Coastguard Worker       cl_width = 32;
1146*61046927SAndroid Build Coastguard Worker       cl_height = 32;
1147*61046927SAndroid Build Coastguard Worker       break;
1148*61046927SAndroid Build Coastguard Worker    case 8:
1149*61046927SAndroid Build Coastguard Worker       cl_width = 64;
1150*61046927SAndroid Build Coastguard Worker       cl_height = 32;
1151*61046927SAndroid Build Coastguard Worker       break;
1152*61046927SAndroid Build Coastguard Worker    case 16: /* Hawaii */
1153*61046927SAndroid Build Coastguard Worker       cl_width = 64;
1154*61046927SAndroid Build Coastguard Worker       cl_height = 64;
1155*61046927SAndroid Build Coastguard Worker       break;
1156*61046927SAndroid Build Coastguard Worker    default:
1157*61046927SAndroid Build Coastguard Worker       assert(0);
1158*61046927SAndroid Build Coastguard Worker       return;
1159*61046927SAndroid Build Coastguard Worker    }
1160*61046927SAndroid Build Coastguard Worker 
1161*61046927SAndroid Build Coastguard Worker    unsigned base_align = num_pipes * pipe_interleave_bytes;
1162*61046927SAndroid Build Coastguard Worker 
1163*61046927SAndroid Build Coastguard Worker    unsigned width = align(surf->u.legacy.level[0].nblk_x, cl_width * 8);
1164*61046927SAndroid Build Coastguard Worker    unsigned height = align(surf->u.legacy.level[0].nblk_y, cl_height * 8);
1165*61046927SAndroid Build Coastguard Worker    unsigned slice_elements = (width * height) / (8 * 8);
1166*61046927SAndroid Build Coastguard Worker 
1167*61046927SAndroid Build Coastguard Worker    /* Each element of CMASK is a nibble. */
1168*61046927SAndroid Build Coastguard Worker    unsigned slice_bytes = slice_elements / 2;
1169*61046927SAndroid Build Coastguard Worker 
1170*61046927SAndroid Build Coastguard Worker    surf->u.legacy.color.cmask_slice_tile_max = (width * height) / (128 * 128);
1171*61046927SAndroid Build Coastguard Worker    if (surf->u.legacy.color.cmask_slice_tile_max)
1172*61046927SAndroid Build Coastguard Worker       surf->u.legacy.color.cmask_slice_tile_max -= 1;
1173*61046927SAndroid Build Coastguard Worker 
1174*61046927SAndroid Build Coastguard Worker    unsigned num_layers;
1175*61046927SAndroid Build Coastguard Worker    if (config->is_3d)
1176*61046927SAndroid Build Coastguard Worker       num_layers = config->info.depth;
1177*61046927SAndroid Build Coastguard Worker    else if (config->is_cube)
1178*61046927SAndroid Build Coastguard Worker       num_layers = 6;
1179*61046927SAndroid Build Coastguard Worker    else
1180*61046927SAndroid Build Coastguard Worker       num_layers = config->info.array_size;
1181*61046927SAndroid Build Coastguard Worker 
1182*61046927SAndroid Build Coastguard Worker    surf->cmask_alignment_log2 = util_logbase2(MAX2(256, base_align));
1183*61046927SAndroid Build Coastguard Worker    surf->cmask_slice_size = align(slice_bytes, base_align);
1184*61046927SAndroid Build Coastguard Worker    surf->cmask_size = surf->cmask_slice_size * num_layers;
1185*61046927SAndroid Build Coastguard Worker }
1186*61046927SAndroid Build Coastguard Worker 
1187*61046927SAndroid Build Coastguard Worker /**
1188*61046927SAndroid Build Coastguard Worker  * Fill in the tiling information in \p surf based on the given surface config.
1189*61046927SAndroid Build Coastguard Worker  *
1190*61046927SAndroid Build Coastguard Worker  * The following fields of \p surf must be initialized by the caller:
1191*61046927SAndroid Build Coastguard Worker  * blk_w, blk_h, bpe, flags.
1192*61046927SAndroid Build Coastguard Worker  */
gfx6_compute_surface(ADDR_HANDLE addrlib,const struct radeon_info * info,const struct ac_surf_config * config,enum radeon_surf_mode mode,struct radeon_surf * surf)1193*61046927SAndroid Build Coastguard Worker static int gfx6_compute_surface(ADDR_HANDLE addrlib, const struct radeon_info *info,
1194*61046927SAndroid Build Coastguard Worker                                 const struct ac_surf_config *config, enum radeon_surf_mode mode,
1195*61046927SAndroid Build Coastguard Worker                                 struct radeon_surf *surf)
1196*61046927SAndroid Build Coastguard Worker {
1197*61046927SAndroid Build Coastguard Worker    unsigned level;
1198*61046927SAndroid Build Coastguard Worker    bool compressed;
1199*61046927SAndroid Build Coastguard Worker    ADDR_COMPUTE_SURFACE_INFO_INPUT AddrSurfInfoIn = {0};
1200*61046927SAndroid Build Coastguard Worker    ADDR_COMPUTE_SURFACE_INFO_OUTPUT AddrSurfInfoOut = {0};
1201*61046927SAndroid Build Coastguard Worker    ADDR_COMPUTE_DCCINFO_INPUT AddrDccIn = {0};
1202*61046927SAndroid Build Coastguard Worker    ADDR_COMPUTE_DCCINFO_OUTPUT AddrDccOut = {0};
1203*61046927SAndroid Build Coastguard Worker    ADDR_COMPUTE_HTILE_INFO_INPUT AddrHtileIn = {0};
1204*61046927SAndroid Build Coastguard Worker    ADDR_COMPUTE_HTILE_INFO_OUTPUT AddrHtileOut = {0};
1205*61046927SAndroid Build Coastguard Worker    ADDR_TILEINFO AddrTileInfoIn = {0};
1206*61046927SAndroid Build Coastguard Worker    ADDR_TILEINFO AddrTileInfoOut = {0};
1207*61046927SAndroid Build Coastguard Worker    int r;
1208*61046927SAndroid Build Coastguard Worker 
1209*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.size = sizeof(ADDR_COMPUTE_SURFACE_INFO_INPUT);
1210*61046927SAndroid Build Coastguard Worker    AddrSurfInfoOut.size = sizeof(ADDR_COMPUTE_SURFACE_INFO_OUTPUT);
1211*61046927SAndroid Build Coastguard Worker    AddrDccIn.size = sizeof(ADDR_COMPUTE_DCCINFO_INPUT);
1212*61046927SAndroid Build Coastguard Worker    AddrDccOut.size = sizeof(ADDR_COMPUTE_DCCINFO_OUTPUT);
1213*61046927SAndroid Build Coastguard Worker    AddrHtileIn.size = sizeof(ADDR_COMPUTE_HTILE_INFO_INPUT);
1214*61046927SAndroid Build Coastguard Worker    AddrHtileOut.size = sizeof(ADDR_COMPUTE_HTILE_INFO_OUTPUT);
1215*61046927SAndroid Build Coastguard Worker    AddrSurfInfoOut.pTileInfo = &AddrTileInfoOut;
1216*61046927SAndroid Build Coastguard Worker 
1217*61046927SAndroid Build Coastguard Worker    compressed = surf->blk_w == 4 && surf->blk_h == 4;
1218*61046927SAndroid Build Coastguard Worker 
1219*61046927SAndroid Build Coastguard Worker    /* MSAA requires 2D tiling. */
1220*61046927SAndroid Build Coastguard Worker    if (config->info.samples > 1)
1221*61046927SAndroid Build Coastguard Worker       mode = RADEON_SURF_MODE_2D;
1222*61046927SAndroid Build Coastguard Worker 
1223*61046927SAndroid Build Coastguard Worker    /* DB doesn't support linear layouts. */
1224*61046927SAndroid Build Coastguard Worker    if (surf->flags & (RADEON_SURF_Z_OR_SBUFFER) && mode < RADEON_SURF_MODE_1D)
1225*61046927SAndroid Build Coastguard Worker       mode = RADEON_SURF_MODE_1D;
1226*61046927SAndroid Build Coastguard Worker 
1227*61046927SAndroid Build Coastguard Worker    /* Set the requested tiling mode. */
1228*61046927SAndroid Build Coastguard Worker    switch (mode) {
1229*61046927SAndroid Build Coastguard Worker    case RADEON_SURF_MODE_LINEAR_ALIGNED:
1230*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.tileMode = ADDR_TM_LINEAR_ALIGNED;
1231*61046927SAndroid Build Coastguard Worker       break;
1232*61046927SAndroid Build Coastguard Worker    case RADEON_SURF_MODE_1D:
1233*61046927SAndroid Build Coastguard Worker       if (surf->flags & RADEON_SURF_PRT)
1234*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.tileMode = ADDR_TM_PRT_TILED_THIN1;
1235*61046927SAndroid Build Coastguard Worker       else if (config->is_3d)
1236*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.tileMode = ADDR_TM_1D_TILED_THICK;
1237*61046927SAndroid Build Coastguard Worker       else
1238*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.tileMode = ADDR_TM_1D_TILED_THIN1;
1239*61046927SAndroid Build Coastguard Worker       break;
1240*61046927SAndroid Build Coastguard Worker    case RADEON_SURF_MODE_2D:
1241*61046927SAndroid Build Coastguard Worker       if (surf->flags & RADEON_SURF_PRT) {
1242*61046927SAndroid Build Coastguard Worker          if (config->is_3d && surf->bpe < 8) {
1243*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.tileMode = ADDR_TM_PRT_2D_TILED_THICK;
1244*61046927SAndroid Build Coastguard Worker          } else {
1245*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.tileMode = ADDR_TM_PRT_2D_TILED_THIN1;
1246*61046927SAndroid Build Coastguard Worker          }
1247*61046927SAndroid Build Coastguard Worker       } else {
1248*61046927SAndroid Build Coastguard Worker          if (config->is_3d) {
1249*61046927SAndroid Build Coastguard Worker             /* GFX6 doesn't have 3D_TILED_XTHICK. */
1250*61046927SAndroid Build Coastguard Worker             if (info->gfx_level >= GFX7)
1251*61046927SAndroid Build Coastguard Worker                AddrSurfInfoIn.tileMode = ADDR_TM_3D_TILED_XTHICK;
1252*61046927SAndroid Build Coastguard Worker             else
1253*61046927SAndroid Build Coastguard Worker                AddrSurfInfoIn.tileMode = ADDR_TM_2D_TILED_XTHICK;
1254*61046927SAndroid Build Coastguard Worker          } else {
1255*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.tileMode = ADDR_TM_2D_TILED_THIN1;
1256*61046927SAndroid Build Coastguard Worker          }
1257*61046927SAndroid Build Coastguard Worker       }
1258*61046927SAndroid Build Coastguard Worker       break;
1259*61046927SAndroid Build Coastguard Worker    default:
1260*61046927SAndroid Build Coastguard Worker       assert(0);
1261*61046927SAndroid Build Coastguard Worker    }
1262*61046927SAndroid Build Coastguard Worker 
1263*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.format = bpe_to_format(surf);
1264*61046927SAndroid Build Coastguard Worker    if (!compressed)
1265*61046927SAndroid Build Coastguard Worker       AddrDccIn.bpp = AddrSurfInfoIn.bpp = surf->bpe * 8;
1266*61046927SAndroid Build Coastguard Worker 
1267*61046927SAndroid Build Coastguard Worker    /* Setting ADDR_FMT_32_32_32 breaks gfx6-8, while INVALID works. */
1268*61046927SAndroid Build Coastguard Worker    if (AddrSurfInfoIn.format == ADDR_FMT_32_32_32)
1269*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.format = ADDR_FMT_INVALID;
1270*61046927SAndroid Build Coastguard Worker 
1271*61046927SAndroid Build Coastguard Worker    AddrDccIn.numSamples = AddrSurfInfoIn.numSamples = MAX2(1, config->info.samples);
1272*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.tileIndex = -1;
1273*61046927SAndroid Build Coastguard Worker 
1274*61046927SAndroid Build Coastguard Worker    if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER)) {
1275*61046927SAndroid Build Coastguard Worker       AddrDccIn.numSamples = AddrSurfInfoIn.numFrags = MAX2(1, config->info.storage_samples);
1276*61046927SAndroid Build Coastguard Worker    }
1277*61046927SAndroid Build Coastguard Worker 
1278*61046927SAndroid Build Coastguard Worker    /* Set the micro tile type. */
1279*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_SCANOUT)
1280*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.tileType = ADDR_DISPLAYABLE;
1281*61046927SAndroid Build Coastguard Worker    else if (surf->flags & RADEON_SURF_Z_OR_SBUFFER)
1282*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.tileType = ADDR_DEPTH_SAMPLE_ORDER;
1283*61046927SAndroid Build Coastguard Worker    else
1284*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.tileType = ADDR_NON_DISPLAYABLE;
1285*61046927SAndroid Build Coastguard Worker 
1286*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.color = !(surf->flags & RADEON_SURF_Z_OR_SBUFFER);
1287*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.depth = (surf->flags & RADEON_SURF_ZBUFFER) != 0;
1288*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.cube = config->is_cube;
1289*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.display = get_display_flag(config, surf);
1290*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.pow2Pad = config->info.levels > 1;
1291*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.tcCompatible = (surf->flags & RADEON_SURF_TC_COMPATIBLE_HTILE) != 0;
1292*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.prt = (surf->flags & RADEON_SURF_PRT) != 0;
1293*61046927SAndroid Build Coastguard Worker 
1294*61046927SAndroid Build Coastguard Worker    /* Only degrade the tile mode for space if TC-compatible HTILE hasn't been
1295*61046927SAndroid Build Coastguard Worker     * requested, because TC-compatible HTILE requires 2D tiling.
1296*61046927SAndroid Build Coastguard Worker     */
1297*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.opt4Space = !AddrSurfInfoIn.flags.tcCompatible && !config->is_3d &&
1298*61046927SAndroid Build Coastguard Worker                                     !AddrSurfInfoIn.flags.fmask && config->info.samples <= 1 &&
1299*61046927SAndroid Build Coastguard Worker                                     !(surf->flags & RADEON_SURF_FORCE_SWIZZLE_MODE);
1300*61046927SAndroid Build Coastguard Worker 
1301*61046927SAndroid Build Coastguard Worker    /* DCC notes:
1302*61046927SAndroid Build Coastguard Worker     * - If we add MSAA support, keep in mind that CB can't decompress 8bpp
1303*61046927SAndroid Build Coastguard Worker     *   with samples >= 4.
1304*61046927SAndroid Build Coastguard Worker     * - Mipmapped array textures have low performance (discovered by a closed
1305*61046927SAndroid Build Coastguard Worker     *   driver team).
1306*61046927SAndroid Build Coastguard Worker     */
1307*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.dccCompatible =
1308*61046927SAndroid Build Coastguard Worker       info->gfx_level >= GFX8 && info->has_graphics && /* disable DCC on compute-only chips */
1309*61046927SAndroid Build Coastguard Worker       !(surf->flags & RADEON_SURF_Z_OR_SBUFFER) && !(surf->flags & RADEON_SURF_DISABLE_DCC) &&
1310*61046927SAndroid Build Coastguard Worker       !compressed &&
1311*61046927SAndroid Build Coastguard Worker       ((config->info.array_size == 1 && config->info.depth == 1) || config->info.levels == 1);
1312*61046927SAndroid Build Coastguard Worker 
1313*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.noStencil =
1314*61046927SAndroid Build Coastguard Worker       !(surf->flags & RADEON_SURF_SBUFFER) || (surf->flags & RADEON_SURF_NO_RENDER_TARGET);
1315*61046927SAndroid Build Coastguard Worker 
1316*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.compressZ = !!(surf->flags & RADEON_SURF_Z_OR_SBUFFER);
1317*61046927SAndroid Build Coastguard Worker 
1318*61046927SAndroid Build Coastguard Worker    /* On GFX7-GFX8, the DB uses the same pitch and tile mode (except tilesplit)
1319*61046927SAndroid Build Coastguard Worker     * for Z and stencil. This can cause a number of problems which we work
1320*61046927SAndroid Build Coastguard Worker     * around here:
1321*61046927SAndroid Build Coastguard Worker     *
1322*61046927SAndroid Build Coastguard Worker     * - a depth part that is incompatible with mipmapped texturing
1323*61046927SAndroid Build Coastguard Worker     * - at least on Stoney, entirely incompatible Z/S aspects (e.g.
1324*61046927SAndroid Build Coastguard Worker     *   incorrect tiling applied to the stencil part, stencil buffer
1325*61046927SAndroid Build Coastguard Worker     *   memory accesses that go out of bounds) even without mipmapping
1326*61046927SAndroid Build Coastguard Worker     *
1327*61046927SAndroid Build Coastguard Worker     * Some piglit tests that are prone to different types of related
1328*61046927SAndroid Build Coastguard Worker     * failures:
1329*61046927SAndroid Build Coastguard Worker     *  ./bin/ext_framebuffer_multisample-upsample 2 stencil
1330*61046927SAndroid Build Coastguard Worker     *  ./bin/framebuffer-blit-levels {draw,read} stencil
1331*61046927SAndroid Build Coastguard Worker     *  ./bin/ext_framebuffer_multisample-unaligned-blit N {depth,stencil} {msaa,upsample,downsample}
1332*61046927SAndroid Build Coastguard Worker     *  ./bin/fbo-depth-array fs-writes-{depth,stencil} / {depth,stencil}-{clear,layered-clear,draw}
1333*61046927SAndroid Build Coastguard Worker     *  ./bin/depthstencil-render-miplevels 1024 d=s=z24_s8
1334*61046927SAndroid Build Coastguard Worker     */
1335*61046927SAndroid Build Coastguard Worker    int stencil_tile_idx = -1;
1336*61046927SAndroid Build Coastguard Worker 
1337*61046927SAndroid Build Coastguard Worker    if (AddrSurfInfoIn.flags.depth && !AddrSurfInfoIn.flags.noStencil &&
1338*61046927SAndroid Build Coastguard Worker        (config->info.levels > 1 || info->family == CHIP_STONEY)) {
1339*61046927SAndroid Build Coastguard Worker       /* Compute stencilTileIdx that is compatible with the (depth)
1340*61046927SAndroid Build Coastguard Worker        * tileIdx. This degrades the depth surface if necessary to
1341*61046927SAndroid Build Coastguard Worker        * ensure that a matching stencilTileIdx exists. */
1342*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.flags.matchStencilTileCfg = 1;
1343*61046927SAndroid Build Coastguard Worker 
1344*61046927SAndroid Build Coastguard Worker       /* Keep the depth mip-tail compatible with texturing. */
1345*61046927SAndroid Build Coastguard Worker       if (config->info.levels > 1 && !(surf->flags & RADEON_SURF_NO_STENCIL_ADJUST))
1346*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.flags.noStencil = 1;
1347*61046927SAndroid Build Coastguard Worker    }
1348*61046927SAndroid Build Coastguard Worker 
1349*61046927SAndroid Build Coastguard Worker    /* Set preferred macrotile parameters. This is usually required
1350*61046927SAndroid Build Coastguard Worker     * for shared resources. This is for 2D tiling only. */
1351*61046927SAndroid Build Coastguard Worker    if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER) &&
1352*61046927SAndroid Build Coastguard Worker        AddrSurfInfoIn.tileMode >= ADDR_TM_2D_TILED_THIN1 && surf->u.legacy.bankw &&
1353*61046927SAndroid Build Coastguard Worker        surf->u.legacy.bankh && surf->u.legacy.mtilea && surf->u.legacy.tile_split) {
1354*61046927SAndroid Build Coastguard Worker       /* If any of these parameters are incorrect, the calculation
1355*61046927SAndroid Build Coastguard Worker        * will fail. */
1356*61046927SAndroid Build Coastguard Worker       AddrTileInfoIn.banks = surf->u.legacy.num_banks;
1357*61046927SAndroid Build Coastguard Worker       AddrTileInfoIn.bankWidth = surf->u.legacy.bankw;
1358*61046927SAndroid Build Coastguard Worker       AddrTileInfoIn.bankHeight = surf->u.legacy.bankh;
1359*61046927SAndroid Build Coastguard Worker       AddrTileInfoIn.macroAspectRatio = surf->u.legacy.mtilea;
1360*61046927SAndroid Build Coastguard Worker       AddrTileInfoIn.tileSplitBytes = surf->u.legacy.tile_split;
1361*61046927SAndroid Build Coastguard Worker       AddrTileInfoIn.pipeConfig = surf->u.legacy.pipe_config + 1; /* +1 compared to GB_TILE_MODE */
1362*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.flags.opt4Space = 0;
1363*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.pTileInfo = &AddrTileInfoIn;
1364*61046927SAndroid Build Coastguard Worker 
1365*61046927SAndroid Build Coastguard Worker       /* If AddrSurfInfoIn.pTileInfo is set, Addrlib doesn't set
1366*61046927SAndroid Build Coastguard Worker        * the tile index, because we are expected to know it if
1367*61046927SAndroid Build Coastguard Worker        * we know the other parameters.
1368*61046927SAndroid Build Coastguard Worker        *
1369*61046927SAndroid Build Coastguard Worker        * This is something that can easily be fixed in Addrlib.
1370*61046927SAndroid Build Coastguard Worker        * For now, just figure it out here.
1371*61046927SAndroid Build Coastguard Worker        * Note that only 2D_TILE_THIN1 is handled here.
1372*61046927SAndroid Build Coastguard Worker        */
1373*61046927SAndroid Build Coastguard Worker       assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
1374*61046927SAndroid Build Coastguard Worker       assert(AddrSurfInfoIn.tileMode == ADDR_TM_2D_TILED_THIN1);
1375*61046927SAndroid Build Coastguard Worker 
1376*61046927SAndroid Build Coastguard Worker       if (info->gfx_level == GFX6) {
1377*61046927SAndroid Build Coastguard Worker          if (AddrSurfInfoIn.tileType == ADDR_DISPLAYABLE) {
1378*61046927SAndroid Build Coastguard Worker             if (surf->bpe == 2)
1379*61046927SAndroid Build Coastguard Worker                AddrSurfInfoIn.tileIndex = 11; /* 16bpp */
1380*61046927SAndroid Build Coastguard Worker             else
1381*61046927SAndroid Build Coastguard Worker                AddrSurfInfoIn.tileIndex = 12; /* 32bpp */
1382*61046927SAndroid Build Coastguard Worker          } else {
1383*61046927SAndroid Build Coastguard Worker             if (surf->bpe == 1)
1384*61046927SAndroid Build Coastguard Worker                AddrSurfInfoIn.tileIndex = 14; /* 8bpp */
1385*61046927SAndroid Build Coastguard Worker             else if (surf->bpe == 2)
1386*61046927SAndroid Build Coastguard Worker                AddrSurfInfoIn.tileIndex = 15; /* 16bpp */
1387*61046927SAndroid Build Coastguard Worker             else if (surf->bpe == 4)
1388*61046927SAndroid Build Coastguard Worker                AddrSurfInfoIn.tileIndex = 16; /* 32bpp */
1389*61046927SAndroid Build Coastguard Worker             else
1390*61046927SAndroid Build Coastguard Worker                AddrSurfInfoIn.tileIndex = 17; /* 64bpp (and 128bpp) */
1391*61046927SAndroid Build Coastguard Worker          }
1392*61046927SAndroid Build Coastguard Worker       } else {
1393*61046927SAndroid Build Coastguard Worker          /* GFX7 - GFX8 */
1394*61046927SAndroid Build Coastguard Worker          if (AddrSurfInfoIn.tileType == ADDR_DISPLAYABLE)
1395*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.tileIndex = 10; /* 2D displayable */
1396*61046927SAndroid Build Coastguard Worker          else
1397*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.tileIndex = 14; /* 2D non-displayable */
1398*61046927SAndroid Build Coastguard Worker 
1399*61046927SAndroid Build Coastguard Worker          /* Addrlib doesn't set this if tileIndex is forced like above. */
1400*61046927SAndroid Build Coastguard Worker          AddrSurfInfoOut.macroModeIndex = cik_get_macro_tile_index(surf);
1401*61046927SAndroid Build Coastguard Worker       }
1402*61046927SAndroid Build Coastguard Worker    }
1403*61046927SAndroid Build Coastguard Worker 
1404*61046927SAndroid Build Coastguard Worker    surf->has_stencil = !!(surf->flags & RADEON_SURF_SBUFFER);
1405*61046927SAndroid Build Coastguard Worker    surf->num_meta_levels = 0;
1406*61046927SAndroid Build Coastguard Worker    surf->surf_size = 0;
1407*61046927SAndroid Build Coastguard Worker    surf->meta_size = 0;
1408*61046927SAndroid Build Coastguard Worker    surf->meta_slice_size = 0;
1409*61046927SAndroid Build Coastguard Worker    surf->meta_alignment_log2 = 0;
1410*61046927SAndroid Build Coastguard Worker 
1411*61046927SAndroid Build Coastguard Worker    const bool only_stencil =
1412*61046927SAndroid Build Coastguard Worker       (surf->flags & RADEON_SURF_SBUFFER) && !(surf->flags & RADEON_SURF_ZBUFFER);
1413*61046927SAndroid Build Coastguard Worker 
1414*61046927SAndroid Build Coastguard Worker    /* Calculate texture layout information. */
1415*61046927SAndroid Build Coastguard Worker    if (!only_stencil) {
1416*61046927SAndroid Build Coastguard Worker       for (level = 0; level < config->info.levels; level++) {
1417*61046927SAndroid Build Coastguard Worker          r = gfx6_compute_level(addrlib, config, surf, false, level, compressed, &AddrSurfInfoIn,
1418*61046927SAndroid Build Coastguard Worker                                 &AddrSurfInfoOut, &AddrDccIn, &AddrDccOut, &AddrHtileIn,
1419*61046927SAndroid Build Coastguard Worker                                 &AddrHtileOut);
1420*61046927SAndroid Build Coastguard Worker          if (r)
1421*61046927SAndroid Build Coastguard Worker             return r;
1422*61046927SAndroid Build Coastguard Worker 
1423*61046927SAndroid Build Coastguard Worker          if (level > 0)
1424*61046927SAndroid Build Coastguard Worker             continue;
1425*61046927SAndroid Build Coastguard Worker 
1426*61046927SAndroid Build Coastguard Worker          if (!AddrSurfInfoOut.tcCompatible) {
1427*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.flags.tcCompatible = 0;
1428*61046927SAndroid Build Coastguard Worker             surf->flags &= ~RADEON_SURF_TC_COMPATIBLE_HTILE;
1429*61046927SAndroid Build Coastguard Worker          }
1430*61046927SAndroid Build Coastguard Worker 
1431*61046927SAndroid Build Coastguard Worker          if (AddrSurfInfoIn.flags.matchStencilTileCfg) {
1432*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.flags.matchStencilTileCfg = 0;
1433*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.tileIndex = AddrSurfInfoOut.tileIndex;
1434*61046927SAndroid Build Coastguard Worker             stencil_tile_idx = AddrSurfInfoOut.stencilTileIdx;
1435*61046927SAndroid Build Coastguard Worker 
1436*61046927SAndroid Build Coastguard Worker             assert(stencil_tile_idx >= 0);
1437*61046927SAndroid Build Coastguard Worker          }
1438*61046927SAndroid Build Coastguard Worker 
1439*61046927SAndroid Build Coastguard Worker          r = gfx6_surface_settings(addrlib, info, config, &AddrSurfInfoOut, surf);
1440*61046927SAndroid Build Coastguard Worker          if (r)
1441*61046927SAndroid Build Coastguard Worker             return r;
1442*61046927SAndroid Build Coastguard Worker       }
1443*61046927SAndroid Build Coastguard Worker    }
1444*61046927SAndroid Build Coastguard Worker 
1445*61046927SAndroid Build Coastguard Worker    /* Calculate texture layout information for stencil. */
1446*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_SBUFFER) {
1447*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.tileIndex = stencil_tile_idx;
1448*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.bpp = 8;
1449*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.format = ADDR_FMT_8;
1450*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.flags.depth = 0;
1451*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.flags.stencil = 1;
1452*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.flags.tcCompatible = 0;
1453*61046927SAndroid Build Coastguard Worker       /* This will be ignored if AddrSurfInfoIn.pTileInfo is NULL. */
1454*61046927SAndroid Build Coastguard Worker       AddrTileInfoIn.tileSplitBytes = surf->u.legacy.stencil_tile_split;
1455*61046927SAndroid Build Coastguard Worker 
1456*61046927SAndroid Build Coastguard Worker       for (level = 0; level < config->info.levels; level++) {
1457*61046927SAndroid Build Coastguard Worker          r = gfx6_compute_level(addrlib, config, surf, true, level, compressed, &AddrSurfInfoIn,
1458*61046927SAndroid Build Coastguard Worker                                 &AddrSurfInfoOut, &AddrDccIn, &AddrDccOut, NULL, NULL);
1459*61046927SAndroid Build Coastguard Worker          if (r)
1460*61046927SAndroid Build Coastguard Worker             return r;
1461*61046927SAndroid Build Coastguard Worker 
1462*61046927SAndroid Build Coastguard Worker          /* DB uses the depth pitch for both stencil and depth. */
1463*61046927SAndroid Build Coastguard Worker          if (!only_stencil) {
1464*61046927SAndroid Build Coastguard Worker             if (surf->u.legacy.zs.stencil_level[level].nblk_x != surf->u.legacy.level[level].nblk_x)
1465*61046927SAndroid Build Coastguard Worker                surf->u.legacy.stencil_adjusted = true;
1466*61046927SAndroid Build Coastguard Worker          } else {
1467*61046927SAndroid Build Coastguard Worker             surf->u.legacy.level[level].nblk_x = surf->u.legacy.zs.stencil_level[level].nblk_x;
1468*61046927SAndroid Build Coastguard Worker          }
1469*61046927SAndroid Build Coastguard Worker 
1470*61046927SAndroid Build Coastguard Worker          if (level == 0) {
1471*61046927SAndroid Build Coastguard Worker             if (only_stencil) {
1472*61046927SAndroid Build Coastguard Worker                r = gfx6_surface_settings(addrlib, info, config, &AddrSurfInfoOut, surf);
1473*61046927SAndroid Build Coastguard Worker                if (r)
1474*61046927SAndroid Build Coastguard Worker                   return r;
1475*61046927SAndroid Build Coastguard Worker             }
1476*61046927SAndroid Build Coastguard Worker 
1477*61046927SAndroid Build Coastguard Worker             /* For 2D modes only. */
1478*61046927SAndroid Build Coastguard Worker             if (AddrSurfInfoOut.tileMode >= ADDR_TM_2D_TILED_THIN1) {
1479*61046927SAndroid Build Coastguard Worker                surf->u.legacy.stencil_tile_split = AddrSurfInfoOut.pTileInfo->tileSplitBytes;
1480*61046927SAndroid Build Coastguard Worker             }
1481*61046927SAndroid Build Coastguard Worker          }
1482*61046927SAndroid Build Coastguard Worker       }
1483*61046927SAndroid Build Coastguard Worker    }
1484*61046927SAndroid Build Coastguard Worker 
1485*61046927SAndroid Build Coastguard Worker    /* Compute FMASK. */
1486*61046927SAndroid Build Coastguard Worker    if (config->info.samples >= 2 && AddrSurfInfoIn.flags.color && info->has_graphics &&
1487*61046927SAndroid Build Coastguard Worker        !(surf->flags & RADEON_SURF_NO_FMASK)) {
1488*61046927SAndroid Build Coastguard Worker       ADDR_COMPUTE_FMASK_INFO_INPUT fin = {0};
1489*61046927SAndroid Build Coastguard Worker       ADDR_COMPUTE_FMASK_INFO_OUTPUT fout = {0};
1490*61046927SAndroid Build Coastguard Worker       ADDR_TILEINFO fmask_tile_info = {0};
1491*61046927SAndroid Build Coastguard Worker 
1492*61046927SAndroid Build Coastguard Worker       fin.size = sizeof(fin);
1493*61046927SAndroid Build Coastguard Worker       fout.size = sizeof(fout);
1494*61046927SAndroid Build Coastguard Worker 
1495*61046927SAndroid Build Coastguard Worker       fin.tileMode = AddrSurfInfoOut.tileMode;
1496*61046927SAndroid Build Coastguard Worker       fin.pitch = AddrSurfInfoOut.pitch;
1497*61046927SAndroid Build Coastguard Worker       fin.height = config->info.height;
1498*61046927SAndroid Build Coastguard Worker       fin.numSlices = AddrSurfInfoIn.numSlices;
1499*61046927SAndroid Build Coastguard Worker       fin.numSamples = AddrSurfInfoIn.numSamples;
1500*61046927SAndroid Build Coastguard Worker       fin.numFrags = AddrSurfInfoIn.numFrags;
1501*61046927SAndroid Build Coastguard Worker       fin.tileIndex = -1;
1502*61046927SAndroid Build Coastguard Worker       fout.pTileInfo = &fmask_tile_info;
1503*61046927SAndroid Build Coastguard Worker 
1504*61046927SAndroid Build Coastguard Worker       r = AddrComputeFmaskInfo(addrlib, &fin, &fout);
1505*61046927SAndroid Build Coastguard Worker       if (r)
1506*61046927SAndroid Build Coastguard Worker          return r;
1507*61046927SAndroid Build Coastguard Worker 
1508*61046927SAndroid Build Coastguard Worker       surf->fmask_size = fout.fmaskBytes;
1509*61046927SAndroid Build Coastguard Worker       surf->fmask_alignment_log2 = util_logbase2(fout.baseAlign);
1510*61046927SAndroid Build Coastguard Worker       surf->fmask_slice_size = fout.sliceSize;
1511*61046927SAndroid Build Coastguard Worker       surf->fmask_tile_swizzle = 0;
1512*61046927SAndroid Build Coastguard Worker 
1513*61046927SAndroid Build Coastguard Worker       surf->u.legacy.color.fmask.slice_tile_max = (fout.pitch * fout.height) / 64;
1514*61046927SAndroid Build Coastguard Worker       if (surf->u.legacy.color.fmask.slice_tile_max)
1515*61046927SAndroid Build Coastguard Worker          surf->u.legacy.color.fmask.slice_tile_max -= 1;
1516*61046927SAndroid Build Coastguard Worker 
1517*61046927SAndroid Build Coastguard Worker       surf->u.legacy.color.fmask.tiling_index = fout.tileIndex;
1518*61046927SAndroid Build Coastguard Worker       surf->u.legacy.color.fmask.bankh = fout.pTileInfo->bankHeight;
1519*61046927SAndroid Build Coastguard Worker       surf->u.legacy.color.fmask.pitch_in_pixels = fout.pitch;
1520*61046927SAndroid Build Coastguard Worker 
1521*61046927SAndroid Build Coastguard Worker       /* Compute tile swizzle for FMASK. */
1522*61046927SAndroid Build Coastguard Worker       if (config->info.fmask_surf_index && !(surf->flags & RADEON_SURF_SHAREABLE)) {
1523*61046927SAndroid Build Coastguard Worker          ADDR_COMPUTE_BASE_SWIZZLE_INPUT xin = {0};
1524*61046927SAndroid Build Coastguard Worker          ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT xout = {0};
1525*61046927SAndroid Build Coastguard Worker 
1526*61046927SAndroid Build Coastguard Worker          xin.size = sizeof(ADDR_COMPUTE_BASE_SWIZZLE_INPUT);
1527*61046927SAndroid Build Coastguard Worker          xout.size = sizeof(ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT);
1528*61046927SAndroid Build Coastguard Worker 
1529*61046927SAndroid Build Coastguard Worker          /* This counter starts from 1 instead of 0. */
1530*61046927SAndroid Build Coastguard Worker          xin.surfIndex = p_atomic_inc_return(config->info.fmask_surf_index);
1531*61046927SAndroid Build Coastguard Worker          xin.tileIndex = fout.tileIndex;
1532*61046927SAndroid Build Coastguard Worker          xin.macroModeIndex = fout.macroModeIndex;
1533*61046927SAndroid Build Coastguard Worker          xin.pTileInfo = fout.pTileInfo;
1534*61046927SAndroid Build Coastguard Worker          xin.tileMode = fin.tileMode;
1535*61046927SAndroid Build Coastguard Worker 
1536*61046927SAndroid Build Coastguard Worker          int r = AddrComputeBaseSwizzle(addrlib, &xin, &xout);
1537*61046927SAndroid Build Coastguard Worker          if (r != ADDR_OK)
1538*61046927SAndroid Build Coastguard Worker             return r;
1539*61046927SAndroid Build Coastguard Worker 
1540*61046927SAndroid Build Coastguard Worker          assert(xout.tileSwizzle <= u_bit_consecutive(0, sizeof(surf->tile_swizzle) * 8));
1541*61046927SAndroid Build Coastguard Worker          surf->fmask_tile_swizzle = xout.tileSwizzle;
1542*61046927SAndroid Build Coastguard Worker       }
1543*61046927SAndroid Build Coastguard Worker    }
1544*61046927SAndroid Build Coastguard Worker 
1545*61046927SAndroid Build Coastguard Worker    /* Recalculate the whole DCC miptree size including disabled levels.
1546*61046927SAndroid Build Coastguard Worker     * This is what addrlib does, but calling addrlib would be a lot more
1547*61046927SAndroid Build Coastguard Worker     * complicated.
1548*61046927SAndroid Build Coastguard Worker     */
1549*61046927SAndroid Build Coastguard Worker    if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER) && surf->meta_size && config->info.levels > 1) {
1550*61046927SAndroid Build Coastguard Worker       /* The smallest miplevels that are never compressed by DCC
1551*61046927SAndroid Build Coastguard Worker        * still read the DCC buffer from memory if the base level uses DCC,
1552*61046927SAndroid Build Coastguard Worker        * and for some reason the DCC buffer needs to be larger if
1553*61046927SAndroid Build Coastguard Worker        * the miptree uses non-zero tile_swizzle. Otherwise there are
1554*61046927SAndroid Build Coastguard Worker        * VM faults.
1555*61046927SAndroid Build Coastguard Worker        *
1556*61046927SAndroid Build Coastguard Worker        * "dcc_alignment * 4" was determined by trial and error.
1557*61046927SAndroid Build Coastguard Worker        */
1558*61046927SAndroid Build Coastguard Worker       surf->meta_size = align64(surf->surf_size >> 8, (1ull << surf->meta_alignment_log2) * 4);
1559*61046927SAndroid Build Coastguard Worker    }
1560*61046927SAndroid Build Coastguard Worker 
1561*61046927SAndroid Build Coastguard Worker    /* Make sure HTILE covers the whole miptree, because the shader reads
1562*61046927SAndroid Build Coastguard Worker     * TC-compatible HTILE even for levels where it's disabled by DB.
1563*61046927SAndroid Build Coastguard Worker     */
1564*61046927SAndroid Build Coastguard Worker    if (surf->flags & (RADEON_SURF_Z_OR_SBUFFER | RADEON_SURF_TC_COMPATIBLE_HTILE) &&
1565*61046927SAndroid Build Coastguard Worker        surf->meta_size && config->info.levels > 1) {
1566*61046927SAndroid Build Coastguard Worker       /* MSAA can't occur with levels > 1, so ignore the sample count. */
1567*61046927SAndroid Build Coastguard Worker       const unsigned total_pixels = surf->surf_size / surf->bpe;
1568*61046927SAndroid Build Coastguard Worker       const unsigned htile_block_size = 8 * 8;
1569*61046927SAndroid Build Coastguard Worker       const unsigned htile_element_size = 4;
1570*61046927SAndroid Build Coastguard Worker 
1571*61046927SAndroid Build Coastguard Worker       surf->meta_size = (total_pixels / htile_block_size) * htile_element_size;
1572*61046927SAndroid Build Coastguard Worker       surf->meta_size = align(surf->meta_size, 1 << surf->meta_alignment_log2);
1573*61046927SAndroid Build Coastguard Worker    } else if (surf->flags & RADEON_SURF_Z_OR_SBUFFER && !surf->meta_size) {
1574*61046927SAndroid Build Coastguard Worker       /* Unset this if HTILE is not present. */
1575*61046927SAndroid Build Coastguard Worker       surf->flags &= ~RADEON_SURF_TC_COMPATIBLE_HTILE;
1576*61046927SAndroid Build Coastguard Worker    }
1577*61046927SAndroid Build Coastguard Worker 
1578*61046927SAndroid Build Coastguard Worker    surf->is_linear = (only_stencil ? surf->u.legacy.zs.stencil_level[0].mode :
1579*61046927SAndroid Build Coastguard Worker                                      surf->u.legacy.level[0].mode) == RADEON_SURF_MODE_LINEAR_ALIGNED;
1580*61046927SAndroid Build Coastguard Worker 
1581*61046927SAndroid Build Coastguard Worker    surf->is_displayable = surf->is_linear || surf->micro_tile_mode == RADEON_MICRO_MODE_DISPLAY ||
1582*61046927SAndroid Build Coastguard Worker                           surf->micro_tile_mode == RADEON_MICRO_MODE_RENDER;
1583*61046927SAndroid Build Coastguard Worker 
1584*61046927SAndroid Build Coastguard Worker    surf->thick_tiling = AddrSurfInfoOut.tileMode == ADDR_TM_1D_TILED_THICK ||
1585*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_2D_TILED_THICK ||
1586*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_2B_TILED_THICK ||
1587*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_3D_TILED_THICK ||
1588*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_3B_TILED_THICK ||
1589*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_2D_TILED_XTHICK ||
1590*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_3D_TILED_XTHICK ||
1591*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_PRT_TILED_THICK ||
1592*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_PRT_2D_TILED_THICK ||
1593*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_PRT_3D_TILED_THICK ||
1594*61046927SAndroid Build Coastguard Worker                         /* Not thick per se, but these also benefit from the 3D access pattern
1595*61046927SAndroid Build Coastguard Worker                          * due to pipe rotation between slices.
1596*61046927SAndroid Build Coastguard Worker                          */
1597*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_3D_TILED_THIN1 ||
1598*61046927SAndroid Build Coastguard Worker                         AddrSurfInfoOut.tileMode == ADDR_TM_PRT_3D_TILED_THIN1;
1599*61046927SAndroid Build Coastguard Worker 
1600*61046927SAndroid Build Coastguard Worker    /* The rotated micro tile mode doesn't work if both CMASK and RB+ are
1601*61046927SAndroid Build Coastguard Worker     * used at the same time. This case is not currently expected to occur
1602*61046927SAndroid Build Coastguard Worker     * because we don't use rotated. Enforce this restriction on all chips
1603*61046927SAndroid Build Coastguard Worker     * to facilitate testing.
1604*61046927SAndroid Build Coastguard Worker     */
1605*61046927SAndroid Build Coastguard Worker    if (surf->micro_tile_mode == RADEON_MICRO_MODE_RENDER) {
1606*61046927SAndroid Build Coastguard Worker       assert(!"rotate micro tile mode is unsupported");
1607*61046927SAndroid Build Coastguard Worker       return ADDR_ERROR;
1608*61046927SAndroid Build Coastguard Worker    }
1609*61046927SAndroid Build Coastguard Worker 
1610*61046927SAndroid Build Coastguard Worker    ac_compute_cmask(info, config, surf);
1611*61046927SAndroid Build Coastguard Worker    return 0;
1612*61046927SAndroid Build Coastguard Worker }
1613*61046927SAndroid Build Coastguard Worker 
1614*61046927SAndroid Build Coastguard Worker /* This is only called when expecting a tiled layout. */
gfx9_get_preferred_swizzle_mode(ADDR_HANDLE addrlib,const struct radeon_info * info,struct radeon_surf * surf,ADDR2_COMPUTE_SURFACE_INFO_INPUT * in,bool is_fmask,AddrSwizzleMode * swizzle_mode)1615*61046927SAndroid Build Coastguard Worker static int gfx9_get_preferred_swizzle_mode(ADDR_HANDLE addrlib, const struct radeon_info *info,
1616*61046927SAndroid Build Coastguard Worker                                            struct radeon_surf *surf,
1617*61046927SAndroid Build Coastguard Worker                                            ADDR2_COMPUTE_SURFACE_INFO_INPUT *in, bool is_fmask,
1618*61046927SAndroid Build Coastguard Worker                                            AddrSwizzleMode *swizzle_mode)
1619*61046927SAndroid Build Coastguard Worker {
1620*61046927SAndroid Build Coastguard Worker    ADDR_E_RETURNCODE ret;
1621*61046927SAndroid Build Coastguard Worker    ADDR2_GET_PREFERRED_SURF_SETTING_INPUT sin = {0};
1622*61046927SAndroid Build Coastguard Worker    ADDR2_GET_PREFERRED_SURF_SETTING_OUTPUT sout = {0};
1623*61046927SAndroid Build Coastguard Worker 
1624*61046927SAndroid Build Coastguard Worker    sin.size = sizeof(ADDR2_GET_PREFERRED_SURF_SETTING_INPUT);
1625*61046927SAndroid Build Coastguard Worker    sout.size = sizeof(ADDR2_GET_PREFERRED_SURF_SETTING_OUTPUT);
1626*61046927SAndroid Build Coastguard Worker 
1627*61046927SAndroid Build Coastguard Worker    sin.flags = in->flags;
1628*61046927SAndroid Build Coastguard Worker    sin.resourceType = in->resourceType;
1629*61046927SAndroid Build Coastguard Worker    sin.format = in->format;
1630*61046927SAndroid Build Coastguard Worker    sin.resourceLoction = ADDR_RSRC_LOC_INVIS;
1631*61046927SAndroid Build Coastguard Worker 
1632*61046927SAndroid Build Coastguard Worker    /* TODO: We could allow some of these: */
1633*61046927SAndroid Build Coastguard Worker    sin.forbiddenBlock.micro = 1; /* don't allow the 256B swizzle modes */
1634*61046927SAndroid Build Coastguard Worker 
1635*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX11) {
1636*61046927SAndroid Build Coastguard Worker       /* Disable 256K on APUs because it doesn't work with DAL. */
1637*61046927SAndroid Build Coastguard Worker       if (!info->has_dedicated_vram) {
1638*61046927SAndroid Build Coastguard Worker          sin.forbiddenBlock.gfx11.thin256KB = 1;
1639*61046927SAndroid Build Coastguard Worker          sin.forbiddenBlock.gfx11.thick256KB = 1;
1640*61046927SAndroid Build Coastguard Worker       }
1641*61046927SAndroid Build Coastguard Worker    } else {
1642*61046927SAndroid Build Coastguard Worker       sin.forbiddenBlock.var = 1;   /* don't allow the variable-sized swizzle modes */
1643*61046927SAndroid Build Coastguard Worker    }
1644*61046927SAndroid Build Coastguard Worker 
1645*61046927SAndroid Build Coastguard Worker    sin.bpp = in->bpp;
1646*61046927SAndroid Build Coastguard Worker    sin.width = in->width;
1647*61046927SAndroid Build Coastguard Worker    sin.height = in->height;
1648*61046927SAndroid Build Coastguard Worker    sin.numSlices = in->numSlices;
1649*61046927SAndroid Build Coastguard Worker    sin.numMipLevels = in->numMipLevels;
1650*61046927SAndroid Build Coastguard Worker    sin.numSamples = in->numSamples;
1651*61046927SAndroid Build Coastguard Worker    sin.numFrags = in->numFrags;
1652*61046927SAndroid Build Coastguard Worker 
1653*61046927SAndroid Build Coastguard Worker    if (is_fmask) {
1654*61046927SAndroid Build Coastguard Worker       sin.flags.display = 0;
1655*61046927SAndroid Build Coastguard Worker       sin.flags.color = 0;
1656*61046927SAndroid Build Coastguard Worker       sin.flags.fmask = 1;
1657*61046927SAndroid Build Coastguard Worker    }
1658*61046927SAndroid Build Coastguard Worker 
1659*61046927SAndroid Build Coastguard Worker    /* With PRT images we want to force 64 KiB block size so that the image
1660*61046927SAndroid Build Coastguard Worker     * created is consistent with the format properties returned in Vulkan
1661*61046927SAndroid Build Coastguard Worker     * independent of the image. */
1662*61046927SAndroid Build Coastguard Worker    if (sin.flags.prt) {
1663*61046927SAndroid Build Coastguard Worker       sin.forbiddenBlock.macroThin4KB = 1;
1664*61046927SAndroid Build Coastguard Worker       sin.forbiddenBlock.macroThick4KB = 1;
1665*61046927SAndroid Build Coastguard Worker       if (info->gfx_level >= GFX11) {
1666*61046927SAndroid Build Coastguard Worker          sin.forbiddenBlock.gfx11.thin256KB = 1;
1667*61046927SAndroid Build Coastguard Worker          sin.forbiddenBlock.gfx11.thick256KB = 1;
1668*61046927SAndroid Build Coastguard Worker       }
1669*61046927SAndroid Build Coastguard Worker       sin.forbiddenBlock.linear = 1;
1670*61046927SAndroid Build Coastguard Worker    } else if (surf->flags & RADEON_SURF_PREFER_4K_ALIGNMENT) {
1671*61046927SAndroid Build Coastguard Worker       sin.forbiddenBlock.macroThin64KB = 1;
1672*61046927SAndroid Build Coastguard Worker       sin.forbiddenBlock.macroThick64KB = 1;
1673*61046927SAndroid Build Coastguard Worker    }
1674*61046927SAndroid Build Coastguard Worker 
1675*61046927SAndroid Build Coastguard Worker    if (surf->flags & (RADEON_SURF_PREFER_64K_ALIGNMENT | RADEON_SURF_PREFER_4K_ALIGNMENT)) {
1676*61046927SAndroid Build Coastguard Worker       if (info->gfx_level >= GFX11) {
1677*61046927SAndroid Build Coastguard Worker          sin.forbiddenBlock.gfx11.thin256KB = 1;
1678*61046927SAndroid Build Coastguard Worker          sin.forbiddenBlock.gfx11.thick256KB = 1;
1679*61046927SAndroid Build Coastguard Worker       }
1680*61046927SAndroid Build Coastguard Worker    }
1681*61046927SAndroid Build Coastguard Worker 
1682*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_FORCE_MICRO_TILE_MODE) {
1683*61046927SAndroid Build Coastguard Worker       sin.forbiddenBlock.linear = 1;
1684*61046927SAndroid Build Coastguard Worker 
1685*61046927SAndroid Build Coastguard Worker       if (surf->micro_tile_mode == RADEON_MICRO_MODE_DISPLAY)
1686*61046927SAndroid Build Coastguard Worker          sin.preferredSwSet.sw_D = 1;
1687*61046927SAndroid Build Coastguard Worker       else if (surf->micro_tile_mode == RADEON_MICRO_MODE_STANDARD)
1688*61046927SAndroid Build Coastguard Worker          sin.preferredSwSet.sw_S = 1;
1689*61046927SAndroid Build Coastguard Worker       else if (surf->micro_tile_mode == RADEON_MICRO_MODE_DEPTH)
1690*61046927SAndroid Build Coastguard Worker          sin.preferredSwSet.sw_Z = 1;
1691*61046927SAndroid Build Coastguard Worker       else if (surf->micro_tile_mode == RADEON_MICRO_MODE_RENDER)
1692*61046927SAndroid Build Coastguard Worker          sin.preferredSwSet.sw_R = 1;
1693*61046927SAndroid Build Coastguard Worker    }
1694*61046927SAndroid Build Coastguard Worker 
1695*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX10 && in->resourceType == ADDR_RSRC_TEX_3D && in->numSlices > 1) {
1696*61046927SAndroid Build Coastguard Worker       /* 3D textures should use S swizzle modes for the best performance.
1697*61046927SAndroid Build Coastguard Worker        * THe only exception is 3D render targets, which prefer 64KB_D_X.
1698*61046927SAndroid Build Coastguard Worker        *
1699*61046927SAndroid Build Coastguard Worker        * 3D texture sampler performance with a very large 3D texture:
1700*61046927SAndroid Build Coastguard Worker        *   ADDR_SW_64KB_R_X = 19 FPS (DCC on), 26 FPS (DCC off)
1701*61046927SAndroid Build Coastguard Worker        *   ADDR_SW_64KB_Z_X = 25 FPS
1702*61046927SAndroid Build Coastguard Worker        *   ADDR_SW_64KB_D_X = 53 FPS
1703*61046927SAndroid Build Coastguard Worker        *   ADDR_SW_4KB_S    = 53 FPS
1704*61046927SAndroid Build Coastguard Worker        *   ADDR_SW_64KB_S   = 53 FPS
1705*61046927SAndroid Build Coastguard Worker        *   ADDR_SW_64KB_S_T = 61 FPS
1706*61046927SAndroid Build Coastguard Worker        *   ADDR_SW_4KB_S_X  = 63 FPS
1707*61046927SAndroid Build Coastguard Worker        *   ADDR_SW_64KB_S_X = 62 FPS
1708*61046927SAndroid Build Coastguard Worker        */
1709*61046927SAndroid Build Coastguard Worker       sin.preferredSwSet.sw_S = 1;
1710*61046927SAndroid Build Coastguard Worker    }
1711*61046927SAndroid Build Coastguard Worker 
1712*61046927SAndroid Build Coastguard Worker    ret = Addr2GetPreferredSurfaceSetting(addrlib, &sin, &sout);
1713*61046927SAndroid Build Coastguard Worker    if (ret != ADDR_OK)
1714*61046927SAndroid Build Coastguard Worker       return ret;
1715*61046927SAndroid Build Coastguard Worker 
1716*61046927SAndroid Build Coastguard Worker    *swizzle_mode = sout.swizzleMode;
1717*61046927SAndroid Build Coastguard Worker    return 0;
1718*61046927SAndroid Build Coastguard Worker }
1719*61046927SAndroid Build Coastguard Worker 
is_dcc_supported_by_CB(const struct radeon_info * info,unsigned sw_mode)1720*61046927SAndroid Build Coastguard Worker static bool is_dcc_supported_by_CB(const struct radeon_info *info, unsigned sw_mode)
1721*61046927SAndroid Build Coastguard Worker {
1722*61046927SAndroid Build Coastguard Worker    switch (info->gfx_level) {
1723*61046927SAndroid Build Coastguard Worker    case GFX9:
1724*61046927SAndroid Build Coastguard Worker       return sw_mode != ADDR_SW_LINEAR;
1725*61046927SAndroid Build Coastguard Worker 
1726*61046927SAndroid Build Coastguard Worker    case GFX10:
1727*61046927SAndroid Build Coastguard Worker    case GFX10_3:
1728*61046927SAndroid Build Coastguard Worker       return sw_mode == ADDR_SW_64KB_Z_X || sw_mode == ADDR_SW_64KB_R_X;
1729*61046927SAndroid Build Coastguard Worker 
1730*61046927SAndroid Build Coastguard Worker    case GFX11:
1731*61046927SAndroid Build Coastguard Worker    case GFX11_5:
1732*61046927SAndroid Build Coastguard Worker       return sw_mode == ADDR_SW_64KB_Z_X || sw_mode == ADDR_SW_64KB_R_X ||
1733*61046927SAndroid Build Coastguard Worker              sw_mode == ADDR_SW_256KB_Z_X || sw_mode == ADDR_SW_256KB_R_X;
1734*61046927SAndroid Build Coastguard Worker 
1735*61046927SAndroid Build Coastguard Worker    default:
1736*61046927SAndroid Build Coastguard Worker       unreachable("invalid gfx_level");
1737*61046927SAndroid Build Coastguard Worker    }
1738*61046927SAndroid Build Coastguard Worker }
1739*61046927SAndroid Build Coastguard Worker 
is_dcc_supported_by_L2(const struct radeon_info * info,const struct radeon_surf * surf)1740*61046927SAndroid Build Coastguard Worker ASSERTED static bool is_dcc_supported_by_L2(const struct radeon_info *info,
1741*61046927SAndroid Build Coastguard Worker                                             const struct radeon_surf *surf)
1742*61046927SAndroid Build Coastguard Worker {
1743*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level < GFX12);
1744*61046927SAndroid Build Coastguard Worker 
1745*61046927SAndroid Build Coastguard Worker    bool single_indep = surf->u.gfx9.color.dcc.independent_64B_blocks !=
1746*61046927SAndroid Build Coastguard Worker                        surf->u.gfx9.color.dcc.independent_128B_blocks;
1747*61046927SAndroid Build Coastguard Worker    bool valid_64b = surf->u.gfx9.color.dcc.independent_64B_blocks &&
1748*61046927SAndroid Build Coastguard Worker                     surf->u.gfx9.color.dcc.max_compressed_block_size == V_028C78_MAX_BLOCK_SIZE_64B;
1749*61046927SAndroid Build Coastguard Worker    bool valid_128b = surf->u.gfx9.color.dcc.independent_128B_blocks &&
1750*61046927SAndroid Build Coastguard Worker                      (surf->u.gfx9.color.dcc.max_compressed_block_size == V_028C78_MAX_BLOCK_SIZE_128B ||
1751*61046927SAndroid Build Coastguard Worker                       (info->gfx_level >= GFX11_5 &&
1752*61046927SAndroid Build Coastguard Worker                        surf->u.gfx9.color.dcc.max_compressed_block_size == V_028C78_MAX_BLOCK_SIZE_256B));
1753*61046927SAndroid Build Coastguard Worker 
1754*61046927SAndroid Build Coastguard Worker    if (info->gfx_level <= GFX9) {
1755*61046927SAndroid Build Coastguard Worker       /* Only independent 64B blocks are supported. */
1756*61046927SAndroid Build Coastguard Worker       return single_indep && valid_64b;
1757*61046927SAndroid Build Coastguard Worker    }
1758*61046927SAndroid Build Coastguard Worker 
1759*61046927SAndroid Build Coastguard Worker    if (info->family == CHIP_NAVI10) {
1760*61046927SAndroid Build Coastguard Worker       /* Only independent 128B blocks are supported. */
1761*61046927SAndroid Build Coastguard Worker       return single_indep && valid_128b;
1762*61046927SAndroid Build Coastguard Worker    }
1763*61046927SAndroid Build Coastguard Worker 
1764*61046927SAndroid Build Coastguard Worker    if (info->family == CHIP_NAVI12 || info->family == CHIP_NAVI14) {
1765*61046927SAndroid Build Coastguard Worker       /* Either 64B or 128B can be used, but the INDEPENDENT_*_BLOCKS setting must match.
1766*61046927SAndroid Build Coastguard Worker        * If 64B is used, DCC image stores are unsupported.
1767*61046927SAndroid Build Coastguard Worker        */
1768*61046927SAndroid Build Coastguard Worker       return single_indep && (valid_64b || valid_128b);
1769*61046927SAndroid Build Coastguard Worker    }
1770*61046927SAndroid Build Coastguard Worker 
1771*61046927SAndroid Build Coastguard Worker    /* Valid settings are the same as NAVI14 + (64B && 128B && max_compressed_block_size == 64B) */
1772*61046927SAndroid Build Coastguard Worker    return (single_indep && (valid_64b || valid_128b)) || valid_64b;
1773*61046927SAndroid Build Coastguard Worker }
1774*61046927SAndroid Build Coastguard Worker 
gfx10_DCN_requires_independent_64B_blocks(const struct radeon_info * info,const struct ac_surf_config * config)1775*61046927SAndroid Build Coastguard Worker static bool gfx10_DCN_requires_independent_64B_blocks(const struct radeon_info *info,
1776*61046927SAndroid Build Coastguard Worker                                                       const struct ac_surf_config *config)
1777*61046927SAndroid Build Coastguard Worker {
1778*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level >= GFX10);
1779*61046927SAndroid Build Coastguard Worker 
1780*61046927SAndroid Build Coastguard Worker    /* Older kernels have buggy DAL. */
1781*61046927SAndroid Build Coastguard Worker    if (info->drm_minor <= 43)
1782*61046927SAndroid Build Coastguard Worker       return true;
1783*61046927SAndroid Build Coastguard Worker 
1784*61046927SAndroid Build Coastguard Worker    /* For 4K, DCN requires INDEPENDENT_64B_BLOCKS = 1 and MAX_COMPRESSED_BLOCK_SIZE = 64B. */
1785*61046927SAndroid Build Coastguard Worker    return config->info.width > 2560 || config->info.height > 2560;
1786*61046927SAndroid Build Coastguard Worker }
1787*61046927SAndroid Build Coastguard Worker 
ac_modifier_max_extent(const struct radeon_info * info,uint64_t modifier,uint32_t * width,uint32_t * height)1788*61046927SAndroid Build Coastguard Worker void ac_modifier_max_extent(const struct radeon_info *info,
1789*61046927SAndroid Build Coastguard Worker                             uint64_t modifier, uint32_t *width, uint32_t *height)
1790*61046927SAndroid Build Coastguard Worker {
1791*61046927SAndroid Build Coastguard Worker    /* DCC is supported with any size. The maximum width per display pipe is 5760, but multiple
1792*61046927SAndroid Build Coastguard Worker     * display pipes can be used to drive the display.
1793*61046927SAndroid Build Coastguard Worker     */
1794*61046927SAndroid Build Coastguard Worker    *width = 16384;
1795*61046927SAndroid Build Coastguard Worker    *height = 16384;
1796*61046927SAndroid Build Coastguard Worker 
1797*61046927SAndroid Build Coastguard Worker    if (info->gfx_level < GFX12 && ac_modifier_has_dcc(modifier)) {
1798*61046927SAndroid Build Coastguard Worker       bool independent_64B_blocks = AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier);
1799*61046927SAndroid Build Coastguard Worker 
1800*61046927SAndroid Build Coastguard Worker       if (info->gfx_level >= GFX10 && !independent_64B_blocks) {
1801*61046927SAndroid Build Coastguard Worker          /* For 4K, DCN requires INDEPENDENT_64B_BLOCKS = 1 and MAX_COMPRESSED_BLOCK_SIZE = 64B. */
1802*61046927SAndroid Build Coastguard Worker          *width = 2560;
1803*61046927SAndroid Build Coastguard Worker          *height = 2560;
1804*61046927SAndroid Build Coastguard Worker       }
1805*61046927SAndroid Build Coastguard Worker    }
1806*61046927SAndroid Build Coastguard Worker }
1807*61046927SAndroid Build Coastguard Worker 
gfx9_is_dcc_supported_by_DCN(const struct radeon_info * info,const struct ac_surf_config * config,const struct radeon_surf * surf,bool rb_aligned,bool pipe_aligned)1808*61046927SAndroid Build Coastguard Worker static bool gfx9_is_dcc_supported_by_DCN(const struct radeon_info *info,
1809*61046927SAndroid Build Coastguard Worker                                          const struct ac_surf_config *config,
1810*61046927SAndroid Build Coastguard Worker                                          const struct radeon_surf *surf, bool rb_aligned,
1811*61046927SAndroid Build Coastguard Worker                                          bool pipe_aligned)
1812*61046927SAndroid Build Coastguard Worker {
1813*61046927SAndroid Build Coastguard Worker    if (!info->use_display_dcc_unaligned && !info->use_display_dcc_with_retile_blit)
1814*61046927SAndroid Build Coastguard Worker       return false;
1815*61046927SAndroid Build Coastguard Worker 
1816*61046927SAndroid Build Coastguard Worker    /* 16bpp and 64bpp are more complicated, so they are disallowed for now. */
1817*61046927SAndroid Build Coastguard Worker    if (surf->bpe != 4)
1818*61046927SAndroid Build Coastguard Worker       return false;
1819*61046927SAndroid Build Coastguard Worker 
1820*61046927SAndroid Build Coastguard Worker    /* Handle unaligned DCC. */
1821*61046927SAndroid Build Coastguard Worker    if (info->use_display_dcc_unaligned && (rb_aligned || pipe_aligned))
1822*61046927SAndroid Build Coastguard Worker       return false;
1823*61046927SAndroid Build Coastguard Worker 
1824*61046927SAndroid Build Coastguard Worker    switch (info->gfx_level) {
1825*61046927SAndroid Build Coastguard Worker    case GFX9:
1826*61046927SAndroid Build Coastguard Worker       /* There are more constraints, but we always set
1827*61046927SAndroid Build Coastguard Worker        * INDEPENDENT_64B_BLOCKS = 1 and MAX_COMPRESSED_BLOCK_SIZE = 64B,
1828*61046927SAndroid Build Coastguard Worker        * which always works.
1829*61046927SAndroid Build Coastguard Worker        */
1830*61046927SAndroid Build Coastguard Worker       assert(surf->u.gfx9.color.dcc.independent_64B_blocks &&
1831*61046927SAndroid Build Coastguard Worker              surf->u.gfx9.color.dcc.max_compressed_block_size == V_028C78_MAX_BLOCK_SIZE_64B);
1832*61046927SAndroid Build Coastguard Worker       return true;
1833*61046927SAndroid Build Coastguard Worker    case GFX10:
1834*61046927SAndroid Build Coastguard Worker    case GFX10_3:
1835*61046927SAndroid Build Coastguard Worker    case GFX11:
1836*61046927SAndroid Build Coastguard Worker    case GFX11_5:
1837*61046927SAndroid Build Coastguard Worker       /* DCN requires INDEPENDENT_128B_BLOCKS = 0 only on Navi1x. */
1838*61046927SAndroid Build Coastguard Worker       if (info->gfx_level == GFX10 && surf->u.gfx9.color.dcc.independent_128B_blocks)
1839*61046927SAndroid Build Coastguard Worker          return false;
1840*61046927SAndroid Build Coastguard Worker 
1841*61046927SAndroid Build Coastguard Worker       return (!gfx10_DCN_requires_independent_64B_blocks(info, config) ||
1842*61046927SAndroid Build Coastguard Worker               (surf->u.gfx9.color.dcc.independent_64B_blocks &&
1843*61046927SAndroid Build Coastguard Worker                surf->u.gfx9.color.dcc.max_compressed_block_size == V_028C78_MAX_BLOCK_SIZE_64B));
1844*61046927SAndroid Build Coastguard Worker    default:
1845*61046927SAndroid Build Coastguard Worker       unreachable("unhandled chip");
1846*61046927SAndroid Build Coastguard Worker       return false;
1847*61046927SAndroid Build Coastguard Worker    }
1848*61046927SAndroid Build Coastguard Worker }
1849*61046927SAndroid Build Coastguard Worker 
ac_copy_dcc_equation(const struct radeon_info * info,ADDR2_COMPUTE_DCCINFO_OUTPUT * dcc,struct gfx9_meta_equation * equation)1850*61046927SAndroid Build Coastguard Worker static void ac_copy_dcc_equation(const struct radeon_info *info,
1851*61046927SAndroid Build Coastguard Worker                                  ADDR2_COMPUTE_DCCINFO_OUTPUT *dcc,
1852*61046927SAndroid Build Coastguard Worker                                  struct gfx9_meta_equation *equation)
1853*61046927SAndroid Build Coastguard Worker {
1854*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level < GFX12);
1855*61046927SAndroid Build Coastguard Worker 
1856*61046927SAndroid Build Coastguard Worker    equation->meta_block_width = dcc->metaBlkWidth;
1857*61046927SAndroid Build Coastguard Worker    equation->meta_block_height = dcc->metaBlkHeight;
1858*61046927SAndroid Build Coastguard Worker    equation->meta_block_depth = dcc->metaBlkDepth;
1859*61046927SAndroid Build Coastguard Worker 
1860*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX10) {
1861*61046927SAndroid Build Coastguard Worker       /* gfx9_meta_equation doesn't store the first 4 and the last 8 elements. They must be 0. */
1862*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < 4; i++)
1863*61046927SAndroid Build Coastguard Worker          assert(dcc->equation.gfx10_bits[i] == 0);
1864*61046927SAndroid Build Coastguard Worker 
1865*61046927SAndroid Build Coastguard Worker       for (unsigned i = ARRAY_SIZE(equation->u.gfx10_bits) + 4; i < 68; i++)
1866*61046927SAndroid Build Coastguard Worker          assert(dcc->equation.gfx10_bits[i] == 0);
1867*61046927SAndroid Build Coastguard Worker 
1868*61046927SAndroid Build Coastguard Worker       memcpy(equation->u.gfx10_bits, dcc->equation.gfx10_bits + 4,
1869*61046927SAndroid Build Coastguard Worker              sizeof(equation->u.gfx10_bits));
1870*61046927SAndroid Build Coastguard Worker    } else {
1871*61046927SAndroid Build Coastguard Worker       assert(dcc->equation.gfx9.num_bits <= ARRAY_SIZE(equation->u.gfx9.bit));
1872*61046927SAndroid Build Coastguard Worker 
1873*61046927SAndroid Build Coastguard Worker       equation->u.gfx9.num_bits = dcc->equation.gfx9.num_bits;
1874*61046927SAndroid Build Coastguard Worker       equation->u.gfx9.num_pipe_bits = dcc->equation.gfx9.numPipeBits;
1875*61046927SAndroid Build Coastguard Worker       for (unsigned b = 0; b < ARRAY_SIZE(equation->u.gfx9.bit); b++) {
1876*61046927SAndroid Build Coastguard Worker          for (unsigned c = 0; c < ARRAY_SIZE(equation->u.gfx9.bit[b].coord); c++) {
1877*61046927SAndroid Build Coastguard Worker             equation->u.gfx9.bit[b].coord[c].dim = dcc->equation.gfx9.bit[b].coord[c].dim;
1878*61046927SAndroid Build Coastguard Worker             equation->u.gfx9.bit[b].coord[c].ord = dcc->equation.gfx9.bit[b].coord[c].ord;
1879*61046927SAndroid Build Coastguard Worker          }
1880*61046927SAndroid Build Coastguard Worker       }
1881*61046927SAndroid Build Coastguard Worker    }
1882*61046927SAndroid Build Coastguard Worker }
1883*61046927SAndroid Build Coastguard Worker 
ac_copy_cmask_equation(const struct radeon_info * info,ADDR2_COMPUTE_CMASK_INFO_OUTPUT * cmask,struct gfx9_meta_equation * equation)1884*61046927SAndroid Build Coastguard Worker static void ac_copy_cmask_equation(const struct radeon_info *info,
1885*61046927SAndroid Build Coastguard Worker                                    ADDR2_COMPUTE_CMASK_INFO_OUTPUT *cmask,
1886*61046927SAndroid Build Coastguard Worker                                    struct gfx9_meta_equation *equation)
1887*61046927SAndroid Build Coastguard Worker {
1888*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level < GFX11);
1889*61046927SAndroid Build Coastguard Worker 
1890*61046927SAndroid Build Coastguard Worker    equation->meta_block_width = cmask->metaBlkWidth;
1891*61046927SAndroid Build Coastguard Worker    equation->meta_block_height = cmask->metaBlkHeight;
1892*61046927SAndroid Build Coastguard Worker    equation->meta_block_depth = 1;
1893*61046927SAndroid Build Coastguard Worker 
1894*61046927SAndroid Build Coastguard Worker    if (info->gfx_level == GFX9) {
1895*61046927SAndroid Build Coastguard Worker       assert(cmask->equation.gfx9.num_bits <= ARRAY_SIZE(equation->u.gfx9.bit));
1896*61046927SAndroid Build Coastguard Worker 
1897*61046927SAndroid Build Coastguard Worker       equation->u.gfx9.num_bits = cmask->equation.gfx9.num_bits;
1898*61046927SAndroid Build Coastguard Worker       equation->u.gfx9.num_pipe_bits = cmask->equation.gfx9.numPipeBits;
1899*61046927SAndroid Build Coastguard Worker       for (unsigned b = 0; b < ARRAY_SIZE(equation->u.gfx9.bit); b++) {
1900*61046927SAndroid Build Coastguard Worker          for (unsigned c = 0; c < ARRAY_SIZE(equation->u.gfx9.bit[b].coord); c++) {
1901*61046927SAndroid Build Coastguard Worker             equation->u.gfx9.bit[b].coord[c].dim = cmask->equation.gfx9.bit[b].coord[c].dim;
1902*61046927SAndroid Build Coastguard Worker             equation->u.gfx9.bit[b].coord[c].ord = cmask->equation.gfx9.bit[b].coord[c].ord;
1903*61046927SAndroid Build Coastguard Worker          }
1904*61046927SAndroid Build Coastguard Worker       }
1905*61046927SAndroid Build Coastguard Worker    }
1906*61046927SAndroid Build Coastguard Worker }
1907*61046927SAndroid Build Coastguard Worker 
ac_copy_htile_equation(const struct radeon_info * info,ADDR2_COMPUTE_HTILE_INFO_OUTPUT * htile,struct gfx9_meta_equation * equation)1908*61046927SAndroid Build Coastguard Worker static void ac_copy_htile_equation(const struct radeon_info *info,
1909*61046927SAndroid Build Coastguard Worker                                    ADDR2_COMPUTE_HTILE_INFO_OUTPUT *htile,
1910*61046927SAndroid Build Coastguard Worker                                    struct gfx9_meta_equation *equation)
1911*61046927SAndroid Build Coastguard Worker {
1912*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level < GFX12);
1913*61046927SAndroid Build Coastguard Worker 
1914*61046927SAndroid Build Coastguard Worker    equation->meta_block_width = htile->metaBlkWidth;
1915*61046927SAndroid Build Coastguard Worker    equation->meta_block_height = htile->metaBlkHeight;
1916*61046927SAndroid Build Coastguard Worker 
1917*61046927SAndroid Build Coastguard Worker    /* gfx9_meta_equation doesn't store the first 8 and the last 4 elements. They must be 0. */
1918*61046927SAndroid Build Coastguard Worker    for (unsigned i = 0; i < 8; i++)
1919*61046927SAndroid Build Coastguard Worker       assert(htile->equation.gfx10_bits[i] == 0);
1920*61046927SAndroid Build Coastguard Worker 
1921*61046927SAndroid Build Coastguard Worker    for (unsigned i = ARRAY_SIZE(equation->u.gfx10_bits) + 8; i < 72; i++)
1922*61046927SAndroid Build Coastguard Worker       assert(htile->equation.gfx10_bits[i] == 0);
1923*61046927SAndroid Build Coastguard Worker 
1924*61046927SAndroid Build Coastguard Worker    memcpy(equation->u.gfx10_bits, htile->equation.gfx10_bits + 8,
1925*61046927SAndroid Build Coastguard Worker           sizeof(equation->u.gfx10_bits));
1926*61046927SAndroid Build Coastguard Worker }
1927*61046927SAndroid Build Coastguard Worker 
gfx9_compute_miptree(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct ac_surf_config * config,struct radeon_surf * surf,bool compressed,ADDR2_COMPUTE_SURFACE_INFO_INPUT * in)1928*61046927SAndroid Build Coastguard Worker static int gfx9_compute_miptree(struct ac_addrlib *addrlib, const struct radeon_info *info,
1929*61046927SAndroid Build Coastguard Worker                                 const struct ac_surf_config *config, struct radeon_surf *surf,
1930*61046927SAndroid Build Coastguard Worker                                 bool compressed, ADDR2_COMPUTE_SURFACE_INFO_INPUT *in)
1931*61046927SAndroid Build Coastguard Worker {
1932*61046927SAndroid Build Coastguard Worker    ADDR2_MIP_INFO mip_info[RADEON_SURF_MAX_LEVELS] = {0};
1933*61046927SAndroid Build Coastguard Worker    ADDR2_COMPUTE_SURFACE_INFO_OUTPUT out = {0};
1934*61046927SAndroid Build Coastguard Worker    ADDR_E_RETURNCODE ret;
1935*61046927SAndroid Build Coastguard Worker 
1936*61046927SAndroid Build Coastguard Worker    out.size = sizeof(ADDR2_COMPUTE_SURFACE_INFO_OUTPUT);
1937*61046927SAndroid Build Coastguard Worker    out.pMipInfo = mip_info;
1938*61046927SAndroid Build Coastguard Worker 
1939*61046927SAndroid Build Coastguard Worker    ret = Addr2ComputeSurfaceInfo(addrlib->handle, in, &out);
1940*61046927SAndroid Build Coastguard Worker    if (ret != ADDR_OK)
1941*61046927SAndroid Build Coastguard Worker       return ret;
1942*61046927SAndroid Build Coastguard Worker 
1943*61046927SAndroid Build Coastguard Worker    if (in->flags.prt) {
1944*61046927SAndroid Build Coastguard Worker       surf->prt_tile_width = out.blockWidth;
1945*61046927SAndroid Build Coastguard Worker       surf->prt_tile_height = out.blockHeight;
1946*61046927SAndroid Build Coastguard Worker       surf->prt_tile_depth = out.blockSlices;
1947*61046927SAndroid Build Coastguard Worker 
1948*61046927SAndroid Build Coastguard Worker       surf->first_mip_tail_level = out.firstMipIdInTail;
1949*61046927SAndroid Build Coastguard Worker 
1950*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < in->numMipLevels; i++) {
1951*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.prt_level_offset[i] = mip_info[i].macroBlockOffset + mip_info[i].mipTailOffset;
1952*61046927SAndroid Build Coastguard Worker 
1953*61046927SAndroid Build Coastguard Worker          if (info->gfx_level >= GFX10)
1954*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.prt_level_pitch[i] = mip_info[i].pitch;
1955*61046927SAndroid Build Coastguard Worker          else
1956*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.prt_level_pitch[i] = out.mipChainPitch;
1957*61046927SAndroid Build Coastguard Worker       }
1958*61046927SAndroid Build Coastguard Worker    }
1959*61046927SAndroid Build Coastguard Worker 
1960*61046927SAndroid Build Coastguard Worker    surf->thick_tiling = out.blockSlices > 1; /* should be 0 for depth and stencil */
1961*61046927SAndroid Build Coastguard Worker 
1962*61046927SAndroid Build Coastguard Worker    if (in->flags.stencil) {
1963*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.stencil_swizzle_mode = in->swizzleMode;
1964*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.stencil_epitch =
1965*61046927SAndroid Build Coastguard Worker          out.epitchIsHeight ? out.mipChainHeight - 1 : out.mipChainPitch - 1;
1966*61046927SAndroid Build Coastguard Worker       surf->surf_alignment_log2 = MAX2(surf->surf_alignment_log2, util_logbase2(out.baseAlign));
1967*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.stencil_offset = align(surf->surf_size, out.baseAlign);
1968*61046927SAndroid Build Coastguard Worker       surf->surf_size = surf->u.gfx9.zs.stencil_offset + out.surfSize;
1969*61046927SAndroid Build Coastguard Worker       return 0;
1970*61046927SAndroid Build Coastguard Worker    }
1971*61046927SAndroid Build Coastguard Worker 
1972*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.swizzle_mode = in->swizzleMode;
1973*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.epitch = out.epitchIsHeight ? out.mipChainHeight - 1 : out.mipChainPitch - 1;
1974*61046927SAndroid Build Coastguard Worker 
1975*61046927SAndroid Build Coastguard Worker    /* CMASK fast clear uses these even if FMASK isn't allocated.
1976*61046927SAndroid Build Coastguard Worker     * FMASK only supports the Z swizzle modes, whose numbers are multiples of 4.
1977*61046927SAndroid Build Coastguard Worker     */
1978*61046927SAndroid Build Coastguard Worker    if (!in->flags.depth) {
1979*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.fmask_swizzle_mode = surf->u.gfx9.swizzle_mode & ~0x3;
1980*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.fmask_epitch = surf->u.gfx9.epitch;
1981*61046927SAndroid Build Coastguard Worker    }
1982*61046927SAndroid Build Coastguard Worker 
1983*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.surf_slice_size = out.sliceSize;
1984*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.surf_pitch = out.pitch;
1985*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.surf_height = out.height;
1986*61046927SAndroid Build Coastguard Worker    surf->surf_size = out.surfSize;
1987*61046927SAndroid Build Coastguard Worker    surf->surf_alignment_log2 = util_logbase2(out.baseAlign);
1988*61046927SAndroid Build Coastguard Worker 
1989*61046927SAndroid Build Coastguard Worker    const int linear_alignment =
1990*61046927SAndroid Build Coastguard Worker       util_next_power_of_two(LINEAR_PITCH_ALIGNMENT / surf->bpe);
1991*61046927SAndroid Build Coastguard Worker 
1992*61046927SAndroid Build Coastguard Worker    if (!compressed && surf->blk_w > 1 && out.pitch == out.pixelPitch &&
1993*61046927SAndroid Build Coastguard Worker        surf->u.gfx9.swizzle_mode == ADDR_SW_LINEAR &&
1994*61046927SAndroid Build Coastguard Worker        in->numMipLevels == 1) {
1995*61046927SAndroid Build Coastguard Worker       /* Divide surf_pitch (= pitch in pixels) by blk_w to get a
1996*61046927SAndroid Build Coastguard Worker        * pitch in elements instead because that's what the hardware needs
1997*61046927SAndroid Build Coastguard Worker        * in resource descriptors.
1998*61046927SAndroid Build Coastguard Worker        * See the comment in si_descriptors.c.
1999*61046927SAndroid Build Coastguard Worker        */
2000*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.surf_pitch = align(surf->u.gfx9.surf_pitch / surf->blk_w,
2001*61046927SAndroid Build Coastguard Worker                                       linear_alignment);
2002*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.epitch = surf->u.gfx9.surf_pitch - 1;
2003*61046927SAndroid Build Coastguard Worker        /* Adjust surf_slice_size and surf_size to reflect the change made to surf_pitch. */
2004*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.surf_slice_size = (uint64_t)surf->u.gfx9.surf_pitch * out.height * surf->bpe;
2005*61046927SAndroid Build Coastguard Worker       surf->surf_size = surf->u.gfx9.surf_slice_size * in->numSlices;
2006*61046927SAndroid Build Coastguard Worker 
2007*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < in->numMipLevels; i++) {
2008*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.offset[i] = mip_info[i].offset;
2009*61046927SAndroid Build Coastguard Worker          /* Adjust pitch like we did for surf_pitch */
2010*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.pitch[i] = align(mip_info[i].pitch / surf->blk_w,
2011*61046927SAndroid Build Coastguard Worker                                        linear_alignment);
2012*61046927SAndroid Build Coastguard Worker       }
2013*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.base_mip_width = surf->u.gfx9.surf_pitch;
2014*61046927SAndroid Build Coastguard Worker    } else if (in->swizzleMode == ADDR_SW_LINEAR) {
2015*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < in->numMipLevels; i++) {
2016*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.offset[i] = mip_info[i].offset;
2017*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.pitch[i] = mip_info[i].pitch;
2018*61046927SAndroid Build Coastguard Worker       }
2019*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.base_mip_width = surf->u.gfx9.surf_pitch;
2020*61046927SAndroid Build Coastguard Worker    } else {
2021*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.base_mip_width = mip_info[0].pitch;
2022*61046927SAndroid Build Coastguard Worker    }
2023*61046927SAndroid Build Coastguard Worker 
2024*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.base_mip_height = mip_info[0].height;
2025*61046927SAndroid Build Coastguard Worker 
2026*61046927SAndroid Build Coastguard Worker    if (in->flags.depth) {
2027*61046927SAndroid Build Coastguard Worker       assert(in->swizzleMode != ADDR_SW_LINEAR);
2028*61046927SAndroid Build Coastguard Worker 
2029*61046927SAndroid Build Coastguard Worker       if (surf->flags & RADEON_SURF_NO_HTILE)
2030*61046927SAndroid Build Coastguard Worker          return 0;
2031*61046927SAndroid Build Coastguard Worker 
2032*61046927SAndroid Build Coastguard Worker       /* HTILE */
2033*61046927SAndroid Build Coastguard Worker       ADDR2_COMPUTE_HTILE_INFO_INPUT hin = {0};
2034*61046927SAndroid Build Coastguard Worker       ADDR2_COMPUTE_HTILE_INFO_OUTPUT hout = {0};
2035*61046927SAndroid Build Coastguard Worker       ADDR2_META_MIP_INFO meta_mip_info[RADEON_SURF_MAX_LEVELS] = {0};
2036*61046927SAndroid Build Coastguard Worker 
2037*61046927SAndroid Build Coastguard Worker       hin.size = sizeof(ADDR2_COMPUTE_HTILE_INFO_INPUT);
2038*61046927SAndroid Build Coastguard Worker       hout.size = sizeof(ADDR2_COMPUTE_HTILE_INFO_OUTPUT);
2039*61046927SAndroid Build Coastguard Worker       hout.pMipInfo = meta_mip_info;
2040*61046927SAndroid Build Coastguard Worker 
2041*61046927SAndroid Build Coastguard Worker       assert(in->flags.metaPipeUnaligned == 0);
2042*61046927SAndroid Build Coastguard Worker       assert(in->flags.metaRbUnaligned == 0);
2043*61046927SAndroid Build Coastguard Worker 
2044*61046927SAndroid Build Coastguard Worker       hin.hTileFlags.pipeAligned = 1;
2045*61046927SAndroid Build Coastguard Worker       hin.hTileFlags.rbAligned = 1;
2046*61046927SAndroid Build Coastguard Worker       hin.depthFlags = in->flags;
2047*61046927SAndroid Build Coastguard Worker       hin.swizzleMode = in->swizzleMode;
2048*61046927SAndroid Build Coastguard Worker       hin.unalignedWidth = in->width;
2049*61046927SAndroid Build Coastguard Worker       hin.unalignedHeight = in->height;
2050*61046927SAndroid Build Coastguard Worker       hin.numSlices = in->numSlices;
2051*61046927SAndroid Build Coastguard Worker       hin.numMipLevels = in->numMipLevels;
2052*61046927SAndroid Build Coastguard Worker       hin.firstMipIdInTail = out.firstMipIdInTail;
2053*61046927SAndroid Build Coastguard Worker 
2054*61046927SAndroid Build Coastguard Worker       ret = Addr2ComputeHtileInfo(addrlib->handle, &hin, &hout);
2055*61046927SAndroid Build Coastguard Worker       if (ret != ADDR_OK)
2056*61046927SAndroid Build Coastguard Worker          return ret;
2057*61046927SAndroid Build Coastguard Worker 
2058*61046927SAndroid Build Coastguard Worker       surf->meta_size = hout.htileBytes;
2059*61046927SAndroid Build Coastguard Worker       surf->meta_slice_size = hout.sliceSize;
2060*61046927SAndroid Build Coastguard Worker       surf->meta_alignment_log2 = util_logbase2(hout.baseAlign);
2061*61046927SAndroid Build Coastguard Worker       surf->meta_pitch = hout.pitch;
2062*61046927SAndroid Build Coastguard Worker       surf->num_meta_levels = in->numMipLevels;
2063*61046927SAndroid Build Coastguard Worker 
2064*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < in->numMipLevels; i++) {
2065*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.meta_levels[i].offset = meta_mip_info[i].offset;
2066*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.meta_levels[i].size = meta_mip_info[i].sliceSize;
2067*61046927SAndroid Build Coastguard Worker 
2068*61046927SAndroid Build Coastguard Worker          if (meta_mip_info[i].inMiptail) {
2069*61046927SAndroid Build Coastguard Worker             /* GFX10 can only compress the first level
2070*61046927SAndroid Build Coastguard Worker              * in the mip tail.
2071*61046927SAndroid Build Coastguard Worker              */
2072*61046927SAndroid Build Coastguard Worker             surf->num_meta_levels = i + 1;
2073*61046927SAndroid Build Coastguard Worker             break;
2074*61046927SAndroid Build Coastguard Worker          }
2075*61046927SAndroid Build Coastguard Worker       }
2076*61046927SAndroid Build Coastguard Worker 
2077*61046927SAndroid Build Coastguard Worker       if (!surf->num_meta_levels)
2078*61046927SAndroid Build Coastguard Worker          surf->meta_size = 0;
2079*61046927SAndroid Build Coastguard Worker 
2080*61046927SAndroid Build Coastguard Worker       if (info->gfx_level >= GFX10)
2081*61046927SAndroid Build Coastguard Worker          ac_copy_htile_equation(info, &hout, &surf->u.gfx9.zs.htile_equation);
2082*61046927SAndroid Build Coastguard Worker       return 0;
2083*61046927SAndroid Build Coastguard Worker    }
2084*61046927SAndroid Build Coastguard Worker 
2085*61046927SAndroid Build Coastguard Worker    {
2086*61046927SAndroid Build Coastguard Worker       /* Compute tile swizzle for the color surface.
2087*61046927SAndroid Build Coastguard Worker        * All *_X and *_T modes can use the swizzle.
2088*61046927SAndroid Build Coastguard Worker        */
2089*61046927SAndroid Build Coastguard Worker       if (config->info.surf_index && in->swizzleMode >= ADDR_SW_64KB_Z_T && !out.mipChainInTail &&
2090*61046927SAndroid Build Coastguard Worker           !(surf->flags & RADEON_SURF_SHAREABLE) && !in->flags.display) {
2091*61046927SAndroid Build Coastguard Worker          ADDR2_COMPUTE_PIPEBANKXOR_INPUT xin = {0};
2092*61046927SAndroid Build Coastguard Worker          ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT xout = {0};
2093*61046927SAndroid Build Coastguard Worker 
2094*61046927SAndroid Build Coastguard Worker          xin.size = sizeof(ADDR2_COMPUTE_PIPEBANKXOR_INPUT);
2095*61046927SAndroid Build Coastguard Worker          xout.size = sizeof(ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT);
2096*61046927SAndroid Build Coastguard Worker 
2097*61046927SAndroid Build Coastguard Worker          xin.surfIndex = p_atomic_inc_return(config->info.surf_index) - 1;
2098*61046927SAndroid Build Coastguard Worker          xin.flags = in->flags;
2099*61046927SAndroid Build Coastguard Worker          xin.swizzleMode = in->swizzleMode;
2100*61046927SAndroid Build Coastguard Worker          xin.resourceType = in->resourceType;
2101*61046927SAndroid Build Coastguard Worker          xin.format = in->format;
2102*61046927SAndroid Build Coastguard Worker          xin.numSamples = in->numSamples;
2103*61046927SAndroid Build Coastguard Worker          xin.numFrags = in->numFrags;
2104*61046927SAndroid Build Coastguard Worker 
2105*61046927SAndroid Build Coastguard Worker          ret = Addr2ComputePipeBankXor(addrlib->handle, &xin, &xout);
2106*61046927SAndroid Build Coastguard Worker          if (ret != ADDR_OK)
2107*61046927SAndroid Build Coastguard Worker             return ret;
2108*61046927SAndroid Build Coastguard Worker 
2109*61046927SAndroid Build Coastguard Worker          assert(xout.pipeBankXor <= u_bit_consecutive(0, sizeof(surf->tile_swizzle) * 8));
2110*61046927SAndroid Build Coastguard Worker          surf->tile_swizzle = xout.pipeBankXor;
2111*61046927SAndroid Build Coastguard Worker 
2112*61046927SAndroid Build Coastguard Worker          /* Gfx11 should shift it by 10 bits instead of 8, and drivers already shift it by 8 bits,
2113*61046927SAndroid Build Coastguard Worker           * so shift it by 2 bits here.
2114*61046927SAndroid Build Coastguard Worker           */
2115*61046927SAndroid Build Coastguard Worker          if (info->gfx_level >= GFX11)
2116*61046927SAndroid Build Coastguard Worker             surf->tile_swizzle <<= 2;
2117*61046927SAndroid Build Coastguard Worker       }
2118*61046927SAndroid Build Coastguard Worker 
2119*61046927SAndroid Build Coastguard Worker       bool use_dcc = false;
2120*61046927SAndroid Build Coastguard Worker       if (surf->modifier != DRM_FORMAT_MOD_INVALID) {
2121*61046927SAndroid Build Coastguard Worker          use_dcc = ac_modifier_has_dcc(surf->modifier);
2122*61046927SAndroid Build Coastguard Worker       } else {
2123*61046927SAndroid Build Coastguard Worker          use_dcc = info->has_graphics && !(surf->flags & RADEON_SURF_DISABLE_DCC) && !compressed &&
2124*61046927SAndroid Build Coastguard Worker                    !config->is_3d &&
2125*61046927SAndroid Build Coastguard Worker                    is_dcc_supported_by_CB(info, in->swizzleMode) &&
2126*61046927SAndroid Build Coastguard Worker                    (!in->flags.display ||
2127*61046927SAndroid Build Coastguard Worker                     gfx9_is_dcc_supported_by_DCN(info, config, surf, !in->flags.metaRbUnaligned,
2128*61046927SAndroid Build Coastguard Worker                                                  !in->flags.metaPipeUnaligned));
2129*61046927SAndroid Build Coastguard Worker       }
2130*61046927SAndroid Build Coastguard Worker 
2131*61046927SAndroid Build Coastguard Worker       /* DCC */
2132*61046927SAndroid Build Coastguard Worker       if (use_dcc) {
2133*61046927SAndroid Build Coastguard Worker          ADDR2_COMPUTE_DCCINFO_INPUT din = {0};
2134*61046927SAndroid Build Coastguard Worker          ADDR2_COMPUTE_DCCINFO_OUTPUT dout = {0};
2135*61046927SAndroid Build Coastguard Worker          ADDR2_META_MIP_INFO meta_mip_info[RADEON_SURF_MAX_LEVELS] = {0};
2136*61046927SAndroid Build Coastguard Worker 
2137*61046927SAndroid Build Coastguard Worker          din.size = sizeof(ADDR2_COMPUTE_DCCINFO_INPUT);
2138*61046927SAndroid Build Coastguard Worker          dout.size = sizeof(ADDR2_COMPUTE_DCCINFO_OUTPUT);
2139*61046927SAndroid Build Coastguard Worker          dout.pMipInfo = meta_mip_info;
2140*61046927SAndroid Build Coastguard Worker 
2141*61046927SAndroid Build Coastguard Worker          din.dccKeyFlags.pipeAligned = !in->flags.metaPipeUnaligned;
2142*61046927SAndroid Build Coastguard Worker          din.dccKeyFlags.rbAligned = !in->flags.metaRbUnaligned;
2143*61046927SAndroid Build Coastguard Worker          din.resourceType = in->resourceType;
2144*61046927SAndroid Build Coastguard Worker          din.swizzleMode = in->swizzleMode;
2145*61046927SAndroid Build Coastguard Worker          din.bpp = in->bpp;
2146*61046927SAndroid Build Coastguard Worker          din.unalignedWidth = in->width;
2147*61046927SAndroid Build Coastguard Worker          din.unalignedHeight = in->height;
2148*61046927SAndroid Build Coastguard Worker          din.numSlices = in->numSlices;
2149*61046927SAndroid Build Coastguard Worker          din.numFrags = in->numFrags;
2150*61046927SAndroid Build Coastguard Worker          din.numMipLevels = in->numMipLevels;
2151*61046927SAndroid Build Coastguard Worker          din.dataSurfaceSize = out.surfSize;
2152*61046927SAndroid Build Coastguard Worker          din.firstMipIdInTail = out.firstMipIdInTail;
2153*61046927SAndroid Build Coastguard Worker 
2154*61046927SAndroid Build Coastguard Worker          if (info->gfx_level == GFX9)
2155*61046927SAndroid Build Coastguard Worker             simple_mtx_lock(&addrlib->lock);
2156*61046927SAndroid Build Coastguard Worker          ret = Addr2ComputeDccInfo(addrlib->handle, &din, &dout);
2157*61046927SAndroid Build Coastguard Worker          if (info->gfx_level == GFX9)
2158*61046927SAndroid Build Coastguard Worker             simple_mtx_unlock(&addrlib->lock);
2159*61046927SAndroid Build Coastguard Worker 
2160*61046927SAndroid Build Coastguard Worker          if (ret != ADDR_OK)
2161*61046927SAndroid Build Coastguard Worker             return ret;
2162*61046927SAndroid Build Coastguard Worker 
2163*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc.rb_aligned = din.dccKeyFlags.rbAligned;
2164*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc.pipe_aligned = din.dccKeyFlags.pipeAligned;
2165*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc_block_width = dout.compressBlkWidth;
2166*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc_block_height = dout.compressBlkHeight;
2167*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc_block_depth = dout.compressBlkDepth;
2168*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc_pitch_max = dout.pitch - 1;
2169*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc_height = dout.height;
2170*61046927SAndroid Build Coastguard Worker          surf->meta_size = dout.dccRamSize;
2171*61046927SAndroid Build Coastguard Worker          surf->meta_slice_size = dout.dccRamSliceSize;
2172*61046927SAndroid Build Coastguard Worker          surf->meta_alignment_log2 = util_logbase2(dout.dccRamBaseAlign);
2173*61046927SAndroid Build Coastguard Worker          surf->num_meta_levels = in->numMipLevels;
2174*61046927SAndroid Build Coastguard Worker 
2175*61046927SAndroid Build Coastguard Worker          /* Disable DCC for levels that are in the mip tail.
2176*61046927SAndroid Build Coastguard Worker           *
2177*61046927SAndroid Build Coastguard Worker           * There are two issues that this is intended to
2178*61046927SAndroid Build Coastguard Worker           * address:
2179*61046927SAndroid Build Coastguard Worker           *
2180*61046927SAndroid Build Coastguard Worker           * 1. Multiple mip levels may share a cache line. This
2181*61046927SAndroid Build Coastguard Worker           *    can lead to corruption when switching between
2182*61046927SAndroid Build Coastguard Worker           *    rendering to different mip levels because the
2183*61046927SAndroid Build Coastguard Worker           *    RBs don't maintain coherency.
2184*61046927SAndroid Build Coastguard Worker           *
2185*61046927SAndroid Build Coastguard Worker           * 2. Texturing with metadata after rendering sometimes
2186*61046927SAndroid Build Coastguard Worker           *    fails with corruption, probably for a similar
2187*61046927SAndroid Build Coastguard Worker           *    reason.
2188*61046927SAndroid Build Coastguard Worker           *
2189*61046927SAndroid Build Coastguard Worker           * Working around these issues for all levels in the
2190*61046927SAndroid Build Coastguard Worker           * mip tail may be overly conservative, but it's what
2191*61046927SAndroid Build Coastguard Worker           * Vulkan does.
2192*61046927SAndroid Build Coastguard Worker           *
2193*61046927SAndroid Build Coastguard Worker           * Alternative solutions that also work but are worse:
2194*61046927SAndroid Build Coastguard Worker           * - Disable DCC entirely.
2195*61046927SAndroid Build Coastguard Worker           * - Flush the L2 cache after rendering.
2196*61046927SAndroid Build Coastguard Worker           */
2197*61046927SAndroid Build Coastguard Worker          for (unsigned i = 0; i < in->numMipLevels; i++) {
2198*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.meta_levels[i].offset = meta_mip_info[i].offset;
2199*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.meta_levels[i].size = meta_mip_info[i].sliceSize;
2200*61046927SAndroid Build Coastguard Worker 
2201*61046927SAndroid Build Coastguard Worker             if (meta_mip_info[i].inMiptail) {
2202*61046927SAndroid Build Coastguard Worker                /* GFX10 can only compress the first level
2203*61046927SAndroid Build Coastguard Worker                 * in the mip tail.
2204*61046927SAndroid Build Coastguard Worker                 *
2205*61046927SAndroid Build Coastguard Worker                 * TODO: Try to do the same thing for gfx9
2206*61046927SAndroid Build Coastguard Worker                 *       if there are no regressions.
2207*61046927SAndroid Build Coastguard Worker                 */
2208*61046927SAndroid Build Coastguard Worker                if (info->gfx_level >= GFX10)
2209*61046927SAndroid Build Coastguard Worker                   surf->num_meta_levels = i + 1;
2210*61046927SAndroid Build Coastguard Worker                else
2211*61046927SAndroid Build Coastguard Worker                   surf->num_meta_levels = i;
2212*61046927SAndroid Build Coastguard Worker                break;
2213*61046927SAndroid Build Coastguard Worker             }
2214*61046927SAndroid Build Coastguard Worker          }
2215*61046927SAndroid Build Coastguard Worker 
2216*61046927SAndroid Build Coastguard Worker          if (!surf->num_meta_levels)
2217*61046927SAndroid Build Coastguard Worker             surf->meta_size = 0;
2218*61046927SAndroid Build Coastguard Worker 
2219*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.display_dcc_size = surf->meta_size;
2220*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.display_dcc_alignment_log2 = surf->meta_alignment_log2;
2221*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.display_dcc_pitch_max = surf->u.gfx9.color.dcc_pitch_max;
2222*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.display_dcc_height = surf->u.gfx9.color.dcc_height;
2223*61046927SAndroid Build Coastguard Worker 
2224*61046927SAndroid Build Coastguard Worker          if (in->resourceType == ADDR_RSRC_TEX_2D)
2225*61046927SAndroid Build Coastguard Worker             ac_copy_dcc_equation(info, &dout, &surf->u.gfx9.color.dcc_equation);
2226*61046927SAndroid Build Coastguard Worker 
2227*61046927SAndroid Build Coastguard Worker          /* Compute displayable DCC. */
2228*61046927SAndroid Build Coastguard Worker          if (((in->flags.display && info->use_display_dcc_with_retile_blit) ||
2229*61046927SAndroid Build Coastguard Worker               ac_modifier_has_dcc_retile(surf->modifier)) && surf->num_meta_levels) {
2230*61046927SAndroid Build Coastguard Worker             /* Compute displayable DCC info. */
2231*61046927SAndroid Build Coastguard Worker             din.dccKeyFlags.pipeAligned = 0;
2232*61046927SAndroid Build Coastguard Worker             din.dccKeyFlags.rbAligned = 0;
2233*61046927SAndroid Build Coastguard Worker 
2234*61046927SAndroid Build Coastguard Worker             assert(din.numSlices == 1);
2235*61046927SAndroid Build Coastguard Worker             assert(din.numMipLevels == 1);
2236*61046927SAndroid Build Coastguard Worker             assert(din.numFrags == 1);
2237*61046927SAndroid Build Coastguard Worker             assert(surf->tile_swizzle == 0);
2238*61046927SAndroid Build Coastguard Worker             assert(surf->u.gfx9.color.dcc.pipe_aligned || surf->u.gfx9.color.dcc.rb_aligned);
2239*61046927SAndroid Build Coastguard Worker 
2240*61046927SAndroid Build Coastguard Worker             if (info->gfx_level == GFX9)
2241*61046927SAndroid Build Coastguard Worker                simple_mtx_lock(&addrlib->lock);
2242*61046927SAndroid Build Coastguard Worker             ret = Addr2ComputeDccInfo(addrlib->handle, &din, &dout);
2243*61046927SAndroid Build Coastguard Worker             if (info->gfx_level == GFX9)
2244*61046927SAndroid Build Coastguard Worker                simple_mtx_unlock(&addrlib->lock);
2245*61046927SAndroid Build Coastguard Worker 
2246*61046927SAndroid Build Coastguard Worker             if (ret != ADDR_OK)
2247*61046927SAndroid Build Coastguard Worker                return ret;
2248*61046927SAndroid Build Coastguard Worker 
2249*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.display_dcc_size = dout.dccRamSize;
2250*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.display_dcc_alignment_log2 = util_logbase2(dout.dccRamBaseAlign);
2251*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.display_dcc_pitch_max = dout.pitch - 1;
2252*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.display_dcc_height = dout.height;
2253*61046927SAndroid Build Coastguard Worker             assert(surf->u.gfx9.color.display_dcc_size <= surf->meta_size);
2254*61046927SAndroid Build Coastguard Worker 
2255*61046927SAndroid Build Coastguard Worker             ac_copy_dcc_equation(info, &dout, &surf->u.gfx9.color.display_dcc_equation);
2256*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.display_equation_valid = true;
2257*61046927SAndroid Build Coastguard Worker          }
2258*61046927SAndroid Build Coastguard Worker       }
2259*61046927SAndroid Build Coastguard Worker 
2260*61046927SAndroid Build Coastguard Worker       /* FMASK (it doesn't exist on GFX11) */
2261*61046927SAndroid Build Coastguard Worker       if (info->gfx_level <= GFX10_3 && info->has_graphics &&
2262*61046927SAndroid Build Coastguard Worker           in->numSamples > 1 && !(surf->flags & RADEON_SURF_NO_FMASK)) {
2263*61046927SAndroid Build Coastguard Worker          ADDR2_COMPUTE_FMASK_INFO_INPUT fin = {0};
2264*61046927SAndroid Build Coastguard Worker          ADDR2_COMPUTE_FMASK_INFO_OUTPUT fout = {0};
2265*61046927SAndroid Build Coastguard Worker 
2266*61046927SAndroid Build Coastguard Worker          fin.size = sizeof(ADDR2_COMPUTE_FMASK_INFO_INPUT);
2267*61046927SAndroid Build Coastguard Worker          fout.size = sizeof(ADDR2_COMPUTE_FMASK_INFO_OUTPUT);
2268*61046927SAndroid Build Coastguard Worker 
2269*61046927SAndroid Build Coastguard Worker          ret = gfx9_get_preferred_swizzle_mode(addrlib->handle, info, surf, in, true, &fin.swizzleMode);
2270*61046927SAndroid Build Coastguard Worker          if (ret != ADDR_OK)
2271*61046927SAndroid Build Coastguard Worker             return ret;
2272*61046927SAndroid Build Coastguard Worker 
2273*61046927SAndroid Build Coastguard Worker          fin.unalignedWidth = in->width;
2274*61046927SAndroid Build Coastguard Worker          fin.unalignedHeight = in->height;
2275*61046927SAndroid Build Coastguard Worker          fin.numSlices = in->numSlices;
2276*61046927SAndroid Build Coastguard Worker          fin.numSamples = in->numSamples;
2277*61046927SAndroid Build Coastguard Worker          fin.numFrags = in->numFrags;
2278*61046927SAndroid Build Coastguard Worker 
2279*61046927SAndroid Build Coastguard Worker          ret = Addr2ComputeFmaskInfo(addrlib->handle, &fin, &fout);
2280*61046927SAndroid Build Coastguard Worker          if (ret != ADDR_OK)
2281*61046927SAndroid Build Coastguard Worker             return ret;
2282*61046927SAndroid Build Coastguard Worker 
2283*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.fmask_swizzle_mode = fin.swizzleMode;
2284*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.fmask_epitch = fout.pitch - 1;
2285*61046927SAndroid Build Coastguard Worker          surf->fmask_size = fout.fmaskBytes;
2286*61046927SAndroid Build Coastguard Worker          surf->fmask_alignment_log2 = util_logbase2(fout.baseAlign);
2287*61046927SAndroid Build Coastguard Worker          surf->fmask_slice_size = fout.sliceSize;
2288*61046927SAndroid Build Coastguard Worker 
2289*61046927SAndroid Build Coastguard Worker          /* Compute tile swizzle for the FMASK surface. */
2290*61046927SAndroid Build Coastguard Worker          if (config->info.fmask_surf_index && fin.swizzleMode >= ADDR_SW_64KB_Z_T &&
2291*61046927SAndroid Build Coastguard Worker              !(surf->flags & RADEON_SURF_SHAREABLE)) {
2292*61046927SAndroid Build Coastguard Worker             ADDR2_COMPUTE_PIPEBANKXOR_INPUT xin = {0};
2293*61046927SAndroid Build Coastguard Worker             ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT xout = {0};
2294*61046927SAndroid Build Coastguard Worker 
2295*61046927SAndroid Build Coastguard Worker             xin.size = sizeof(ADDR2_COMPUTE_PIPEBANKXOR_INPUT);
2296*61046927SAndroid Build Coastguard Worker             xout.size = sizeof(ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT);
2297*61046927SAndroid Build Coastguard Worker 
2298*61046927SAndroid Build Coastguard Worker             /* This counter starts from 1 instead of 0. */
2299*61046927SAndroid Build Coastguard Worker             xin.surfIndex = p_atomic_inc_return(config->info.fmask_surf_index);
2300*61046927SAndroid Build Coastguard Worker             xin.flags = in->flags;
2301*61046927SAndroid Build Coastguard Worker             xin.swizzleMode = fin.swizzleMode;
2302*61046927SAndroid Build Coastguard Worker             xin.resourceType = in->resourceType;
2303*61046927SAndroid Build Coastguard Worker             xin.format = in->format;
2304*61046927SAndroid Build Coastguard Worker             xin.numSamples = in->numSamples;
2305*61046927SAndroid Build Coastguard Worker             xin.numFrags = in->numFrags;
2306*61046927SAndroid Build Coastguard Worker 
2307*61046927SAndroid Build Coastguard Worker             ret = Addr2ComputePipeBankXor(addrlib->handle, &xin, &xout);
2308*61046927SAndroid Build Coastguard Worker             if (ret != ADDR_OK)
2309*61046927SAndroid Build Coastguard Worker                return ret;
2310*61046927SAndroid Build Coastguard Worker 
2311*61046927SAndroid Build Coastguard Worker             assert(xout.pipeBankXor <= u_bit_consecutive(0, sizeof(surf->fmask_tile_swizzle) * 8));
2312*61046927SAndroid Build Coastguard Worker             surf->fmask_tile_swizzle = xout.pipeBankXor;
2313*61046927SAndroid Build Coastguard Worker          }
2314*61046927SAndroid Build Coastguard Worker       }
2315*61046927SAndroid Build Coastguard Worker 
2316*61046927SAndroid Build Coastguard Worker       /* CMASK -- on GFX10 only for FMASK (and it doesn't exist on GFX11) */
2317*61046927SAndroid Build Coastguard Worker       if (info->gfx_level <= GFX10_3 && info->has_graphics &&
2318*61046927SAndroid Build Coastguard Worker           in->swizzleMode != ADDR_SW_LINEAR && in->resourceType == ADDR_RSRC_TEX_2D &&
2319*61046927SAndroid Build Coastguard Worker           ((info->gfx_level <= GFX9 && in->numSamples == 1 && in->flags.metaPipeUnaligned == 0 &&
2320*61046927SAndroid Build Coastguard Worker             in->flags.metaRbUnaligned == 0) ||
2321*61046927SAndroid Build Coastguard Worker            (surf->fmask_size && in->numSamples >= 2))) {
2322*61046927SAndroid Build Coastguard Worker          ADDR2_COMPUTE_CMASK_INFO_INPUT cin = {0};
2323*61046927SAndroid Build Coastguard Worker          ADDR2_COMPUTE_CMASK_INFO_OUTPUT cout = {0};
2324*61046927SAndroid Build Coastguard Worker          ADDR2_META_MIP_INFO meta_mip_info[RADEON_SURF_MAX_LEVELS] = {0};
2325*61046927SAndroid Build Coastguard Worker 
2326*61046927SAndroid Build Coastguard Worker          cin.size = sizeof(ADDR2_COMPUTE_CMASK_INFO_INPUT);
2327*61046927SAndroid Build Coastguard Worker          cout.size = sizeof(ADDR2_COMPUTE_CMASK_INFO_OUTPUT);
2328*61046927SAndroid Build Coastguard Worker          cout.pMipInfo = meta_mip_info;
2329*61046927SAndroid Build Coastguard Worker 
2330*61046927SAndroid Build Coastguard Worker          assert(in->flags.metaPipeUnaligned == 0);
2331*61046927SAndroid Build Coastguard Worker          assert(in->flags.metaRbUnaligned == 0);
2332*61046927SAndroid Build Coastguard Worker 
2333*61046927SAndroid Build Coastguard Worker          cin.cMaskFlags.pipeAligned = 1;
2334*61046927SAndroid Build Coastguard Worker          cin.cMaskFlags.rbAligned = 1;
2335*61046927SAndroid Build Coastguard Worker          cin.resourceType = in->resourceType;
2336*61046927SAndroid Build Coastguard Worker          cin.unalignedWidth = in->width;
2337*61046927SAndroid Build Coastguard Worker          cin.unalignedHeight = in->height;
2338*61046927SAndroid Build Coastguard Worker          cin.numSlices = in->numSlices;
2339*61046927SAndroid Build Coastguard Worker          cin.numMipLevels = in->numMipLevels;
2340*61046927SAndroid Build Coastguard Worker          cin.firstMipIdInTail = out.firstMipIdInTail;
2341*61046927SAndroid Build Coastguard Worker 
2342*61046927SAndroid Build Coastguard Worker          if (in->numSamples > 1)
2343*61046927SAndroid Build Coastguard Worker             cin.swizzleMode = surf->u.gfx9.color.fmask_swizzle_mode;
2344*61046927SAndroid Build Coastguard Worker          else
2345*61046927SAndroid Build Coastguard Worker             cin.swizzleMode = in->swizzleMode;
2346*61046927SAndroid Build Coastguard Worker 
2347*61046927SAndroid Build Coastguard Worker          if (info->gfx_level == GFX9)
2348*61046927SAndroid Build Coastguard Worker             simple_mtx_lock(&addrlib->lock);
2349*61046927SAndroid Build Coastguard Worker          ret = Addr2ComputeCmaskInfo(addrlib->handle, &cin, &cout);
2350*61046927SAndroid Build Coastguard Worker          if (info->gfx_level == GFX9)
2351*61046927SAndroid Build Coastguard Worker             simple_mtx_unlock(&addrlib->lock);
2352*61046927SAndroid Build Coastguard Worker 
2353*61046927SAndroid Build Coastguard Worker          if (ret != ADDR_OK)
2354*61046927SAndroid Build Coastguard Worker             return ret;
2355*61046927SAndroid Build Coastguard Worker 
2356*61046927SAndroid Build Coastguard Worker          surf->cmask_size = cout.cmaskBytes;
2357*61046927SAndroid Build Coastguard Worker          surf->cmask_alignment_log2 = util_logbase2(cout.baseAlign);
2358*61046927SAndroid Build Coastguard Worker          surf->cmask_slice_size = cout.sliceSize;
2359*61046927SAndroid Build Coastguard Worker          surf->cmask_pitch = cout.pitch;
2360*61046927SAndroid Build Coastguard Worker          surf->cmask_height = cout.height;
2361*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.cmask_level0.offset = meta_mip_info[0].offset;
2362*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.cmask_level0.size = meta_mip_info[0].sliceSize;
2363*61046927SAndroid Build Coastguard Worker 
2364*61046927SAndroid Build Coastguard Worker          ac_copy_cmask_equation(info, &cout, &surf->u.gfx9.color.cmask_equation);
2365*61046927SAndroid Build Coastguard Worker       }
2366*61046927SAndroid Build Coastguard Worker    }
2367*61046927SAndroid Build Coastguard Worker 
2368*61046927SAndroid Build Coastguard Worker    return 0;
2369*61046927SAndroid Build Coastguard Worker }
2370*61046927SAndroid Build Coastguard Worker 
gfx9_compute_surface(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct ac_surf_config * config,enum radeon_surf_mode mode,struct radeon_surf * surf)2371*61046927SAndroid Build Coastguard Worker static int gfx9_compute_surface(struct ac_addrlib *addrlib, const struct radeon_info *info,
2372*61046927SAndroid Build Coastguard Worker                                 const struct ac_surf_config *config, enum radeon_surf_mode mode,
2373*61046927SAndroid Build Coastguard Worker                                 struct radeon_surf *surf)
2374*61046927SAndroid Build Coastguard Worker {
2375*61046927SAndroid Build Coastguard Worker    bool compressed;
2376*61046927SAndroid Build Coastguard Worker    ADDR2_COMPUTE_SURFACE_INFO_INPUT AddrSurfInfoIn = {0};
2377*61046927SAndroid Build Coastguard Worker    int r;
2378*61046927SAndroid Build Coastguard Worker 
2379*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.size = sizeof(ADDR2_COMPUTE_SURFACE_INFO_INPUT);
2380*61046927SAndroid Build Coastguard Worker 
2381*61046927SAndroid Build Coastguard Worker    compressed = surf->blk_w == 4 && surf->blk_h == 4;
2382*61046927SAndroid Build Coastguard Worker 
2383*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.format = bpe_to_format(surf);
2384*61046927SAndroid Build Coastguard Worker    if (!compressed)
2385*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.bpp = surf->bpe * 8;
2386*61046927SAndroid Build Coastguard Worker 
2387*61046927SAndroid Build Coastguard Worker    bool is_color_surface = !(surf->flags & RADEON_SURF_Z_OR_SBUFFER);
2388*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.color = is_color_surface && !(surf->flags & RADEON_SURF_NO_RENDER_TARGET);
2389*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.depth = (surf->flags & RADEON_SURF_ZBUFFER) != 0;
2390*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.display = get_display_flag(config, surf);
2391*61046927SAndroid Build Coastguard Worker    /* flags.texture currently refers to TC-compatible HTILE */
2392*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.texture = (is_color_surface && !(surf->flags & RADEON_SURF_NO_TEXTURE)) ||
2393*61046927SAndroid Build Coastguard Worker                                   (surf->flags & RADEON_SURF_TC_COMPATIBLE_HTILE);
2394*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.opt4space = 1;
2395*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.prt = (surf->flags & RADEON_SURF_PRT) != 0;
2396*61046927SAndroid Build Coastguard Worker 
2397*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.numMipLevels = config->info.levels;
2398*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.numSamples = MAX2(1, config->info.samples);
2399*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.numFrags = AddrSurfInfoIn.numSamples;
2400*61046927SAndroid Build Coastguard Worker 
2401*61046927SAndroid Build Coastguard Worker    if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER))
2402*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.numFrags = MAX2(1, config->info.storage_samples);
2403*61046927SAndroid Build Coastguard Worker 
2404*61046927SAndroid Build Coastguard Worker    /* GFX9 doesn't support 1D depth textures, so allocate all 1D textures
2405*61046927SAndroid Build Coastguard Worker     * as 2D to avoid having shader variants for 1D vs 2D, so all shaders
2406*61046927SAndroid Build Coastguard Worker     * must sample 1D textures as 2D. */
2407*61046927SAndroid Build Coastguard Worker    if (config->is_3d)
2408*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.resourceType = ADDR_RSRC_TEX_3D;
2409*61046927SAndroid Build Coastguard Worker    else if (info->gfx_level != GFX9 && config->is_1d)
2410*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.resourceType = ADDR_RSRC_TEX_1D;
2411*61046927SAndroid Build Coastguard Worker    else
2412*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.resourceType = ADDR_RSRC_TEX_2D;
2413*61046927SAndroid Build Coastguard Worker 
2414*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.width = config->info.width;
2415*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.height = config->info.height;
2416*61046927SAndroid Build Coastguard Worker 
2417*61046927SAndroid Build Coastguard Worker    if (config->is_3d)
2418*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.numSlices = config->info.depth;
2419*61046927SAndroid Build Coastguard Worker    else if (config->is_cube)
2420*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.numSlices = 6;
2421*61046927SAndroid Build Coastguard Worker    else
2422*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.numSlices = config->info.array_size;
2423*61046927SAndroid Build Coastguard Worker 
2424*61046927SAndroid Build Coastguard Worker    /* This is propagated to DCC. It must be 0 for HTILE and CMASK. */
2425*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.metaPipeUnaligned = 0;
2426*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.metaRbUnaligned = 0;
2427*61046927SAndroid Build Coastguard Worker 
2428*61046927SAndroid Build Coastguard Worker    if (ac_modifier_has_dcc(surf->modifier)) {
2429*61046927SAndroid Build Coastguard Worker       ac_modifier_fill_dcc_params(surf->modifier, surf, &AddrSurfInfoIn);
2430*61046927SAndroid Build Coastguard Worker    } else if (!AddrSurfInfoIn.flags.depth && !AddrSurfInfoIn.flags.stencil) {
2431*61046927SAndroid Build Coastguard Worker       /* Optimal values for the L2 cache. */
2432*61046927SAndroid Build Coastguard Worker       /* Don't change the DCC settings for imported buffers - they might differ. */
2433*61046927SAndroid Build Coastguard Worker       if (!(surf->flags & RADEON_SURF_IMPORTED)) {
2434*61046927SAndroid Build Coastguard Worker          if (info->gfx_level >= GFX11_5) {
2435*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.independent_64B_blocks = 0;
2436*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.independent_128B_blocks = 1;
2437*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.max_compressed_block_size = V_028C78_MAX_BLOCK_SIZE_256B;
2438*61046927SAndroid Build Coastguard Worker          } else if (info->gfx_level >= GFX10) {
2439*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.independent_64B_blocks = 0;
2440*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.independent_128B_blocks = 1;
2441*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.max_compressed_block_size = V_028C78_MAX_BLOCK_SIZE_128B;
2442*61046927SAndroid Build Coastguard Worker          } else if (info->gfx_level == GFX9) {
2443*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.independent_64B_blocks = 1;
2444*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.independent_128B_blocks = 0;
2445*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.color.dcc.max_compressed_block_size = V_028C78_MAX_BLOCK_SIZE_64B;
2446*61046927SAndroid Build Coastguard Worker          }
2447*61046927SAndroid Build Coastguard Worker       }
2448*61046927SAndroid Build Coastguard Worker 
2449*61046927SAndroid Build Coastguard Worker       if (AddrSurfInfoIn.flags.display) {
2450*61046927SAndroid Build Coastguard Worker          /* The display hardware can only read DCC with RB_ALIGNED=0 and
2451*61046927SAndroid Build Coastguard Worker           * PIPE_ALIGNED=0. PIPE_ALIGNED really means L2CACHE_ALIGNED.
2452*61046927SAndroid Build Coastguard Worker           *
2453*61046927SAndroid Build Coastguard Worker           * The CB block requires RB_ALIGNED=1 except 1 RB chips.
2454*61046927SAndroid Build Coastguard Worker           * PIPE_ALIGNED is optional, but PIPE_ALIGNED=0 requires L2 flushes
2455*61046927SAndroid Build Coastguard Worker           * after rendering, so PIPE_ALIGNED=1 is recommended.
2456*61046927SAndroid Build Coastguard Worker           */
2457*61046927SAndroid Build Coastguard Worker          if (info->use_display_dcc_unaligned) {
2458*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.flags.metaPipeUnaligned = 1;
2459*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.flags.metaRbUnaligned = 1;
2460*61046927SAndroid Build Coastguard Worker          }
2461*61046927SAndroid Build Coastguard Worker 
2462*61046927SAndroid Build Coastguard Worker          /* Adjust DCC settings to meet DCN requirements. */
2463*61046927SAndroid Build Coastguard Worker          /* Don't change the DCC settings for imported buffers - they might differ. */
2464*61046927SAndroid Build Coastguard Worker          if (!(surf->flags & RADEON_SURF_IMPORTED) &&
2465*61046927SAndroid Build Coastguard Worker              (info->use_display_dcc_unaligned || info->use_display_dcc_with_retile_blit)) {
2466*61046927SAndroid Build Coastguard Worker             /* Only Navi12/14 support independent 64B blocks in L2,
2467*61046927SAndroid Build Coastguard Worker              * but without DCC image stores.
2468*61046927SAndroid Build Coastguard Worker              */
2469*61046927SAndroid Build Coastguard Worker             if (info->family == CHIP_NAVI12 || info->family == CHIP_NAVI14) {
2470*61046927SAndroid Build Coastguard Worker                surf->u.gfx9.color.dcc.independent_64B_blocks = 1;
2471*61046927SAndroid Build Coastguard Worker                surf->u.gfx9.color.dcc.independent_128B_blocks = 0;
2472*61046927SAndroid Build Coastguard Worker                surf->u.gfx9.color.dcc.max_compressed_block_size = V_028C78_MAX_BLOCK_SIZE_64B;
2473*61046927SAndroid Build Coastguard Worker             }
2474*61046927SAndroid Build Coastguard Worker 
2475*61046927SAndroid Build Coastguard Worker             if ((info->gfx_level >= GFX10_3 && info->family <= CHIP_REMBRANDT) ||
2476*61046927SAndroid Build Coastguard Worker                 /* Newer chips will skip this when possible to get better performance.
2477*61046927SAndroid Build Coastguard Worker                  * This is also possible for other gfx10.3 chips, but is disabled for
2478*61046927SAndroid Build Coastguard Worker                  * interoperability between different Mesa versions.
2479*61046927SAndroid Build Coastguard Worker                  */
2480*61046927SAndroid Build Coastguard Worker                 (info->family > CHIP_REMBRANDT &&
2481*61046927SAndroid Build Coastguard Worker                  gfx10_DCN_requires_independent_64B_blocks(info, config))) {
2482*61046927SAndroid Build Coastguard Worker                surf->u.gfx9.color.dcc.independent_64B_blocks = 1;
2483*61046927SAndroid Build Coastguard Worker                surf->u.gfx9.color.dcc.independent_128B_blocks = 1;
2484*61046927SAndroid Build Coastguard Worker                surf->u.gfx9.color.dcc.max_compressed_block_size = V_028C78_MAX_BLOCK_SIZE_64B;
2485*61046927SAndroid Build Coastguard Worker             }
2486*61046927SAndroid Build Coastguard Worker          }
2487*61046927SAndroid Build Coastguard Worker       }
2488*61046927SAndroid Build Coastguard Worker    }
2489*61046927SAndroid Build Coastguard Worker 
2490*61046927SAndroid Build Coastguard Worker    if (surf->modifier == DRM_FORMAT_MOD_INVALID) {
2491*61046927SAndroid Build Coastguard Worker       switch (mode) {
2492*61046927SAndroid Build Coastguard Worker       case RADEON_SURF_MODE_LINEAR_ALIGNED:
2493*61046927SAndroid Build Coastguard Worker          assert(config->info.samples <= 1);
2494*61046927SAndroid Build Coastguard Worker          assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
2495*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.swizzleMode = ADDR_SW_LINEAR;
2496*61046927SAndroid Build Coastguard Worker          break;
2497*61046927SAndroid Build Coastguard Worker 
2498*61046927SAndroid Build Coastguard Worker       case RADEON_SURF_MODE_1D:
2499*61046927SAndroid Build Coastguard Worker       case RADEON_SURF_MODE_2D:
2500*61046927SAndroid Build Coastguard Worker          if (surf->flags & RADEON_SURF_IMPORTED ||
2501*61046927SAndroid Build Coastguard Worker              (info->gfx_level >= GFX10 && surf->flags & RADEON_SURF_FORCE_SWIZZLE_MODE)) {
2502*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.swizzleMode = surf->u.gfx9.swizzle_mode;
2503*61046927SAndroid Build Coastguard Worker             break;
2504*61046927SAndroid Build Coastguard Worker          }
2505*61046927SAndroid Build Coastguard Worker 
2506*61046927SAndroid Build Coastguard Worker          /* On GFX11, the only allowed swizzle mode for VRS rate images is
2507*61046927SAndroid Build Coastguard Worker           * 64KB_R_X.
2508*61046927SAndroid Build Coastguard Worker           */
2509*61046927SAndroid Build Coastguard Worker          if (info->gfx_level >= GFX11 && surf->flags & RADEON_SURF_VRS_RATE) {
2510*61046927SAndroid Build Coastguard Worker             AddrSurfInfoIn.swizzleMode = ADDR_SW_64KB_R_X;
2511*61046927SAndroid Build Coastguard Worker             break;
2512*61046927SAndroid Build Coastguard Worker          }
2513*61046927SAndroid Build Coastguard Worker 
2514*61046927SAndroid Build Coastguard Worker          r = gfx9_get_preferred_swizzle_mode(addrlib->handle, info, surf, &AddrSurfInfoIn, false,
2515*61046927SAndroid Build Coastguard Worker                                              &AddrSurfInfoIn.swizzleMode);
2516*61046927SAndroid Build Coastguard Worker          if (r)
2517*61046927SAndroid Build Coastguard Worker             return r;
2518*61046927SAndroid Build Coastguard Worker          break;
2519*61046927SAndroid Build Coastguard Worker 
2520*61046927SAndroid Build Coastguard Worker       default:
2521*61046927SAndroid Build Coastguard Worker          assert(0);
2522*61046927SAndroid Build Coastguard Worker       }
2523*61046927SAndroid Build Coastguard Worker    } else {
2524*61046927SAndroid Build Coastguard Worker       /* We have a valid and required modifier here. */
2525*61046927SAndroid Build Coastguard Worker 
2526*61046927SAndroid Build Coastguard Worker       assert(!compressed);
2527*61046927SAndroid Build Coastguard Worker       assert(!ac_modifier_has_dcc(surf->modifier) ||
2528*61046927SAndroid Build Coastguard Worker              !(surf->flags & RADEON_SURF_DISABLE_DCC));
2529*61046927SAndroid Build Coastguard Worker 
2530*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.swizzleMode = ac_get_modifier_swizzle_mode(info->gfx_level, surf->modifier);
2531*61046927SAndroid Build Coastguard Worker    }
2532*61046927SAndroid Build Coastguard Worker 
2533*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.resource_type = (enum gfx9_resource_type)AddrSurfInfoIn.resourceType;
2534*61046927SAndroid Build Coastguard Worker    surf->has_stencil = !!(surf->flags & RADEON_SURF_SBUFFER);
2535*61046927SAndroid Build Coastguard Worker 
2536*61046927SAndroid Build Coastguard Worker    surf->num_meta_levels = 0;
2537*61046927SAndroid Build Coastguard Worker    surf->surf_size = 0;
2538*61046927SAndroid Build Coastguard Worker    surf->fmask_size = 0;
2539*61046927SAndroid Build Coastguard Worker    surf->meta_size = 0;
2540*61046927SAndroid Build Coastguard Worker    surf->meta_slice_size = 0;
2541*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.surf_offset = 0;
2542*61046927SAndroid Build Coastguard Worker    if (AddrSurfInfoIn.flags.stencil)
2543*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.stencil_offset = 0;
2544*61046927SAndroid Build Coastguard Worker    surf->cmask_size = 0;
2545*61046927SAndroid Build Coastguard Worker 
2546*61046927SAndroid Build Coastguard Worker    const bool only_stencil =
2547*61046927SAndroid Build Coastguard Worker       (surf->flags & RADEON_SURF_SBUFFER) && !(surf->flags & RADEON_SURF_ZBUFFER);
2548*61046927SAndroid Build Coastguard Worker 
2549*61046927SAndroid Build Coastguard Worker    /* Calculate texture layout information. */
2550*61046927SAndroid Build Coastguard Worker    if (!only_stencil) {
2551*61046927SAndroid Build Coastguard Worker       r = gfx9_compute_miptree(addrlib, info, config, surf, compressed, &AddrSurfInfoIn);
2552*61046927SAndroid Build Coastguard Worker       if (r)
2553*61046927SAndroid Build Coastguard Worker          return r;
2554*61046927SAndroid Build Coastguard Worker    }
2555*61046927SAndroid Build Coastguard Worker 
2556*61046927SAndroid Build Coastguard Worker    /* Calculate texture layout information for stencil. */
2557*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_SBUFFER) {
2558*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.flags.stencil = 1;
2559*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.bpp = 8;
2560*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.format = ADDR_FMT_8;
2561*61046927SAndroid Build Coastguard Worker 
2562*61046927SAndroid Build Coastguard Worker       if (!AddrSurfInfoIn.flags.depth) {
2563*61046927SAndroid Build Coastguard Worker          r = gfx9_get_preferred_swizzle_mode(addrlib->handle, info, surf, &AddrSurfInfoIn, false,
2564*61046927SAndroid Build Coastguard Worker                                              &AddrSurfInfoIn.swizzleMode);
2565*61046927SAndroid Build Coastguard Worker          if (r)
2566*61046927SAndroid Build Coastguard Worker             return r;
2567*61046927SAndroid Build Coastguard Worker       } else
2568*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.flags.depth = 0;
2569*61046927SAndroid Build Coastguard Worker 
2570*61046927SAndroid Build Coastguard Worker       r = gfx9_compute_miptree(addrlib, info, config, surf, compressed, &AddrSurfInfoIn);
2571*61046927SAndroid Build Coastguard Worker       if (r)
2572*61046927SAndroid Build Coastguard Worker          return r;
2573*61046927SAndroid Build Coastguard Worker    }
2574*61046927SAndroid Build Coastguard Worker 
2575*61046927SAndroid Build Coastguard Worker    surf->is_linear = (only_stencil ? surf->u.gfx9.zs.stencil_swizzle_mode :
2576*61046927SAndroid Build Coastguard Worker                                      surf->u.gfx9.swizzle_mode) == ADDR_SW_LINEAR;
2577*61046927SAndroid Build Coastguard Worker 
2578*61046927SAndroid Build Coastguard Worker    /* Query whether the surface is displayable. */
2579*61046927SAndroid Build Coastguard Worker    /* This is only useful for surfaces that are allocated without SCANOUT. */
2580*61046927SAndroid Build Coastguard Worker    BOOL_32 displayable = false;
2581*61046927SAndroid Build Coastguard Worker    if (!config->is_3d && !config->is_cube) {
2582*61046927SAndroid Build Coastguard Worker       r = Addr2IsValidDisplaySwizzleMode(addrlib->handle, surf->u.gfx9.swizzle_mode,
2583*61046927SAndroid Build Coastguard Worker                                          surf->bpe * 8, &displayable);
2584*61046927SAndroid Build Coastguard Worker       if (r)
2585*61046927SAndroid Build Coastguard Worker          return r;
2586*61046927SAndroid Build Coastguard Worker 
2587*61046927SAndroid Build Coastguard Worker       /* Display needs unaligned DCC. */
2588*61046927SAndroid Build Coastguard Worker       if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER) &&
2589*61046927SAndroid Build Coastguard Worker           surf->num_meta_levels &&
2590*61046927SAndroid Build Coastguard Worker           (!gfx9_is_dcc_supported_by_DCN(info, config, surf, surf->u.gfx9.color.dcc.rb_aligned,
2591*61046927SAndroid Build Coastguard Worker                                          surf->u.gfx9.color.dcc.pipe_aligned) ||
2592*61046927SAndroid Build Coastguard Worker            /* Don't set is_displayable if displayable DCC is missing. */
2593*61046927SAndroid Build Coastguard Worker            (info->use_display_dcc_with_retile_blit && !surf->u.gfx9.color.dcc.display_equation_valid)))
2594*61046927SAndroid Build Coastguard Worker          displayable = false;
2595*61046927SAndroid Build Coastguard Worker    }
2596*61046927SAndroid Build Coastguard Worker    surf->is_displayable = displayable;
2597*61046927SAndroid Build Coastguard Worker 
2598*61046927SAndroid Build Coastguard Worker    /* Validate that we allocated a displayable surface if requested. */
2599*61046927SAndroid Build Coastguard Worker    assert(!AddrSurfInfoIn.flags.display || surf->is_displayable);
2600*61046927SAndroid Build Coastguard Worker 
2601*61046927SAndroid Build Coastguard Worker    /* Validate that DCC is set up correctly. */
2602*61046927SAndroid Build Coastguard Worker    if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER) && surf->num_meta_levels) {
2603*61046927SAndroid Build Coastguard Worker       assert(is_dcc_supported_by_L2(info, surf));
2604*61046927SAndroid Build Coastguard Worker       if (AddrSurfInfoIn.flags.color)
2605*61046927SAndroid Build Coastguard Worker          assert(is_dcc_supported_by_CB(info, surf->u.gfx9.swizzle_mode));
2606*61046927SAndroid Build Coastguard Worker       if (AddrSurfInfoIn.flags.display && surf->modifier == DRM_FORMAT_MOD_INVALID) {
2607*61046927SAndroid Build Coastguard Worker          assert(gfx9_is_dcc_supported_by_DCN(info, config, surf, surf->u.gfx9.color.dcc.rb_aligned,
2608*61046927SAndroid Build Coastguard Worker                                              surf->u.gfx9.color.dcc.pipe_aligned));
2609*61046927SAndroid Build Coastguard Worker       }
2610*61046927SAndroid Build Coastguard Worker    }
2611*61046927SAndroid Build Coastguard Worker 
2612*61046927SAndroid Build Coastguard Worker    if (info->has_graphics && !compressed && !config->is_3d && config->info.levels == 1 &&
2613*61046927SAndroid Build Coastguard Worker        AddrSurfInfoIn.flags.color && !surf->is_linear &&
2614*61046927SAndroid Build Coastguard Worker        (1 << surf->surf_alignment_log2) >= 64 * 1024 && /* 64KB tiling */
2615*61046927SAndroid Build Coastguard Worker        !(surf->flags & (RADEON_SURF_DISABLE_DCC | RADEON_SURF_FORCE_SWIZZLE_MODE |
2616*61046927SAndroid Build Coastguard Worker                         RADEON_SURF_FORCE_MICRO_TILE_MODE)) &&
2617*61046927SAndroid Build Coastguard Worker        surf->modifier == DRM_FORMAT_MOD_INVALID &&
2618*61046927SAndroid Build Coastguard Worker        gfx9_is_dcc_supported_by_DCN(info, config, surf, surf->u.gfx9.color.dcc.rb_aligned,
2619*61046927SAndroid Build Coastguard Worker                                     surf->u.gfx9.color.dcc.pipe_aligned)) {
2620*61046927SAndroid Build Coastguard Worker       /* Validate that DCC is enabled if DCN can do it. */
2621*61046927SAndroid Build Coastguard Worker       if ((info->use_display_dcc_unaligned || info->use_display_dcc_with_retile_blit) &&
2622*61046927SAndroid Build Coastguard Worker           AddrSurfInfoIn.flags.display && surf->bpe == 4) {
2623*61046927SAndroid Build Coastguard Worker          assert(surf->num_meta_levels);
2624*61046927SAndroid Build Coastguard Worker       }
2625*61046927SAndroid Build Coastguard Worker 
2626*61046927SAndroid Build Coastguard Worker       /* Validate that non-scanout DCC is always enabled. */
2627*61046927SAndroid Build Coastguard Worker       if (!AddrSurfInfoIn.flags.display)
2628*61046927SAndroid Build Coastguard Worker          assert(surf->num_meta_levels);
2629*61046927SAndroid Build Coastguard Worker    }
2630*61046927SAndroid Build Coastguard Worker 
2631*61046927SAndroid Build Coastguard Worker    if (!surf->meta_size) {
2632*61046927SAndroid Build Coastguard Worker       /* Unset this if HTILE is not present. */
2633*61046927SAndroid Build Coastguard Worker       surf->flags &= ~RADEON_SURF_TC_COMPATIBLE_HTILE;
2634*61046927SAndroid Build Coastguard Worker    }
2635*61046927SAndroid Build Coastguard Worker 
2636*61046927SAndroid Build Coastguard Worker    if (surf->modifier != DRM_FORMAT_MOD_INVALID) {
2637*61046927SAndroid Build Coastguard Worker       assert((surf->num_meta_levels != 0) == ac_modifier_has_dcc(surf->modifier));
2638*61046927SAndroid Build Coastguard Worker    }
2639*61046927SAndroid Build Coastguard Worker 
2640*61046927SAndroid Build Coastguard Worker    switch (surf->u.gfx9.swizzle_mode) {
2641*61046927SAndroid Build Coastguard Worker    /* S = standard. */
2642*61046927SAndroid Build Coastguard Worker    case ADDR_SW_256B_S:
2643*61046927SAndroid Build Coastguard Worker    case ADDR_SW_4KB_S:
2644*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_S:
2645*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_S_T:
2646*61046927SAndroid Build Coastguard Worker    case ADDR_SW_4KB_S_X:
2647*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_S_X:
2648*61046927SAndroid Build Coastguard Worker    case ADDR_SW_256KB_S_X:
2649*61046927SAndroid Build Coastguard Worker       surf->micro_tile_mode = RADEON_MICRO_MODE_STANDARD;
2650*61046927SAndroid Build Coastguard Worker       break;
2651*61046927SAndroid Build Coastguard Worker 
2652*61046927SAndroid Build Coastguard Worker    /* D = display. */
2653*61046927SAndroid Build Coastguard Worker    case ADDR_SW_LINEAR:
2654*61046927SAndroid Build Coastguard Worker    case ADDR_SW_256B_D:
2655*61046927SAndroid Build Coastguard Worker    case ADDR_SW_4KB_D:
2656*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_D:
2657*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_D_T:
2658*61046927SAndroid Build Coastguard Worker    case ADDR_SW_4KB_D_X:
2659*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_D_X:
2660*61046927SAndroid Build Coastguard Worker    case ADDR_SW_256KB_D_X:
2661*61046927SAndroid Build Coastguard Worker       surf->micro_tile_mode = RADEON_MICRO_MODE_DISPLAY;
2662*61046927SAndroid Build Coastguard Worker       break;
2663*61046927SAndroid Build Coastguard Worker 
2664*61046927SAndroid Build Coastguard Worker    /* R = rotated (gfx9), render target (gfx10). */
2665*61046927SAndroid Build Coastguard Worker    case ADDR_SW_256B_R:
2666*61046927SAndroid Build Coastguard Worker    case ADDR_SW_4KB_R:
2667*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_R:
2668*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_R_T:
2669*61046927SAndroid Build Coastguard Worker    case ADDR_SW_4KB_R_X:
2670*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_R_X:
2671*61046927SAndroid Build Coastguard Worker    case ADDR_SW_256KB_R_X:
2672*61046927SAndroid Build Coastguard Worker       /* The rotated micro tile mode doesn't work if both CMASK and RB+ are
2673*61046927SAndroid Build Coastguard Worker        * used at the same time. We currently do not use rotated
2674*61046927SAndroid Build Coastguard Worker        * in gfx9.
2675*61046927SAndroid Build Coastguard Worker        */
2676*61046927SAndroid Build Coastguard Worker       assert(info->gfx_level >= GFX10 || !"rotate micro tile mode is unsupported");
2677*61046927SAndroid Build Coastguard Worker       surf->micro_tile_mode = RADEON_MICRO_MODE_RENDER;
2678*61046927SAndroid Build Coastguard Worker       break;
2679*61046927SAndroid Build Coastguard Worker 
2680*61046927SAndroid Build Coastguard Worker    /* Z = depth. */
2681*61046927SAndroid Build Coastguard Worker    case ADDR_SW_4KB_Z:
2682*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_Z:
2683*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_Z_T:
2684*61046927SAndroid Build Coastguard Worker    case ADDR_SW_4KB_Z_X:
2685*61046927SAndroid Build Coastguard Worker    case ADDR_SW_64KB_Z_X:
2686*61046927SAndroid Build Coastguard Worker    case ADDR_SW_256KB_Z_X:
2687*61046927SAndroid Build Coastguard Worker       surf->micro_tile_mode = RADEON_MICRO_MODE_DEPTH;
2688*61046927SAndroid Build Coastguard Worker       break;
2689*61046927SAndroid Build Coastguard Worker 
2690*61046927SAndroid Build Coastguard Worker    default:
2691*61046927SAndroid Build Coastguard Worker       assert(0);
2692*61046927SAndroid Build Coastguard Worker    }
2693*61046927SAndroid Build Coastguard Worker 
2694*61046927SAndroid Build Coastguard Worker    return 0;
2695*61046927SAndroid Build Coastguard Worker }
2696*61046927SAndroid Build Coastguard Worker 
gfx12_estimate_size(const ADDR3_COMPUTE_SURFACE_INFO_INPUT * in,const struct radeon_surf * surf,unsigned align_width,unsigned align_height,unsigned align_depth)2697*61046927SAndroid Build Coastguard Worker static uint64_t gfx12_estimate_size(const ADDR3_COMPUTE_SURFACE_INFO_INPUT *in,
2698*61046927SAndroid Build Coastguard Worker                                     const struct radeon_surf *surf,
2699*61046927SAndroid Build Coastguard Worker                                     unsigned align_width, unsigned align_height,
2700*61046927SAndroid Build Coastguard Worker                                     unsigned align_depth)
2701*61046927SAndroid Build Coastguard Worker {
2702*61046927SAndroid Build Coastguard Worker    unsigned blk_w = surf ? surf->blk_w : 1;
2703*61046927SAndroid Build Coastguard Worker    unsigned blk_h = surf ? surf->blk_h : 1;
2704*61046927SAndroid Build Coastguard Worker    unsigned bpe = in->bpp ? in->bpp / 8 : surf->bpe;
2705*61046927SAndroid Build Coastguard Worker    unsigned width = align(in->width, align_width * blk_w);
2706*61046927SAndroid Build Coastguard Worker    unsigned height = align(in->height, align_height * blk_h);
2707*61046927SAndroid Build Coastguard Worker    unsigned depth = align(in->numSlices, align_depth);
2708*61046927SAndroid Build Coastguard Worker    unsigned tile_size = align_width * align_height * align_depth *
2709*61046927SAndroid Build Coastguard Worker                         in->numSamples * bpe;
2710*61046927SAndroid Build Coastguard Worker 
2711*61046927SAndroid Build Coastguard Worker    if (in->numMipLevels > 1 && align_height > 1) {
2712*61046927SAndroid Build Coastguard Worker       width = util_next_power_of_two(width);
2713*61046927SAndroid Build Coastguard Worker       height = util_next_power_of_two(height);
2714*61046927SAndroid Build Coastguard Worker    }
2715*61046927SAndroid Build Coastguard Worker 
2716*61046927SAndroid Build Coastguard Worker    uint64_t size = 0;
2717*61046927SAndroid Build Coastguard Worker 
2718*61046927SAndroid Build Coastguard Worker    /* Note: This mipmap size computation is inaccurate. */
2719*61046927SAndroid Build Coastguard Worker    for (unsigned i = 0; i < in->numMipLevels; i++) {
2720*61046927SAndroid Build Coastguard Worker       uint64_t level_size =
2721*61046927SAndroid Build Coastguard Worker          (uint64_t)DIV_ROUND_UP(width, blk_w) * DIV_ROUND_UP(height, blk_h) * depth *
2722*61046927SAndroid Build Coastguard Worker          in->numSamples * bpe;
2723*61046927SAndroid Build Coastguard Worker 
2724*61046927SAndroid Build Coastguard Worker       size += level_size;
2725*61046927SAndroid Build Coastguard Worker 
2726*61046927SAndroid Build Coastguard Worker       if (tile_size >= 4096 && level_size <= tile_size / 2) {
2727*61046927SAndroid Build Coastguard Worker          /* We are likely in the mip tail, return. */
2728*61046927SAndroid Build Coastguard Worker          assert(size);
2729*61046927SAndroid Build Coastguard Worker          return size;
2730*61046927SAndroid Build Coastguard Worker       }
2731*61046927SAndroid Build Coastguard Worker 
2732*61046927SAndroid Build Coastguard Worker       /* Minify the level. */
2733*61046927SAndroid Build Coastguard Worker       width = u_minify(width, 1);
2734*61046927SAndroid Build Coastguard Worker       height = u_minify(height, 1);
2735*61046927SAndroid Build Coastguard Worker       if (in->resourceType == ADDR_RSRC_TEX_3D)
2736*61046927SAndroid Build Coastguard Worker          depth = u_minify(depth, 1);
2737*61046927SAndroid Build Coastguard Worker    }
2738*61046927SAndroid Build Coastguard Worker 
2739*61046927SAndroid Build Coastguard Worker    /* TODO: check that this is not too different from the correct value */
2740*61046927SAndroid Build Coastguard Worker    assert(size);
2741*61046927SAndroid Build Coastguard Worker    return size;
2742*61046927SAndroid Build Coastguard Worker }
2743*61046927SAndroid Build Coastguard Worker 
gfx12_select_swizzle_mode(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct radeon_surf * surf,const ADDR3_COMPUTE_SURFACE_INFO_INPUT * in)2744*61046927SAndroid Build Coastguard Worker static unsigned gfx12_select_swizzle_mode(struct ac_addrlib *addrlib,
2745*61046927SAndroid Build Coastguard Worker                                           const struct radeon_info *info,
2746*61046927SAndroid Build Coastguard Worker                                           const struct radeon_surf *surf,
2747*61046927SAndroid Build Coastguard Worker                                           const ADDR3_COMPUTE_SURFACE_INFO_INPUT *in)
2748*61046927SAndroid Build Coastguard Worker {
2749*61046927SAndroid Build Coastguard Worker    ADDR3_GET_POSSIBLE_SWIZZLE_MODE_INPUT get_in = {0};
2750*61046927SAndroid Build Coastguard Worker    ADDR3_GET_POSSIBLE_SWIZZLE_MODE_OUTPUT get_out = {0};
2751*61046927SAndroid Build Coastguard Worker 
2752*61046927SAndroid Build Coastguard Worker    get_in.size = sizeof(ADDR3_GET_POSSIBLE_SWIZZLE_MODE_INPUT);
2753*61046927SAndroid Build Coastguard Worker    get_out.size = sizeof(ADDR3_GET_POSSIBLE_SWIZZLE_MODE_OUTPUT);
2754*61046927SAndroid Build Coastguard Worker 
2755*61046927SAndroid Build Coastguard Worker    get_in.flags = in->flags;
2756*61046927SAndroid Build Coastguard Worker    get_in.resourceType = in->resourceType;
2757*61046927SAndroid Build Coastguard Worker    get_in.bpp = in->bpp ? in->bpp : (surf->bpe * 8);
2758*61046927SAndroid Build Coastguard Worker    get_in.width = in->width;
2759*61046927SAndroid Build Coastguard Worker    get_in.height = in->height;
2760*61046927SAndroid Build Coastguard Worker    get_in.numSlices = in->numSlices;
2761*61046927SAndroid Build Coastguard Worker    get_in.numMipLevels = in->numMipLevels;
2762*61046927SAndroid Build Coastguard Worker    get_in.numSamples = in->numSamples;
2763*61046927SAndroid Build Coastguard Worker    get_in.maxAlign = info->has_dedicated_vram ? (256 * 1024) : (64 * 1024);
2764*61046927SAndroid Build Coastguard Worker 
2765*61046927SAndroid Build Coastguard Worker    if (Addr3GetPossibleSwizzleModes(addrlib->handle, &get_in, &get_out) != ADDR_OK) {
2766*61046927SAndroid Build Coastguard Worker       assert(!"Addr3GetPossibleSwizzleModes failed");
2767*61046927SAndroid Build Coastguard Worker       return ADDR3_MAX_TYPE;
2768*61046927SAndroid Build Coastguard Worker    }
2769*61046927SAndroid Build Coastguard Worker 
2770*61046927SAndroid Build Coastguard Worker    /* TODO: Workaround for SW_LINEAR assertion failures in addrlib. This should be fixed in addrlib. */
2771*61046927SAndroid Build Coastguard Worker    if (surf && surf->blk_w == 4)
2772*61046927SAndroid Build Coastguard Worker       get_out.validModes.swLinear = 0;
2773*61046927SAndroid Build Coastguard Worker 
2774*61046927SAndroid Build Coastguard Worker    assert(get_out.validModes.value);
2775*61046927SAndroid Build Coastguard Worker 
2776*61046927SAndroid Build Coastguard Worker    unsigned bpe = in->bpp ? in->bpp / 8 : surf->bpe;
2777*61046927SAndroid Build Coastguard Worker    unsigned log_bpp = util_logbase2(bpe);
2778*61046927SAndroid Build Coastguard Worker    unsigned log_samples = util_logbase2(in->numSamples);
2779*61046927SAndroid Build Coastguard Worker    uint64_t ideal_size = gfx12_estimate_size(in, surf, 1, 1, 1);
2780*61046927SAndroid Build Coastguard Worker 
2781*61046927SAndroid Build Coastguard Worker    if (in->resourceType == ADDR_RSRC_TEX_3D) {
2782*61046927SAndroid Build Coastguard Worker       static unsigned block3d_size_4K[5][3] = {
2783*61046927SAndroid Build Coastguard Worker          {16, 16, 16},
2784*61046927SAndroid Build Coastguard Worker          {8, 16, 16},
2785*61046927SAndroid Build Coastguard Worker          {8, 16, 8},
2786*61046927SAndroid Build Coastguard Worker          {8, 8, 8},
2787*61046927SAndroid Build Coastguard Worker          {4, 8, 8},
2788*61046927SAndroid Build Coastguard Worker       };
2789*61046927SAndroid Build Coastguard Worker       static unsigned block3d_size_64K[5][3] = {
2790*61046927SAndroid Build Coastguard Worker          {64, 32, 32},
2791*61046927SAndroid Build Coastguard Worker          {32, 32, 32},
2792*61046927SAndroid Build Coastguard Worker          {32, 32, 16},
2793*61046927SAndroid Build Coastguard Worker          {32, 16, 16},
2794*61046927SAndroid Build Coastguard Worker          {16, 16, 16},
2795*61046927SAndroid Build Coastguard Worker       };
2796*61046927SAndroid Build Coastguard Worker       static unsigned block3d_size_256K[5][3] = {
2797*61046927SAndroid Build Coastguard Worker          {64, 64, 64},
2798*61046927SAndroid Build Coastguard Worker          {32, 64, 64},
2799*61046927SAndroid Build Coastguard Worker          {32, 64, 32},
2800*61046927SAndroid Build Coastguard Worker          {32, 32, 32},
2801*61046927SAndroid Build Coastguard Worker          {16, 32, 32},
2802*61046927SAndroid Build Coastguard Worker       };
2803*61046927SAndroid Build Coastguard Worker 
2804*61046927SAndroid Build Coastguard Worker       uint64_t size_4K = gfx12_estimate_size(in, surf, block3d_size_4K[log_bpp][0],
2805*61046927SAndroid Build Coastguard Worker                                              block3d_size_4K[log_bpp][1],
2806*61046927SAndroid Build Coastguard Worker                                              block3d_size_4K[log_bpp][2]);
2807*61046927SAndroid Build Coastguard Worker 
2808*61046927SAndroid Build Coastguard Worker       uint64_t size_64K = gfx12_estimate_size(in, surf, block3d_size_64K[log_bpp][0],
2809*61046927SAndroid Build Coastguard Worker                                               block3d_size_64K[log_bpp][1],
2810*61046927SAndroid Build Coastguard Worker                                               block3d_size_64K[log_bpp][2]);
2811*61046927SAndroid Build Coastguard Worker 
2812*61046927SAndroid Build Coastguard Worker       uint64_t size_256K = gfx12_estimate_size(in, surf, block3d_size_256K[log_bpp][0],
2813*61046927SAndroid Build Coastguard Worker                                                block3d_size_256K[log_bpp][1],
2814*61046927SAndroid Build Coastguard Worker                                                block3d_size_256K[log_bpp][2]);;
2815*61046927SAndroid Build Coastguard Worker 
2816*61046927SAndroid Build Coastguard Worker       float max_3d_overalloc_256K = 1.1;
2817*61046927SAndroid Build Coastguard Worker       float max_3d_overalloc_64K = 1.2;
2818*61046927SAndroid Build Coastguard Worker       float max_3d_overalloc_4K = 2;
2819*61046927SAndroid Build Coastguard Worker 
2820*61046927SAndroid Build Coastguard Worker       if (get_out.validModes.sw3d256kB &&
2821*61046927SAndroid Build Coastguard Worker           (size_256K / (double)ideal_size <= max_3d_overalloc_256K || !get_out.validModes.sw3d64kB))
2822*61046927SAndroid Build Coastguard Worker          return ADDR3_256KB_3D;
2823*61046927SAndroid Build Coastguard Worker 
2824*61046927SAndroid Build Coastguard Worker       if (get_out.validModes.sw3d64kB &&
2825*61046927SAndroid Build Coastguard Worker           (size_64K / (double)ideal_size <= max_3d_overalloc_64K || !get_out.validModes.sw3d4kB))
2826*61046927SAndroid Build Coastguard Worker          return ADDR3_64KB_3D;
2827*61046927SAndroid Build Coastguard Worker 
2828*61046927SAndroid Build Coastguard Worker       if (get_out.validModes.sw3d4kB &&
2829*61046927SAndroid Build Coastguard Worker           (size_4K / (double)ideal_size <= max_3d_overalloc_4K ||
2830*61046927SAndroid Build Coastguard Worker            /* If the image is thick, prefer thick tiling. */
2831*61046927SAndroid Build Coastguard Worker            in->numSlices >= block3d_size_4K[log_bpp][2] * 3))
2832*61046927SAndroid Build Coastguard Worker          return ADDR3_4KB_3D;
2833*61046927SAndroid Build Coastguard Worker 
2834*61046927SAndroid Build Coastguard Worker       /* Try to select a 2D (planar) swizzle mode to save memory. */
2835*61046927SAndroid Build Coastguard Worker    }
2836*61046927SAndroid Build Coastguard Worker 
2837*61046927SAndroid Build Coastguard Worker    static unsigned block_size_LINEAR[5] = {
2838*61046927SAndroid Build Coastguard Worker       /* 1xAA (MSAA not supported with LINEAR)
2839*61046927SAndroid Build Coastguard Worker        *
2840*61046927SAndroid Build Coastguard Worker        * The pitch alignment is 128B, but the slice size is computed as if the pitch alignment
2841*61046927SAndroid Build Coastguard Worker        * was 256B.
2842*61046927SAndroid Build Coastguard Worker        */
2843*61046927SAndroid Build Coastguard Worker       256,
2844*61046927SAndroid Build Coastguard Worker       128,
2845*61046927SAndroid Build Coastguard Worker       64,
2846*61046927SAndroid Build Coastguard Worker       32,
2847*61046927SAndroid Build Coastguard Worker       16,
2848*61046927SAndroid Build Coastguard Worker    };
2849*61046927SAndroid Build Coastguard Worker    static unsigned block_size_256B[4][5][2] = {
2850*61046927SAndroid Build Coastguard Worker       { /* 1xAA */
2851*61046927SAndroid Build Coastguard Worker          {16, 16},
2852*61046927SAndroid Build Coastguard Worker          {16, 8},
2853*61046927SAndroid Build Coastguard Worker          {8, 8},
2854*61046927SAndroid Build Coastguard Worker          {8, 4},
2855*61046927SAndroid Build Coastguard Worker          {4, 4},
2856*61046927SAndroid Build Coastguard Worker       },
2857*61046927SAndroid Build Coastguard Worker       { /* 2xAA */
2858*61046927SAndroid Build Coastguard Worker          {16, 8},
2859*61046927SAndroid Build Coastguard Worker          {8, 8},
2860*61046927SAndroid Build Coastguard Worker          {8, 4},
2861*61046927SAndroid Build Coastguard Worker          {4, 4},
2862*61046927SAndroid Build Coastguard Worker          {4, 2},
2863*61046927SAndroid Build Coastguard Worker       },
2864*61046927SAndroid Build Coastguard Worker       { /* 4xAA */
2865*61046927SAndroid Build Coastguard Worker          {8, 8},
2866*61046927SAndroid Build Coastguard Worker          {8, 4},
2867*61046927SAndroid Build Coastguard Worker          {4, 4},
2868*61046927SAndroid Build Coastguard Worker          {4, 2},
2869*61046927SAndroid Build Coastguard Worker          {2, 2},
2870*61046927SAndroid Build Coastguard Worker       },
2871*61046927SAndroid Build Coastguard Worker       { /* 8xAA */
2872*61046927SAndroid Build Coastguard Worker          {8, 4},
2873*61046927SAndroid Build Coastguard Worker          {4, 4},
2874*61046927SAndroid Build Coastguard Worker          {4, 2},
2875*61046927SAndroid Build Coastguard Worker          {2, 2},
2876*61046927SAndroid Build Coastguard Worker          {2, 1},
2877*61046927SAndroid Build Coastguard Worker       },
2878*61046927SAndroid Build Coastguard Worker    };
2879*61046927SAndroid Build Coastguard Worker    static unsigned block_size_4K[4][5][2] = {
2880*61046927SAndroid Build Coastguard Worker       { /* 1xAA */
2881*61046927SAndroid Build Coastguard Worker          {64, 64},
2882*61046927SAndroid Build Coastguard Worker          {64, 32},
2883*61046927SAndroid Build Coastguard Worker          {32, 32},
2884*61046927SAndroid Build Coastguard Worker          {32, 16},
2885*61046927SAndroid Build Coastguard Worker          {16, 16},
2886*61046927SAndroid Build Coastguard Worker       },
2887*61046927SAndroid Build Coastguard Worker       { /* 2xAA */
2888*61046927SAndroid Build Coastguard Worker          {64, 32},
2889*61046927SAndroid Build Coastguard Worker          {32, 32},
2890*61046927SAndroid Build Coastguard Worker          {32, 16},
2891*61046927SAndroid Build Coastguard Worker          {16, 16},
2892*61046927SAndroid Build Coastguard Worker          {16, 8},
2893*61046927SAndroid Build Coastguard Worker       },
2894*61046927SAndroid Build Coastguard Worker       { /* 4xAA */
2895*61046927SAndroid Build Coastguard Worker          {32, 32},
2896*61046927SAndroid Build Coastguard Worker          {32, 16},
2897*61046927SAndroid Build Coastguard Worker          {16, 16},
2898*61046927SAndroid Build Coastguard Worker          {16, 8},
2899*61046927SAndroid Build Coastguard Worker          {8, 8},
2900*61046927SAndroid Build Coastguard Worker       },
2901*61046927SAndroid Build Coastguard Worker       { /* 8xAA */
2902*61046927SAndroid Build Coastguard Worker          {32, 16},
2903*61046927SAndroid Build Coastguard Worker          {16, 16},
2904*61046927SAndroid Build Coastguard Worker          {16, 8},
2905*61046927SAndroid Build Coastguard Worker          {8, 8},
2906*61046927SAndroid Build Coastguard Worker          {8, 4},
2907*61046927SAndroid Build Coastguard Worker       },
2908*61046927SAndroid Build Coastguard Worker    };
2909*61046927SAndroid Build Coastguard Worker    static unsigned block_size_64K[4][5][2] = {
2910*61046927SAndroid Build Coastguard Worker       { /* 1xAA */
2911*61046927SAndroid Build Coastguard Worker          {256, 256},
2912*61046927SAndroid Build Coastguard Worker          {256, 128},
2913*61046927SAndroid Build Coastguard Worker          {128, 128},
2914*61046927SAndroid Build Coastguard Worker          {128, 64},
2915*61046927SAndroid Build Coastguard Worker          {64, 64},
2916*61046927SAndroid Build Coastguard Worker       },
2917*61046927SAndroid Build Coastguard Worker       { /* 2xAA */
2918*61046927SAndroid Build Coastguard Worker          {256, 128},
2919*61046927SAndroid Build Coastguard Worker          {128, 128},
2920*61046927SAndroid Build Coastguard Worker          {128, 64},
2921*61046927SAndroid Build Coastguard Worker          {64, 64},
2922*61046927SAndroid Build Coastguard Worker          {64, 32},
2923*61046927SAndroid Build Coastguard Worker       },
2924*61046927SAndroid Build Coastguard Worker       { /* 4xAA */
2925*61046927SAndroid Build Coastguard Worker          {128, 128},
2926*61046927SAndroid Build Coastguard Worker          {128, 64},
2927*61046927SAndroid Build Coastguard Worker          {64, 64},
2928*61046927SAndroid Build Coastguard Worker          {64, 32},
2929*61046927SAndroid Build Coastguard Worker          {32, 32},
2930*61046927SAndroid Build Coastguard Worker       },
2931*61046927SAndroid Build Coastguard Worker       { /* 8xAA */
2932*61046927SAndroid Build Coastguard Worker          {128, 64},
2933*61046927SAndroid Build Coastguard Worker          {64, 64},
2934*61046927SAndroid Build Coastguard Worker          {64, 32},
2935*61046927SAndroid Build Coastguard Worker          {32, 32},
2936*61046927SAndroid Build Coastguard Worker          {32, 16},
2937*61046927SAndroid Build Coastguard Worker       },
2938*61046927SAndroid Build Coastguard Worker    };
2939*61046927SAndroid Build Coastguard Worker    static unsigned block_size_256K[4][5][2] = {
2940*61046927SAndroid Build Coastguard Worker       { /* 1xAA */
2941*61046927SAndroid Build Coastguard Worker          {512, 512},
2942*61046927SAndroid Build Coastguard Worker          {512, 256},
2943*61046927SAndroid Build Coastguard Worker          {256, 256},
2944*61046927SAndroid Build Coastguard Worker          {256, 128},
2945*61046927SAndroid Build Coastguard Worker          {128, 128},
2946*61046927SAndroid Build Coastguard Worker       },
2947*61046927SAndroid Build Coastguard Worker       { /* 2xAA */
2948*61046927SAndroid Build Coastguard Worker          {512, 256},
2949*61046927SAndroid Build Coastguard Worker          {256, 256},
2950*61046927SAndroid Build Coastguard Worker          {256, 128},
2951*61046927SAndroid Build Coastguard Worker          {128, 128},
2952*61046927SAndroid Build Coastguard Worker          {128, 64},
2953*61046927SAndroid Build Coastguard Worker       },
2954*61046927SAndroid Build Coastguard Worker       { /* 4xAA */
2955*61046927SAndroid Build Coastguard Worker          {256, 256},
2956*61046927SAndroid Build Coastguard Worker          {256, 128},
2957*61046927SAndroid Build Coastguard Worker          {128, 128},
2958*61046927SAndroid Build Coastguard Worker          {128, 64},
2959*61046927SAndroid Build Coastguard Worker          {64, 64},
2960*61046927SAndroid Build Coastguard Worker       },
2961*61046927SAndroid Build Coastguard Worker       { /* 8xAA */
2962*61046927SAndroid Build Coastguard Worker          {256, 128},
2963*61046927SAndroid Build Coastguard Worker          {128, 128},
2964*61046927SAndroid Build Coastguard Worker          {128, 64},
2965*61046927SAndroid Build Coastguard Worker          {64, 64},
2966*61046927SAndroid Build Coastguard Worker          {64, 32},
2967*61046927SAndroid Build Coastguard Worker       },
2968*61046927SAndroid Build Coastguard Worker    };
2969*61046927SAndroid Build Coastguard Worker 
2970*61046927SAndroid Build Coastguard Worker    uint64_t size_LINEAR = gfx12_estimate_size(in, surf, block_size_LINEAR[log_bpp], 1, 1);
2971*61046927SAndroid Build Coastguard Worker 
2972*61046927SAndroid Build Coastguard Worker    uint64_t size_256B = gfx12_estimate_size(in, surf, block_size_256B[log_samples][log_bpp][0],
2973*61046927SAndroid Build Coastguard Worker                                             block_size_256B[log_samples][log_bpp][1], 1);
2974*61046927SAndroid Build Coastguard Worker 
2975*61046927SAndroid Build Coastguard Worker    uint64_t size_4K = gfx12_estimate_size(in, surf, block_size_4K[log_samples][log_bpp][0],
2976*61046927SAndroid Build Coastguard Worker                                           block_size_4K[log_samples][log_bpp][1], 1);;
2977*61046927SAndroid Build Coastguard Worker 
2978*61046927SAndroid Build Coastguard Worker    uint64_t size_64K = gfx12_estimate_size(in, surf, block_size_64K[log_samples][log_bpp][0],
2979*61046927SAndroid Build Coastguard Worker                                            block_size_64K[log_samples][log_bpp][1], 1);
2980*61046927SAndroid Build Coastguard Worker 
2981*61046927SAndroid Build Coastguard Worker    uint64_t size_256K = gfx12_estimate_size(in, surf, block_size_256K[log_samples][log_bpp][0],
2982*61046927SAndroid Build Coastguard Worker                                             block_size_256K[log_samples][log_bpp][1], 1);
2983*61046927SAndroid Build Coastguard Worker 
2984*61046927SAndroid Build Coastguard Worker    float max_2d_overalloc_256K = 1.1;  /* relative to ideal */
2985*61046927SAndroid Build Coastguard Worker    float max_2d_overalloc_64K = 1.3;   /* relative to ideal */
2986*61046927SAndroid Build Coastguard Worker    float max_2d_overalloc_4K = 2;      /* relative to ideal */
2987*61046927SAndroid Build Coastguard Worker    float max_2d_overalloc_256B = 3;    /* relative to LINEAR */
2988*61046927SAndroid Build Coastguard Worker 
2989*61046927SAndroid Build Coastguard Worker    if (get_out.validModes.sw2d256kB &&
2990*61046927SAndroid Build Coastguard Worker        (size_256K / (double)ideal_size <= max_2d_overalloc_256K || !get_out.validModes.sw2d64kB))
2991*61046927SAndroid Build Coastguard Worker       return ADDR3_256KB_2D;
2992*61046927SAndroid Build Coastguard Worker 
2993*61046927SAndroid Build Coastguard Worker    if (get_out.validModes.sw2d64kB &&
2994*61046927SAndroid Build Coastguard Worker        (size_64K / (double)ideal_size <= max_2d_overalloc_64K || !get_out.validModes.sw2d4kB))
2995*61046927SAndroid Build Coastguard Worker       return ADDR3_64KB_2D;
2996*61046927SAndroid Build Coastguard Worker 
2997*61046927SAndroid Build Coastguard Worker    if (get_out.validModes.sw2d4kB &&
2998*61046927SAndroid Build Coastguard Worker        (size_4K / (double)ideal_size <= max_2d_overalloc_4K ||
2999*61046927SAndroid Build Coastguard Worker         (!get_out.validModes.sw2d256B && !get_out.validModes.swLinear)))
3000*61046927SAndroid Build Coastguard Worker       return ADDR3_4KB_2D;
3001*61046927SAndroid Build Coastguard Worker 
3002*61046927SAndroid Build Coastguard Worker    assert(get_out.validModes.sw2d256B || get_out.validModes.swLinear);
3003*61046927SAndroid Build Coastguard Worker 
3004*61046927SAndroid Build Coastguard Worker    if (get_out.validModes.sw2d256B && get_out.validModes.swLinear)
3005*61046927SAndroid Build Coastguard Worker       return size_256B / (double)size_LINEAR <= max_2d_overalloc_256B ? ADDR3_256B_2D : ADDR3_LINEAR;
3006*61046927SAndroid Build Coastguard Worker    else if (get_out.validModes.sw2d256B)
3007*61046927SAndroid Build Coastguard Worker       return ADDR3_256B_2D;
3008*61046927SAndroid Build Coastguard Worker    else
3009*61046927SAndroid Build Coastguard Worker       return ADDR3_LINEAR;
3010*61046927SAndroid Build Coastguard Worker }
3011*61046927SAndroid Build Coastguard Worker 
gfx12_compute_hiz_his_info(struct ac_addrlib * addrlib,const struct radeon_info * info,struct radeon_surf * surf,struct gfx12_hiz_his_layout * hizs,const ADDR3_COMPUTE_SURFACE_INFO_INPUT * surf_in)3012*61046927SAndroid Build Coastguard Worker static bool gfx12_compute_hiz_his_info(struct ac_addrlib *addrlib, const struct radeon_info *info,
3013*61046927SAndroid Build Coastguard Worker                                        struct radeon_surf *surf, struct gfx12_hiz_his_layout *hizs,
3014*61046927SAndroid Build Coastguard Worker                                        const ADDR3_COMPUTE_SURFACE_INFO_INPUT *surf_in)
3015*61046927SAndroid Build Coastguard Worker {
3016*61046927SAndroid Build Coastguard Worker    assert(surf_in->flags.depth != surf_in->flags.stencil);
3017*61046927SAndroid Build Coastguard Worker 
3018*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_NO_HTILE || (info->gfx_level == GFX12 && info->chip_rev == 0))
3019*61046927SAndroid Build Coastguard Worker       return true;
3020*61046927SAndroid Build Coastguard Worker 
3021*61046927SAndroid Build Coastguard Worker    ADDR3_COMPUTE_SURFACE_INFO_OUTPUT out = {0};
3022*61046927SAndroid Build Coastguard Worker    out.size = sizeof(ADDR3_COMPUTE_SURFACE_INFO_OUTPUT);
3023*61046927SAndroid Build Coastguard Worker 
3024*61046927SAndroid Build Coastguard Worker    ADDR3_COMPUTE_SURFACE_INFO_INPUT in = *surf_in;
3025*61046927SAndroid Build Coastguard Worker    in.flags.depth = 0;
3026*61046927SAndroid Build Coastguard Worker    in.flags.stencil = 0;
3027*61046927SAndroid Build Coastguard Worker    in.flags.hiZHiS = 1;
3028*61046927SAndroid Build Coastguard Worker 
3029*61046927SAndroid Build Coastguard Worker    if (surf_in->flags.depth) {
3030*61046927SAndroid Build Coastguard Worker       in.format = ADDR_FMT_32;
3031*61046927SAndroid Build Coastguard Worker       in.bpp = 32;
3032*61046927SAndroid Build Coastguard Worker    } else {
3033*61046927SAndroid Build Coastguard Worker       in.format = ADDR_FMT_16;
3034*61046927SAndroid Build Coastguard Worker       in.bpp = 16;
3035*61046927SAndroid Build Coastguard Worker    }
3036*61046927SAndroid Build Coastguard Worker 
3037*61046927SAndroid Build Coastguard Worker    /* Compute the HiZ/HiS size. */
3038*61046927SAndroid Build Coastguard Worker    in.width = align(DIV_ROUND_UP(surf_in->width, 8), 2);
3039*61046927SAndroid Build Coastguard Worker    in.height = align(DIV_ROUND_UP(surf_in->height, 8), 2);
3040*61046927SAndroid Build Coastguard Worker    in.swizzleMode = gfx12_select_swizzle_mode(addrlib, info, NULL, &in);
3041*61046927SAndroid Build Coastguard Worker 
3042*61046927SAndroid Build Coastguard Worker    int ret = Addr3ComputeSurfaceInfo(addrlib->handle, &in, &out);
3043*61046927SAndroid Build Coastguard Worker    if (ret != ADDR_OK)
3044*61046927SAndroid Build Coastguard Worker       return false;
3045*61046927SAndroid Build Coastguard Worker 
3046*61046927SAndroid Build Coastguard Worker    hizs->size = out.surfSize;
3047*61046927SAndroid Build Coastguard Worker    hizs->width_in_tiles = in.width;
3048*61046927SAndroid Build Coastguard Worker    hizs->height_in_tiles = in.height;
3049*61046927SAndroid Build Coastguard Worker    hizs->swizzle_mode = in.swizzleMode;
3050*61046927SAndroid Build Coastguard Worker    hizs->alignment_log2 = out.baseAlign;
3051*61046927SAndroid Build Coastguard Worker    return true;
3052*61046927SAndroid Build Coastguard Worker }
3053*61046927SAndroid Build Coastguard Worker 
gfx12_compute_miptree(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct ac_surf_config * config,struct radeon_surf * surf,bool compressed,ADDR3_COMPUTE_SURFACE_INFO_INPUT * in)3054*61046927SAndroid Build Coastguard Worker static bool gfx12_compute_miptree(struct ac_addrlib *addrlib, const struct radeon_info *info,
3055*61046927SAndroid Build Coastguard Worker                                   const struct ac_surf_config *config, struct radeon_surf *surf,
3056*61046927SAndroid Build Coastguard Worker                                   bool compressed, ADDR3_COMPUTE_SURFACE_INFO_INPUT *in)
3057*61046927SAndroid Build Coastguard Worker {
3058*61046927SAndroid Build Coastguard Worker    ADDR3_MIP_INFO mip_info[RADEON_SURF_MAX_LEVELS] = {0};
3059*61046927SAndroid Build Coastguard Worker    ADDR3_COMPUTE_SURFACE_INFO_OUTPUT out = {0};
3060*61046927SAndroid Build Coastguard Worker    ADDR_E_RETURNCODE ret;
3061*61046927SAndroid Build Coastguard Worker 
3062*61046927SAndroid Build Coastguard Worker    out.size = sizeof(ADDR3_COMPUTE_SURFACE_INFO_OUTPUT);
3063*61046927SAndroid Build Coastguard Worker    out.pMipInfo = mip_info;
3064*61046927SAndroid Build Coastguard Worker 
3065*61046927SAndroid Build Coastguard Worker    ret = Addr3ComputeSurfaceInfo(addrlib->handle, in, &out);
3066*61046927SAndroid Build Coastguard Worker    if (ret != ADDR_OK)
3067*61046927SAndroid Build Coastguard Worker       return false;
3068*61046927SAndroid Build Coastguard Worker 
3069*61046927SAndroid Build Coastguard Worker    /* TODO: remove this block once addrlib stops giving us 64K pitch for small images, breaking
3070*61046927SAndroid Build Coastguard Worker     * modifiers and X.Org.
3071*61046927SAndroid Build Coastguard Worker     */
3072*61046927SAndroid Build Coastguard Worker    if (in->swizzleMode >= ADDR3_256B_2D && in->swizzleMode <= ADDR3_256KB_2D &&
3073*61046927SAndroid Build Coastguard Worker        in->numMipLevels == 1) {
3074*61046927SAndroid Build Coastguard Worker       static unsigned block_bits[ADDR3_MAX_TYPE] = {
3075*61046927SAndroid Build Coastguard Worker          [ADDR3_256B_2D] = 8,
3076*61046927SAndroid Build Coastguard Worker          [ADDR3_4KB_2D] = 12,
3077*61046927SAndroid Build Coastguard Worker          [ADDR3_64KB_2D] = 16,
3078*61046927SAndroid Build Coastguard Worker          [ADDR3_256KB_2D] = 18,
3079*61046927SAndroid Build Coastguard Worker       };
3080*61046927SAndroid Build Coastguard Worker       unsigned align_bits = block_bits[in->swizzleMode] - util_logbase2(surf->bpe);
3081*61046927SAndroid Build Coastguard Worker       unsigned w_align = 1 << (align_bits / 2 + align_bits % 2);
3082*61046927SAndroid Build Coastguard Worker 
3083*61046927SAndroid Build Coastguard Worker       out.pitch = align(in->width, w_align);
3084*61046927SAndroid Build Coastguard Worker    }
3085*61046927SAndroid Build Coastguard Worker 
3086*61046927SAndroid Build Coastguard Worker    if (in->flags.stencil) {
3087*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.stencil_swizzle_mode = in->swizzleMode;
3088*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.stencil_offset = align(surf->surf_size, out.baseAlign);
3089*61046927SAndroid Build Coastguard Worker       surf->surf_alignment_log2 = MAX2(surf->surf_alignment_log2, util_logbase2(out.baseAlign));
3090*61046927SAndroid Build Coastguard Worker       surf->surf_size = surf->u.gfx9.zs.stencil_offset + out.surfSize;
3091*61046927SAndroid Build Coastguard Worker 
3092*61046927SAndroid Build Coastguard Worker       return gfx12_compute_hiz_his_info(addrlib, info, surf, &surf->u.gfx9.zs.his, in);
3093*61046927SAndroid Build Coastguard Worker    }
3094*61046927SAndroid Build Coastguard Worker 
3095*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.surf_slice_size = out.sliceSize;
3096*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.surf_pitch = out.pitch;
3097*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.surf_height = out.height;
3098*61046927SAndroid Build Coastguard Worker    surf->surf_size = out.surfSize;
3099*61046927SAndroid Build Coastguard Worker    surf->surf_alignment_log2 = util_logbase2(out.baseAlign);
3100*61046927SAndroid Build Coastguard Worker 
3101*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_PRT) {
3102*61046927SAndroid Build Coastguard Worker       surf->prt_tile_width = out.blockExtent.width;
3103*61046927SAndroid Build Coastguard Worker       surf->prt_tile_height = out.blockExtent.height;
3104*61046927SAndroid Build Coastguard Worker       surf->prt_tile_depth = out.blockExtent.depth;
3105*61046927SAndroid Build Coastguard Worker       surf->first_mip_tail_level = out.firstMipIdInTail;
3106*61046927SAndroid Build Coastguard Worker 
3107*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < in->numMipLevels; i++) {
3108*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.prt_level_offset[i] = mip_info[i].macroBlockOffset + mip_info[i].mipTailOffset;
3109*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.prt_level_pitch[i] = mip_info[i].pitch;
3110*61046927SAndroid Build Coastguard Worker       }
3111*61046927SAndroid Build Coastguard Worker    }
3112*61046927SAndroid Build Coastguard Worker 
3113*61046927SAndroid Build Coastguard Worker    if (surf->blk_w == 2 && out.pitch == out.pixelPitch &&
3114*61046927SAndroid Build Coastguard Worker        surf->u.gfx9.swizzle_mode == ADDR3_LINEAR) {
3115*61046927SAndroid Build Coastguard Worker       const unsigned linear_byte_alignment = 128;
3116*61046927SAndroid Build Coastguard Worker 
3117*61046927SAndroid Build Coastguard Worker       /* Adjust surf_pitch to be in elements units not in pixels */
3118*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.surf_pitch = align(surf->u.gfx9.surf_pitch / surf->blk_w,
3119*61046927SAndroid Build Coastguard Worker                                        linear_byte_alignment / surf->bpe);
3120*61046927SAndroid Build Coastguard Worker       /* The surface is really a surf->bpe bytes per pixel surface even if we
3121*61046927SAndroid Build Coastguard Worker        * use it as a surf->bpe bytes per element one.
3122*61046927SAndroid Build Coastguard Worker        * Adjust surf_slice_size and surf_size to reflect the change
3123*61046927SAndroid Build Coastguard Worker        * made to surf_pitch.
3124*61046927SAndroid Build Coastguard Worker        */
3125*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.surf_slice_size =
3126*61046927SAndroid Build Coastguard Worker          MAX2(surf->u.gfx9.surf_slice_size,
3127*61046927SAndroid Build Coastguard Worker               (uint64_t)surf->u.gfx9.surf_pitch * out.height * surf->bpe * surf->blk_w);
3128*61046927SAndroid Build Coastguard Worker       surf->surf_size = surf->u.gfx9.surf_slice_size * in->numSlices;
3129*61046927SAndroid Build Coastguard Worker 
3130*61046927SAndroid Build Coastguard Worker       int alignment = linear_byte_alignment / surf->bpe;
3131*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < in->numMipLevels; i++) {
3132*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.offset[i] = mip_info[i].offset;
3133*61046927SAndroid Build Coastguard Worker          /* Adjust pitch like we did for surf_pitch */
3134*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.pitch[i] = align(mip_info[i].pitch / surf->blk_w, alignment);
3135*61046927SAndroid Build Coastguard Worker       }
3136*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.base_mip_width = surf->u.gfx9.surf_pitch;
3137*61046927SAndroid Build Coastguard Worker    } else if (in->swizzleMode == ADDR3_LINEAR) {
3138*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < in->numMipLevels; i++) {
3139*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.offset[i] = mip_info[i].offset;
3140*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.pitch[i] = mip_info[i].pitch;
3141*61046927SAndroid Build Coastguard Worker       }
3142*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.base_mip_width = surf->u.gfx9.surf_pitch;
3143*61046927SAndroid Build Coastguard Worker    } else {
3144*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.base_mip_width = mip_info[0].pitch;
3145*61046927SAndroid Build Coastguard Worker    }
3146*61046927SAndroid Build Coastguard Worker 
3147*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.base_mip_height = mip_info[0].height;
3148*61046927SAndroid Build Coastguard Worker 
3149*61046927SAndroid Build Coastguard Worker    if (in->flags.depth) {
3150*61046927SAndroid Build Coastguard Worker       assert(in->swizzleMode != ADDR3_LINEAR);
3151*61046927SAndroid Build Coastguard Worker 
3152*61046927SAndroid Build Coastguard Worker       return gfx12_compute_hiz_his_info(addrlib, info, surf, &surf->u.gfx9.zs.hiz, in);
3153*61046927SAndroid Build Coastguard Worker    }
3154*61046927SAndroid Build Coastguard Worker 
3155*61046927SAndroid Build Coastguard Worker    /* Compute tile swizzle for the color surface. All swizzle modes >= 4K support it. */
3156*61046927SAndroid Build Coastguard Worker    if (surf->modifier == DRM_FORMAT_MOD_INVALID && config->info.surf_index &&
3157*61046927SAndroid Build Coastguard Worker        in->swizzleMode >= ADDR3_4KB_2D && !out.mipChainInTail &&
3158*61046927SAndroid Build Coastguard Worker        !(surf->flags & RADEON_SURF_SHAREABLE) && !get_display_flag(config, surf)) {
3159*61046927SAndroid Build Coastguard Worker       ADDR3_COMPUTE_PIPEBANKXOR_INPUT xin = {0};
3160*61046927SAndroid Build Coastguard Worker       ADDR3_COMPUTE_PIPEBANKXOR_OUTPUT xout = {0};
3161*61046927SAndroid Build Coastguard Worker 
3162*61046927SAndroid Build Coastguard Worker       xin.size = sizeof(ADDR3_COMPUTE_PIPEBANKXOR_INPUT);
3163*61046927SAndroid Build Coastguard Worker       xout.size = sizeof(ADDR3_COMPUTE_PIPEBANKXOR_OUTPUT);
3164*61046927SAndroid Build Coastguard Worker 
3165*61046927SAndroid Build Coastguard Worker       xin.surfIndex = p_atomic_inc_return(config->info.surf_index) - 1;
3166*61046927SAndroid Build Coastguard Worker       xin.swizzleMode = in->swizzleMode;
3167*61046927SAndroid Build Coastguard Worker 
3168*61046927SAndroid Build Coastguard Worker       ret = Addr3ComputePipeBankXor(addrlib->handle, &xin, &xout);
3169*61046927SAndroid Build Coastguard Worker       if (ret != ADDR_OK)
3170*61046927SAndroid Build Coastguard Worker          return false;
3171*61046927SAndroid Build Coastguard Worker 
3172*61046927SAndroid Build Coastguard Worker       assert(xout.pipeBankXor <= u_bit_consecutive(0, sizeof(surf->tile_swizzle) * 8 + 2));
3173*61046927SAndroid Build Coastguard Worker       surf->tile_swizzle = xout.pipeBankXor;
3174*61046927SAndroid Build Coastguard Worker    }
3175*61046927SAndroid Build Coastguard Worker 
3176*61046927SAndroid Build Coastguard Worker    return true;
3177*61046927SAndroid Build Coastguard Worker }
3178*61046927SAndroid Build Coastguard Worker 
gfx12_compute_surface(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct ac_surf_config * config,enum radeon_surf_mode mode,struct radeon_surf * surf)3179*61046927SAndroid Build Coastguard Worker static bool gfx12_compute_surface(struct ac_addrlib *addrlib, const struct radeon_info *info,
3180*61046927SAndroid Build Coastguard Worker                                   const struct ac_surf_config *config, enum radeon_surf_mode mode,
3181*61046927SAndroid Build Coastguard Worker                                   struct radeon_surf *surf)
3182*61046927SAndroid Build Coastguard Worker {
3183*61046927SAndroid Build Coastguard Worker    bool compressed = surf->blk_w == 4 && surf->blk_h == 4;
3184*61046927SAndroid Build Coastguard Worker    bool is_color_surface = !(surf->flags & RADEON_SURF_Z_OR_SBUFFER);
3185*61046927SAndroid Build Coastguard Worker    bool stencil_only = (surf->flags & RADEON_SURF_SBUFFER) && !(surf->flags & RADEON_SURF_ZBUFFER);
3186*61046927SAndroid Build Coastguard Worker    ADDR3_COMPUTE_SURFACE_INFO_INPUT AddrSurfInfoIn = {0};
3187*61046927SAndroid Build Coastguard Worker 
3188*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.size = sizeof(ADDR3_COMPUTE_SURFACE_INFO_INPUT);
3189*61046927SAndroid Build Coastguard Worker 
3190*61046927SAndroid Build Coastguard Worker    if (stencil_only) {
3191*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.bpp = 8;
3192*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.format = ADDR_FMT_8;
3193*61046927SAndroid Build Coastguard Worker    } else {
3194*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.format = bpe_to_format(surf);
3195*61046927SAndroid Build Coastguard Worker       if (!compressed)
3196*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.bpp = surf->bpe * 8;
3197*61046927SAndroid Build Coastguard Worker    }
3198*61046927SAndroid Build Coastguard Worker 
3199*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.color = is_color_surface && !(surf->flags & RADEON_SURF_NO_RENDER_TARGET);
3200*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.depth = (surf->flags & RADEON_SURF_ZBUFFER) != 0;
3201*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.stencil = stencil_only;
3202*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.texture = !(surf->flags & RADEON_SURF_NO_TEXTURE);
3203*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.unordered = !(surf->flags & RADEON_SURF_NO_TEXTURE);
3204*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.blockCompressed = compressed;
3205*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.flags.isVrsImage = !!(surf->flags & RADEON_SURF_VRS_RATE);
3206*61046927SAndroid Build Coastguard Worker 
3207*61046927SAndroid Build Coastguard Worker    if (config->is_3d)
3208*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.resourceType = ADDR_RSRC_TEX_3D;
3209*61046927SAndroid Build Coastguard Worker    else if (config->is_1d)
3210*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.resourceType = ADDR_RSRC_TEX_1D;
3211*61046927SAndroid Build Coastguard Worker    else
3212*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.resourceType = ADDR_RSRC_TEX_2D;
3213*61046927SAndroid Build Coastguard Worker 
3214*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.width = config->info.width;
3215*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.height = config->info.height;
3216*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.numMipLevels = config->info.levels;
3217*61046927SAndroid Build Coastguard Worker    AddrSurfInfoIn.numSamples = MAX2(1, config->info.samples);
3218*61046927SAndroid Build Coastguard Worker 
3219*61046927SAndroid Build Coastguard Worker    if (config->is_3d)
3220*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.numSlices = config->info.depth;
3221*61046927SAndroid Build Coastguard Worker    else if (config->is_cube)
3222*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.numSlices = 6;
3223*61046927SAndroid Build Coastguard Worker    else
3224*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.numSlices = config->info.array_size;
3225*61046927SAndroid Build Coastguard Worker 
3226*61046927SAndroid Build Coastguard Worker    /* Select the swizzle mode. */
3227*61046927SAndroid Build Coastguard Worker    if (surf->modifier != DRM_FORMAT_MOD_INVALID) {
3228*61046927SAndroid Build Coastguard Worker       assert(!compressed);
3229*61046927SAndroid Build Coastguard Worker       assert(!ac_modifier_has_dcc(surf->modifier) || !(surf->flags & RADEON_SURF_DISABLE_DCC));
3230*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.swizzleMode = ac_get_modifier_swizzle_mode(info->gfx_level, surf->modifier);
3231*61046927SAndroid Build Coastguard Worker    } else if (surf->flags & RADEON_SURF_IMPORTED) {
3232*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.swizzleMode = surf->u.gfx9.swizzle_mode;
3233*61046927SAndroid Build Coastguard Worker    } else if (surf->flags & RADEON_SURF_PRT) {
3234*61046927SAndroid Build Coastguard Worker       if (config->is_3d)
3235*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.swizzleMode = ADDR3_64KB_3D;
3236*61046927SAndroid Build Coastguard Worker       else
3237*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.swizzleMode = ADDR3_64KB_2D;
3238*61046927SAndroid Build Coastguard Worker    } else if (mode == RADEON_SURF_MODE_LINEAR_ALIGNED) {
3239*61046927SAndroid Build Coastguard Worker       assert(config->info.samples <= 1 && !(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
3240*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.swizzleMode = ADDR3_LINEAR;
3241*61046927SAndroid Build Coastguard Worker    } else if (config->is_1d && !(surf->flags & RADEON_SURF_Z_OR_SBUFFER)) {
3242*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.swizzleMode = ADDR3_LINEAR;
3243*61046927SAndroid Build Coastguard Worker    } else {
3244*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.swizzleMode = gfx12_select_swizzle_mode(addrlib, info, surf, &AddrSurfInfoIn);
3245*61046927SAndroid Build Coastguard Worker    }
3246*61046927SAndroid Build Coastguard Worker 
3247*61046927SAndroid Build Coastguard Worker    /* Force the linear pitch from 128B (default) to 256B for multi-GPU interop. This only applies
3248*61046927SAndroid Build Coastguard Worker     * to 2D non-MSAA and plain color formats.
3249*61046927SAndroid Build Coastguard Worker     */
3250*61046927SAndroid Build Coastguard Worker    if (!config->is_1d && !config->is_3d && !config->is_cube && !config->is_array &&
3251*61046927SAndroid Build Coastguard Worker        config->info.levels == 1 && config->info.samples <= 1 &&
3252*61046927SAndroid Build Coastguard Worker        surf->blk_w == 1 && surf->blk_h == 1 && !(surf->flags & RADEON_SURF_Z_OR_SBUFFER) &&
3253*61046927SAndroid Build Coastguard Worker        util_is_power_of_two_nonzero(surf->bpe) && AddrSurfInfoIn.swizzleMode == ADDR3_LINEAR) {
3254*61046927SAndroid Build Coastguard Worker       AddrSurfInfoIn.pitchInElement = align(config->info.width, LINEAR_PITCH_ALIGNMENT / surf->bpe);
3255*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.uses_custom_pitch = true;
3256*61046927SAndroid Build Coastguard Worker    }
3257*61046927SAndroid Build Coastguard Worker 
3258*61046927SAndroid Build Coastguard Worker    bool supports_display_dcc = info->drm_minor >= 58;
3259*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.swizzle_mode = AddrSurfInfoIn.swizzleMode;
3260*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.resource_type = (enum gfx9_resource_type)AddrSurfInfoIn.resourceType;
3261*61046927SAndroid Build Coastguard Worker    surf->u.gfx9.gfx12_enable_dcc = ac_modifier_has_dcc(surf->modifier) ||
3262*61046927SAndroid Build Coastguard Worker                                    (surf->modifier == DRM_FORMAT_MOD_INVALID &&
3263*61046927SAndroid Build Coastguard Worker                                     !(surf->flags & RADEON_SURF_DISABLE_DCC) &&
3264*61046927SAndroid Build Coastguard Worker                                     /* Always enable compression for Z/S and MSAA color by default. */
3265*61046927SAndroid Build Coastguard Worker                                     (surf->flags & RADEON_SURF_Z_OR_SBUFFER ||
3266*61046927SAndroid Build Coastguard Worker                                      config->info.samples > 1 ||
3267*61046927SAndroid Build Coastguard Worker                                      ((supports_display_dcc || !(surf->flags & RADEON_SURF_SCANOUT)) &&
3268*61046927SAndroid Build Coastguard Worker                                       /* These two are not strictly necessary. */
3269*61046927SAndroid Build Coastguard Worker                                       surf->u.gfx9.swizzle_mode != ADDR3_LINEAR &&
3270*61046927SAndroid Build Coastguard Worker                                       surf->surf_size >= 4096)));
3271*61046927SAndroid Build Coastguard Worker 
3272*61046927SAndroid Build Coastguard Worker    surf->has_stencil = !!(surf->flags & RADEON_SURF_SBUFFER);
3273*61046927SAndroid Build Coastguard Worker    surf->is_linear = surf->u.gfx9.swizzle_mode == ADDR3_LINEAR;
3274*61046927SAndroid Build Coastguard Worker    surf->is_displayable = !(surf->flags & RADEON_SURF_Z_OR_SBUFFER) &&
3275*61046927SAndroid Build Coastguard Worker                           surf->u.gfx9.resource_type != RADEON_RESOURCE_3D &&
3276*61046927SAndroid Build Coastguard Worker                           (supports_display_dcc || !surf->u.gfx9.gfx12_enable_dcc);
3277*61046927SAndroid Build Coastguard Worker    surf->thick_tiling = surf->u.gfx9.swizzle_mode >= ADDR3_4KB_3D;
3278*61046927SAndroid Build Coastguard Worker 
3279*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_Z_OR_SBUFFER) {
3280*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.hiz.offset = 0;
3281*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.hiz.size = 0;
3282*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.his.offset = 0;
3283*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.zs.his.size = 0;
3284*61046927SAndroid Build Coastguard Worker    }
3285*61046927SAndroid Build Coastguard Worker 
3286*61046927SAndroid Build Coastguard Worker    if (surf->u.gfx9.gfx12_enable_dcc) {
3287*61046927SAndroid Build Coastguard Worker       if (surf->modifier != DRM_FORMAT_MOD_INVALID) {
3288*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc.max_compressed_block_size =
3289*61046927SAndroid Build Coastguard Worker             AMD_FMT_MOD_GET(DCC_MAX_COMPRESSED_BLOCK, surf->modifier);
3290*61046927SAndroid Build Coastguard Worker       } else if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER) &&
3291*61046927SAndroid Build Coastguard Worker                  /* Don't change the DCC settings for imported buffers - they might differ. */
3292*61046927SAndroid Build Coastguard Worker                  !(surf->flags & RADEON_SURF_IMPORTED)) {
3293*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc.max_compressed_block_size = V_028C78_MAX_BLOCK_SIZE_128B;
3294*61046927SAndroid Build Coastguard Worker       }
3295*61046927SAndroid Build Coastguard Worker    }
3296*61046927SAndroid Build Coastguard Worker 
3297*61046927SAndroid Build Coastguard Worker    /* Calculate texture layout information. */
3298*61046927SAndroid Build Coastguard Worker    if (!stencil_only &&
3299*61046927SAndroid Build Coastguard Worker        !gfx12_compute_miptree(addrlib, info, config, surf, compressed, &AddrSurfInfoIn))
3300*61046927SAndroid Build Coastguard Worker       return false;
3301*61046927SAndroid Build Coastguard Worker 
3302*61046927SAndroid Build Coastguard Worker    /* Calculate texture layout information for stencil. */
3303*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_SBUFFER) {
3304*61046927SAndroid Build Coastguard Worker       if (stencil_only) {
3305*61046927SAndroid Build Coastguard Worker          assert(!AddrSurfInfoIn.flags.depth);
3306*61046927SAndroid Build Coastguard Worker          assert(AddrSurfInfoIn.flags.stencil);
3307*61046927SAndroid Build Coastguard Worker          assert(AddrSurfInfoIn.bpp == 8);
3308*61046927SAndroid Build Coastguard Worker          assert(AddrSurfInfoIn.format == ADDR_FMT_8);
3309*61046927SAndroid Build Coastguard Worker       } else {
3310*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.flags.depth = 0;
3311*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.flags.stencil = 1;
3312*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.bpp = 8;
3313*61046927SAndroid Build Coastguard Worker          AddrSurfInfoIn.format = ADDR_FMT_8;
3314*61046927SAndroid Build Coastguard Worker       }
3315*61046927SAndroid Build Coastguard Worker 
3316*61046927SAndroid Build Coastguard Worker       if (!gfx12_compute_miptree(addrlib, info, config, surf, compressed, &AddrSurfInfoIn))
3317*61046927SAndroid Build Coastguard Worker          return false;
3318*61046927SAndroid Build Coastguard Worker    }
3319*61046927SAndroid Build Coastguard Worker 
3320*61046927SAndroid Build Coastguard Worker    return true;
3321*61046927SAndroid Build Coastguard Worker }
3322*61046927SAndroid Build Coastguard Worker 
ac_compute_surface(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct ac_surf_config * config,enum radeon_surf_mode mode,struct radeon_surf * surf)3323*61046927SAndroid Build Coastguard Worker int ac_compute_surface(struct ac_addrlib *addrlib, const struct radeon_info *info,
3324*61046927SAndroid Build Coastguard Worker                        const struct ac_surf_config *config, enum radeon_surf_mode mode,
3325*61046927SAndroid Build Coastguard Worker                        struct radeon_surf *surf)
3326*61046927SAndroid Build Coastguard Worker {
3327*61046927SAndroid Build Coastguard Worker    int r;
3328*61046927SAndroid Build Coastguard Worker 
3329*61046927SAndroid Build Coastguard Worker    r = surf_config_sanity(config, surf->flags);
3330*61046927SAndroid Build Coastguard Worker    if (r)
3331*61046927SAndroid Build Coastguard Worker       return r;
3332*61046927SAndroid Build Coastguard Worker 
3333*61046927SAndroid Build Coastguard Worker    /* Images are emulated on some CDNA chips. */
3334*61046927SAndroid Build Coastguard Worker    if (!info->has_image_opcodes)
3335*61046927SAndroid Build Coastguard Worker       mode = RADEON_SURF_MODE_LINEAR_ALIGNED;
3336*61046927SAndroid Build Coastguard Worker 
3337*61046927SAndroid Build Coastguard Worker    /* 0 offsets mean disabled. */
3338*61046927SAndroid Build Coastguard Worker    surf->meta_offset = surf->fmask_offset = surf->cmask_offset = surf->display_dcc_offset = 0;
3339*61046927SAndroid Build Coastguard Worker 
3340*61046927SAndroid Build Coastguard Worker    if (info->family_id >= FAMILY_GFX12) {
3341*61046927SAndroid Build Coastguard Worker       if (!gfx12_compute_surface(addrlib, info, config, mode, surf))
3342*61046927SAndroid Build Coastguard Worker          return ADDR_ERROR;
3343*61046927SAndroid Build Coastguard Worker 
3344*61046927SAndroid Build Coastguard Worker       /* Determine the memory layout of multiple allocations in one buffer. */
3345*61046927SAndroid Build Coastguard Worker       surf->total_size = surf->surf_size;
3346*61046927SAndroid Build Coastguard Worker       surf->alignment_log2 = surf->surf_alignment_log2;
3347*61046927SAndroid Build Coastguard Worker 
3348*61046927SAndroid Build Coastguard Worker       if (surf->flags & RADEON_SURF_Z_OR_SBUFFER) {
3349*61046927SAndroid Build Coastguard Worker          if (surf->u.gfx9.zs.hiz.size) {
3350*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.zs.hiz.offset = align64(surf->total_size,
3351*61046927SAndroid Build Coastguard Worker                                                  1ull << surf->u.gfx9.zs.hiz.alignment_log2);
3352*61046927SAndroid Build Coastguard Worker             surf->surf_alignment_log2 = MAX2(surf->surf_alignment_log2,
3353*61046927SAndroid Build Coastguard Worker                                              surf->u.gfx9.zs.hiz.alignment_log2);
3354*61046927SAndroid Build Coastguard Worker             surf->total_size = surf->u.gfx9.zs.hiz.offset + surf->u.gfx9.zs.hiz.size;
3355*61046927SAndroid Build Coastguard Worker          }
3356*61046927SAndroid Build Coastguard Worker 
3357*61046927SAndroid Build Coastguard Worker          if (surf->u.gfx9.zs.his.size) {
3358*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.zs.his.offset = align64(surf->total_size,
3359*61046927SAndroid Build Coastguard Worker                                                  1ull << surf->u.gfx9.zs.his.alignment_log2);
3360*61046927SAndroid Build Coastguard Worker             surf->surf_alignment_log2 = MAX2(surf->surf_alignment_log2,
3361*61046927SAndroid Build Coastguard Worker                                              surf->u.gfx9.zs.his.alignment_log2);
3362*61046927SAndroid Build Coastguard Worker             surf->total_size = surf->u.gfx9.zs.his.offset + surf->u.gfx9.zs.his.size;
3363*61046927SAndroid Build Coastguard Worker          }
3364*61046927SAndroid Build Coastguard Worker       }
3365*61046927SAndroid Build Coastguard Worker 
3366*61046927SAndroid Build Coastguard Worker       return 0;
3367*61046927SAndroid Build Coastguard Worker    }
3368*61046927SAndroid Build Coastguard Worker 
3369*61046927SAndroid Build Coastguard Worker    /* Gfx6-11. */
3370*61046927SAndroid Build Coastguard Worker    if (info->family_id >= FAMILY_AI)
3371*61046927SAndroid Build Coastguard Worker       r = gfx9_compute_surface(addrlib, info, config, mode, surf);
3372*61046927SAndroid Build Coastguard Worker    else
3373*61046927SAndroid Build Coastguard Worker       r = gfx6_compute_surface(addrlib->handle, info, config, mode, surf);
3374*61046927SAndroid Build Coastguard Worker 
3375*61046927SAndroid Build Coastguard Worker    if (r)
3376*61046927SAndroid Build Coastguard Worker       return r;
3377*61046927SAndroid Build Coastguard Worker 
3378*61046927SAndroid Build Coastguard Worker    /* Determine the memory layout of multiple allocations in one buffer. */
3379*61046927SAndroid Build Coastguard Worker    surf->total_size = surf->surf_size;
3380*61046927SAndroid Build Coastguard Worker    surf->alignment_log2 = surf->surf_alignment_log2;
3381*61046927SAndroid Build Coastguard Worker 
3382*61046927SAndroid Build Coastguard Worker    if (surf->fmask_size) {
3383*61046927SAndroid Build Coastguard Worker       assert(config->info.samples >= 2);
3384*61046927SAndroid Build Coastguard Worker       surf->fmask_offset = align64(surf->total_size, 1ull << surf->fmask_alignment_log2);
3385*61046927SAndroid Build Coastguard Worker       surf->total_size = surf->fmask_offset + surf->fmask_size;
3386*61046927SAndroid Build Coastguard Worker       surf->alignment_log2 = MAX2(surf->alignment_log2, surf->fmask_alignment_log2);
3387*61046927SAndroid Build Coastguard Worker    }
3388*61046927SAndroid Build Coastguard Worker 
3389*61046927SAndroid Build Coastguard Worker    /* Single-sample CMASK is in a separate buffer. */
3390*61046927SAndroid Build Coastguard Worker    if (surf->cmask_size && config->info.samples >= 2) {
3391*61046927SAndroid Build Coastguard Worker       surf->cmask_offset = align64(surf->total_size, 1ull << surf->cmask_alignment_log2);
3392*61046927SAndroid Build Coastguard Worker       surf->total_size = surf->cmask_offset + surf->cmask_size;
3393*61046927SAndroid Build Coastguard Worker       surf->alignment_log2 = MAX2(surf->alignment_log2, surf->cmask_alignment_log2);
3394*61046927SAndroid Build Coastguard Worker    }
3395*61046927SAndroid Build Coastguard Worker 
3396*61046927SAndroid Build Coastguard Worker    if (surf->is_displayable)
3397*61046927SAndroid Build Coastguard Worker       surf->flags |= RADEON_SURF_SCANOUT;
3398*61046927SAndroid Build Coastguard Worker 
3399*61046927SAndroid Build Coastguard Worker    if (surf->meta_size &&
3400*61046927SAndroid Build Coastguard Worker        /* dcc_size is computed on GFX9+ only if it's displayable. */
3401*61046927SAndroid Build Coastguard Worker        (info->gfx_level >= GFX9 || !get_display_flag(config, surf))) {
3402*61046927SAndroid Build Coastguard Worker       /* It's better when displayable DCC is immediately after
3403*61046927SAndroid Build Coastguard Worker        * the image due to hw-specific reasons.
3404*61046927SAndroid Build Coastguard Worker        */
3405*61046927SAndroid Build Coastguard Worker       if (info->gfx_level >= GFX9 &&
3406*61046927SAndroid Build Coastguard Worker           !(surf->flags & RADEON_SURF_Z_OR_SBUFFER) &&
3407*61046927SAndroid Build Coastguard Worker           surf->u.gfx9.color.dcc.display_equation_valid) {
3408*61046927SAndroid Build Coastguard Worker          /* Add space for the displayable DCC buffer. */
3409*61046927SAndroid Build Coastguard Worker          surf->display_dcc_offset = align64(surf->total_size, 1ull << surf->u.gfx9.color.display_dcc_alignment_log2);
3410*61046927SAndroid Build Coastguard Worker          surf->total_size = surf->display_dcc_offset + surf->u.gfx9.color.display_dcc_size;
3411*61046927SAndroid Build Coastguard Worker       }
3412*61046927SAndroid Build Coastguard Worker 
3413*61046927SAndroid Build Coastguard Worker       surf->meta_offset = align64(surf->total_size, 1ull << surf->meta_alignment_log2);
3414*61046927SAndroid Build Coastguard Worker       surf->total_size = surf->meta_offset + surf->meta_size;
3415*61046927SAndroid Build Coastguard Worker       surf->alignment_log2 = MAX2(surf->alignment_log2, surf->meta_alignment_log2);
3416*61046927SAndroid Build Coastguard Worker    }
3417*61046927SAndroid Build Coastguard Worker 
3418*61046927SAndroid Build Coastguard Worker    return 0;
3419*61046927SAndroid Build Coastguard Worker }
3420*61046927SAndroid Build Coastguard Worker 
3421*61046927SAndroid Build Coastguard Worker /* This is meant to be used for disabling DCC. */
ac_surface_zero_dcc_fields(struct radeon_surf * surf)3422*61046927SAndroid Build Coastguard Worker void ac_surface_zero_dcc_fields(struct radeon_surf *surf)
3423*61046927SAndroid Build Coastguard Worker {
3424*61046927SAndroid Build Coastguard Worker    if (surf->flags & RADEON_SURF_Z_OR_SBUFFER)
3425*61046927SAndroid Build Coastguard Worker       return;
3426*61046927SAndroid Build Coastguard Worker 
3427*61046927SAndroid Build Coastguard Worker    surf->meta_offset = 0;
3428*61046927SAndroid Build Coastguard Worker    surf->display_dcc_offset = 0;
3429*61046927SAndroid Build Coastguard Worker    if (!surf->fmask_offset && !surf->cmask_offset) {
3430*61046927SAndroid Build Coastguard Worker       surf->total_size = surf->surf_size;
3431*61046927SAndroid Build Coastguard Worker       surf->alignment_log2 = surf->surf_alignment_log2;
3432*61046927SAndroid Build Coastguard Worker    }
3433*61046927SAndroid Build Coastguard Worker }
3434*61046927SAndroid Build Coastguard Worker 
eg_tile_split(unsigned tile_split)3435*61046927SAndroid Build Coastguard Worker static unsigned eg_tile_split(unsigned tile_split)
3436*61046927SAndroid Build Coastguard Worker {
3437*61046927SAndroid Build Coastguard Worker    switch (tile_split) {
3438*61046927SAndroid Build Coastguard Worker    case 0:
3439*61046927SAndroid Build Coastguard Worker       tile_split = 64;
3440*61046927SAndroid Build Coastguard Worker       break;
3441*61046927SAndroid Build Coastguard Worker    case 1:
3442*61046927SAndroid Build Coastguard Worker       tile_split = 128;
3443*61046927SAndroid Build Coastguard Worker       break;
3444*61046927SAndroid Build Coastguard Worker    case 2:
3445*61046927SAndroid Build Coastguard Worker       tile_split = 256;
3446*61046927SAndroid Build Coastguard Worker       break;
3447*61046927SAndroid Build Coastguard Worker    case 3:
3448*61046927SAndroid Build Coastguard Worker       tile_split = 512;
3449*61046927SAndroid Build Coastguard Worker       break;
3450*61046927SAndroid Build Coastguard Worker    default:
3451*61046927SAndroid Build Coastguard Worker    case 4:
3452*61046927SAndroid Build Coastguard Worker       tile_split = 1024;
3453*61046927SAndroid Build Coastguard Worker       break;
3454*61046927SAndroid Build Coastguard Worker    case 5:
3455*61046927SAndroid Build Coastguard Worker       tile_split = 2048;
3456*61046927SAndroid Build Coastguard Worker       break;
3457*61046927SAndroid Build Coastguard Worker    case 6:
3458*61046927SAndroid Build Coastguard Worker       tile_split = 4096;
3459*61046927SAndroid Build Coastguard Worker       break;
3460*61046927SAndroid Build Coastguard Worker    }
3461*61046927SAndroid Build Coastguard Worker    return tile_split;
3462*61046927SAndroid Build Coastguard Worker }
3463*61046927SAndroid Build Coastguard Worker 
eg_tile_split_rev(unsigned eg_tile_split)3464*61046927SAndroid Build Coastguard Worker static unsigned eg_tile_split_rev(unsigned eg_tile_split)
3465*61046927SAndroid Build Coastguard Worker {
3466*61046927SAndroid Build Coastguard Worker    switch (eg_tile_split) {
3467*61046927SAndroid Build Coastguard Worker    case 64:
3468*61046927SAndroid Build Coastguard Worker       return 0;
3469*61046927SAndroid Build Coastguard Worker    case 128:
3470*61046927SAndroid Build Coastguard Worker       return 1;
3471*61046927SAndroid Build Coastguard Worker    case 256:
3472*61046927SAndroid Build Coastguard Worker       return 2;
3473*61046927SAndroid Build Coastguard Worker    case 512:
3474*61046927SAndroid Build Coastguard Worker       return 3;
3475*61046927SAndroid Build Coastguard Worker    default:
3476*61046927SAndroid Build Coastguard Worker    case 1024:
3477*61046927SAndroid Build Coastguard Worker       return 4;
3478*61046927SAndroid Build Coastguard Worker    case 2048:
3479*61046927SAndroid Build Coastguard Worker       return 5;
3480*61046927SAndroid Build Coastguard Worker    case 4096:
3481*61046927SAndroid Build Coastguard Worker       return 6;
3482*61046927SAndroid Build Coastguard Worker    }
3483*61046927SAndroid Build Coastguard Worker }
3484*61046927SAndroid Build Coastguard Worker 
3485*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_MAX_COMPRESSED_BLOCK_SIZE_SHIFT 45
3486*61046927SAndroid Build Coastguard Worker #define AMDGPU_TILING_DCC_MAX_COMPRESSED_BLOCK_SIZE_MASK  0x3
3487*61046927SAndroid Build Coastguard Worker 
3488*61046927SAndroid Build Coastguard Worker /* This should be called before ac_compute_surface. */
ac_surface_apply_bo_metadata(const struct radeon_info * info,struct radeon_surf * surf,uint64_t tiling_flags,enum radeon_surf_mode * mode)3489*61046927SAndroid Build Coastguard Worker void ac_surface_apply_bo_metadata(const struct radeon_info *info, struct radeon_surf *surf,
3490*61046927SAndroid Build Coastguard Worker                                   uint64_t tiling_flags, enum radeon_surf_mode *mode)
3491*61046927SAndroid Build Coastguard Worker {
3492*61046927SAndroid Build Coastguard Worker    bool scanout;
3493*61046927SAndroid Build Coastguard Worker 
3494*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX12) {
3495*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.swizzle_mode = AMDGPU_TILING_GET(tiling_flags, GFX12_SWIZZLE_MODE);
3496*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.dcc.max_compressed_block_size =
3497*61046927SAndroid Build Coastguard Worker          AMDGPU_TILING_GET(tiling_flags, GFX12_DCC_MAX_COMPRESSED_BLOCK);
3498*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.dcc_data_format =
3499*61046927SAndroid Build Coastguard Worker          AMDGPU_TILING_GET(tiling_flags, GFX12_DCC_DATA_FORMAT);
3500*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.dcc_number_type =
3501*61046927SAndroid Build Coastguard Worker          AMDGPU_TILING_GET(tiling_flags, GFX12_DCC_NUMBER_TYPE);
3502*61046927SAndroid Build Coastguard Worker       scanout = AMDGPU_TILING_GET(tiling_flags, GFX12_SCANOUT);
3503*61046927SAndroid Build Coastguard Worker    } else if (info->gfx_level >= GFX9) {
3504*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.swizzle_mode = AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
3505*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.dcc.independent_64B_blocks =
3506*61046927SAndroid Build Coastguard Worker          AMDGPU_TILING_GET(tiling_flags, DCC_INDEPENDENT_64B);
3507*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.dcc.independent_128B_blocks =
3508*61046927SAndroid Build Coastguard Worker          AMDGPU_TILING_GET(tiling_flags, DCC_INDEPENDENT_128B);
3509*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.dcc.max_compressed_block_size =
3510*61046927SAndroid Build Coastguard Worker          AMDGPU_TILING_GET(tiling_flags, DCC_MAX_COMPRESSED_BLOCK_SIZE);
3511*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.color.display_dcc_pitch_max = AMDGPU_TILING_GET(tiling_flags, DCC_PITCH_MAX);
3512*61046927SAndroid Build Coastguard Worker       scanout = AMDGPU_TILING_GET(tiling_flags, SCANOUT);
3513*61046927SAndroid Build Coastguard Worker       *mode =
3514*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.swizzle_mode > 0 ? RADEON_SURF_MODE_2D : RADEON_SURF_MODE_LINEAR_ALIGNED;
3515*61046927SAndroid Build Coastguard Worker    } else {
3516*61046927SAndroid Build Coastguard Worker       surf->u.legacy.pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
3517*61046927SAndroid Build Coastguard Worker       surf->u.legacy.bankw = 1 << AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
3518*61046927SAndroid Build Coastguard Worker       surf->u.legacy.bankh = 1 << AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
3519*61046927SAndroid Build Coastguard Worker       surf->u.legacy.tile_split = eg_tile_split(AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT));
3520*61046927SAndroid Build Coastguard Worker       surf->u.legacy.mtilea = 1 << AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
3521*61046927SAndroid Build Coastguard Worker       surf->u.legacy.num_banks = 2 << AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
3522*61046927SAndroid Build Coastguard Worker       scanout = AMDGPU_TILING_GET(tiling_flags, MICRO_TILE_MODE) == 0; /* DISPLAY */
3523*61046927SAndroid Build Coastguard Worker 
3524*61046927SAndroid Build Coastguard Worker       if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == 4) /* 2D_TILED_THIN1 */
3525*61046927SAndroid Build Coastguard Worker          *mode = RADEON_SURF_MODE_2D;
3526*61046927SAndroid Build Coastguard Worker       else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == 2) /* 1D_TILED_THIN1 */
3527*61046927SAndroid Build Coastguard Worker          *mode = RADEON_SURF_MODE_1D;
3528*61046927SAndroid Build Coastguard Worker       else
3529*61046927SAndroid Build Coastguard Worker          *mode = RADEON_SURF_MODE_LINEAR_ALIGNED;
3530*61046927SAndroid Build Coastguard Worker    }
3531*61046927SAndroid Build Coastguard Worker 
3532*61046927SAndroid Build Coastguard Worker    if (scanout)
3533*61046927SAndroid Build Coastguard Worker       surf->flags |= RADEON_SURF_SCANOUT;
3534*61046927SAndroid Build Coastguard Worker    else
3535*61046927SAndroid Build Coastguard Worker       surf->flags &= ~RADEON_SURF_SCANOUT;
3536*61046927SAndroid Build Coastguard Worker }
3537*61046927SAndroid Build Coastguard Worker 
ac_surface_compute_bo_metadata(const struct radeon_info * info,struct radeon_surf * surf,uint64_t * tiling_flags)3538*61046927SAndroid Build Coastguard Worker void ac_surface_compute_bo_metadata(const struct radeon_info *info, struct radeon_surf *surf,
3539*61046927SAndroid Build Coastguard Worker                                     uint64_t *tiling_flags)
3540*61046927SAndroid Build Coastguard Worker {
3541*61046927SAndroid Build Coastguard Worker    *tiling_flags = 0;
3542*61046927SAndroid Build Coastguard Worker 
3543*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX12) {
3544*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(GFX12_SWIZZLE_MODE, surf->u.gfx9.swizzle_mode);
3545*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(GFX12_DCC_MAX_COMPRESSED_BLOCK,
3546*61046927SAndroid Build Coastguard Worker                                          surf->u.gfx9.color.dcc.max_compressed_block_size);
3547*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(GFX12_DCC_NUMBER_TYPE, surf->u.gfx9.color.dcc_number_type);
3548*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(GFX12_DCC_DATA_FORMAT, surf->u.gfx9.color.dcc_data_format);
3549*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(GFX12_SCANOUT, (surf->flags & RADEON_SURF_SCANOUT) != 0);
3550*61046927SAndroid Build Coastguard Worker    } else if (info->gfx_level >= GFX9) {
3551*61046927SAndroid Build Coastguard Worker       uint64_t dcc_offset = 0;
3552*61046927SAndroid Build Coastguard Worker 
3553*61046927SAndroid Build Coastguard Worker       if (surf->meta_offset) {
3554*61046927SAndroid Build Coastguard Worker          dcc_offset = surf->display_dcc_offset ? surf->display_dcc_offset : surf->meta_offset;
3555*61046927SAndroid Build Coastguard Worker          assert((dcc_offset >> 8) != 0 && (dcc_offset >> 8) < (1 << 24));
3556*61046927SAndroid Build Coastguard Worker       }
3557*61046927SAndroid Build Coastguard Worker 
3558*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(SWIZZLE_MODE, surf->u.gfx9.swizzle_mode);
3559*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(DCC_OFFSET_256B, dcc_offset >> 8);
3560*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(DCC_PITCH_MAX, surf->u.gfx9.color.display_dcc_pitch_max);
3561*61046927SAndroid Build Coastguard Worker       *tiling_flags |=
3562*61046927SAndroid Build Coastguard Worker          AMDGPU_TILING_SET(DCC_INDEPENDENT_64B, surf->u.gfx9.color.dcc.independent_64B_blocks);
3563*61046927SAndroid Build Coastguard Worker       *tiling_flags |=
3564*61046927SAndroid Build Coastguard Worker          AMDGPU_TILING_SET(DCC_INDEPENDENT_128B, surf->u.gfx9.color.dcc.independent_128B_blocks);
3565*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(DCC_MAX_COMPRESSED_BLOCK_SIZE,
3566*61046927SAndroid Build Coastguard Worker                                          surf->u.gfx9.color.dcc.max_compressed_block_size);
3567*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(SCANOUT, (surf->flags & RADEON_SURF_SCANOUT) != 0);
3568*61046927SAndroid Build Coastguard Worker    } else {
3569*61046927SAndroid Build Coastguard Worker       if (surf->u.legacy.level[0].mode >= RADEON_SURF_MODE_2D)
3570*61046927SAndroid Build Coastguard Worker          *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 4); /* 2D_TILED_THIN1 */
3571*61046927SAndroid Build Coastguard Worker       else if (surf->u.legacy.level[0].mode >= RADEON_SURF_MODE_1D)
3572*61046927SAndroid Build Coastguard Worker          *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 2); /* 1D_TILED_THIN1 */
3573*61046927SAndroid Build Coastguard Worker       else
3574*61046927SAndroid Build Coastguard Worker          *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 1); /* LINEAR_ALIGNED */
3575*61046927SAndroid Build Coastguard Worker 
3576*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(PIPE_CONFIG, surf->u.legacy.pipe_config);
3577*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(BANK_WIDTH, util_logbase2(surf->u.legacy.bankw));
3578*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(BANK_HEIGHT, util_logbase2(surf->u.legacy.bankh));
3579*61046927SAndroid Build Coastguard Worker       if (surf->u.legacy.tile_split)
3580*61046927SAndroid Build Coastguard Worker          *tiling_flags |=
3581*61046927SAndroid Build Coastguard Worker             AMDGPU_TILING_SET(TILE_SPLIT, eg_tile_split_rev(surf->u.legacy.tile_split));
3582*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(MACRO_TILE_ASPECT, util_logbase2(surf->u.legacy.mtilea));
3583*61046927SAndroid Build Coastguard Worker       *tiling_flags |= AMDGPU_TILING_SET(NUM_BANKS, util_logbase2(surf->u.legacy.num_banks) - 1);
3584*61046927SAndroid Build Coastguard Worker 
3585*61046927SAndroid Build Coastguard Worker       if (surf->flags & RADEON_SURF_SCANOUT)
3586*61046927SAndroid Build Coastguard Worker          *tiling_flags |= AMDGPU_TILING_SET(MICRO_TILE_MODE, 0); /* DISPLAY_MICRO_TILING */
3587*61046927SAndroid Build Coastguard Worker       else
3588*61046927SAndroid Build Coastguard Worker          *tiling_flags |= AMDGPU_TILING_SET(MICRO_TILE_MODE, 1); /* THIN_MICRO_TILING */
3589*61046927SAndroid Build Coastguard Worker    }
3590*61046927SAndroid Build Coastguard Worker }
3591*61046927SAndroid Build Coastguard Worker 
ac_get_umd_metadata_word1(const struct radeon_info * info)3592*61046927SAndroid Build Coastguard Worker static uint32_t ac_get_umd_metadata_word1(const struct radeon_info *info)
3593*61046927SAndroid Build Coastguard Worker {
3594*61046927SAndroid Build Coastguard Worker    return (ATI_VENDOR_ID << 16) | info->pci_id;
3595*61046927SAndroid Build Coastguard Worker }
3596*61046927SAndroid Build Coastguard Worker 
3597*61046927SAndroid Build Coastguard Worker /* This should be called after ac_compute_surface. */
ac_surface_apply_umd_metadata(const struct radeon_info * info,struct radeon_surf * surf,unsigned num_storage_samples,unsigned num_mipmap_levels,unsigned size_metadata,const uint32_t metadata[64])3598*61046927SAndroid Build Coastguard Worker bool ac_surface_apply_umd_metadata(const struct radeon_info *info, struct radeon_surf *surf,
3599*61046927SAndroid Build Coastguard Worker                                    unsigned num_storage_samples, unsigned num_mipmap_levels,
3600*61046927SAndroid Build Coastguard Worker                                    unsigned size_metadata, const uint32_t metadata[64])
3601*61046927SAndroid Build Coastguard Worker {
3602*61046927SAndroid Build Coastguard Worker    const uint32_t *desc = &metadata[2];
3603*61046927SAndroid Build Coastguard Worker    uint64_t offset;
3604*61046927SAndroid Build Coastguard Worker 
3605*61046927SAndroid Build Coastguard Worker    if (surf->modifier != DRM_FORMAT_MOD_INVALID)
3606*61046927SAndroid Build Coastguard Worker       return true;
3607*61046927SAndroid Build Coastguard Worker 
3608*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX9)
3609*61046927SAndroid Build Coastguard Worker       offset = surf->u.gfx9.surf_offset;
3610*61046927SAndroid Build Coastguard Worker    else
3611*61046927SAndroid Build Coastguard Worker       offset = (uint64_t)surf->u.legacy.level[0].offset_256B * 256;
3612*61046927SAndroid Build Coastguard Worker 
3613*61046927SAndroid Build Coastguard Worker    if (offset ||                 /* Non-zero planes ignore metadata. */
3614*61046927SAndroid Build Coastguard Worker        size_metadata < 10 * 4 || /* at least 2(header) + 8(desc) dwords */
3615*61046927SAndroid Build Coastguard Worker        metadata[0] == 0 ||       /* invalid version number (1 and 2 layouts are compatible) */
3616*61046927SAndroid Build Coastguard Worker        metadata[1] != ac_get_umd_metadata_word1(info)) /* invalid PCI ID */ {
3617*61046927SAndroid Build Coastguard Worker       /* Disable DCC because it might not be enabled. */
3618*61046927SAndroid Build Coastguard Worker       ac_surface_zero_dcc_fields(surf);
3619*61046927SAndroid Build Coastguard Worker 
3620*61046927SAndroid Build Coastguard Worker       /* Don't report an error if the texture comes from an incompatible driver,
3621*61046927SAndroid Build Coastguard Worker        * but this might not work.
3622*61046927SAndroid Build Coastguard Worker        */
3623*61046927SAndroid Build Coastguard Worker       return true;
3624*61046927SAndroid Build Coastguard Worker    }
3625*61046927SAndroid Build Coastguard Worker 
3626*61046927SAndroid Build Coastguard Worker    /* Validate that sample counts and the number of mipmap levels match. */
3627*61046927SAndroid Build Coastguard Worker    unsigned desc_last_level = info->gfx_level >= GFX12 ? G_00A00C_LAST_LEVEL_GFX12(desc[3])
3628*61046927SAndroid Build Coastguard Worker                                                        : G_008F1C_LAST_LEVEL(desc[3]);
3629*61046927SAndroid Build Coastguard Worker    unsigned type = G_008F1C_TYPE(desc[3]);
3630*61046927SAndroid Build Coastguard Worker 
3631*61046927SAndroid Build Coastguard Worker    if (type == V_008F1C_SQ_RSRC_IMG_2D_MSAA || type == V_008F1C_SQ_RSRC_IMG_2D_MSAA_ARRAY) {
3632*61046927SAndroid Build Coastguard Worker       unsigned log_samples = util_logbase2(MAX2(1, num_storage_samples));
3633*61046927SAndroid Build Coastguard Worker 
3634*61046927SAndroid Build Coastguard Worker       if (desc_last_level != log_samples) {
3635*61046927SAndroid Build Coastguard Worker          fprintf(stderr,
3636*61046927SAndroid Build Coastguard Worker                  "amdgpu: invalid MSAA texture import, "
3637*61046927SAndroid Build Coastguard Worker                  "metadata has log2(samples) = %u, the caller set %u\n",
3638*61046927SAndroid Build Coastguard Worker                  desc_last_level, log_samples);
3639*61046927SAndroid Build Coastguard Worker          return false;
3640*61046927SAndroid Build Coastguard Worker       }
3641*61046927SAndroid Build Coastguard Worker    } else {
3642*61046927SAndroid Build Coastguard Worker       if (desc_last_level != num_mipmap_levels - 1) {
3643*61046927SAndroid Build Coastguard Worker          fprintf(stderr,
3644*61046927SAndroid Build Coastguard Worker                  "amdgpu: invalid mipmapped texture import, "
3645*61046927SAndroid Build Coastguard Worker                  "metadata has last_level = %u, the caller set %u\n",
3646*61046927SAndroid Build Coastguard Worker                  desc_last_level, num_mipmap_levels - 1);
3647*61046927SAndroid Build Coastguard Worker          return false;
3648*61046927SAndroid Build Coastguard Worker       }
3649*61046927SAndroid Build Coastguard Worker    }
3650*61046927SAndroid Build Coastguard Worker 
3651*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX8 && info->gfx_level < GFX12 && G_008F28_COMPRESSION_EN(desc[6])) {
3652*61046927SAndroid Build Coastguard Worker       /* Read DCC information. */
3653*61046927SAndroid Build Coastguard Worker       switch (info->gfx_level) {
3654*61046927SAndroid Build Coastguard Worker       case GFX8:
3655*61046927SAndroid Build Coastguard Worker          surf->meta_offset = (uint64_t)desc[7] << 8;
3656*61046927SAndroid Build Coastguard Worker          break;
3657*61046927SAndroid Build Coastguard Worker 
3658*61046927SAndroid Build Coastguard Worker       case GFX9:
3659*61046927SAndroid Build Coastguard Worker          surf->meta_offset =
3660*61046927SAndroid Build Coastguard Worker             ((uint64_t)desc[7] << 8) | ((uint64_t)G_008F24_META_DATA_ADDRESS(desc[5]) << 40);
3661*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc.pipe_aligned = G_008F24_META_PIPE_ALIGNED(desc[5]);
3662*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc.rb_aligned = G_008F24_META_RB_ALIGNED(desc[5]);
3663*61046927SAndroid Build Coastguard Worker 
3664*61046927SAndroid Build Coastguard Worker          /* If DCC is unaligned, this can only be a displayable image. */
3665*61046927SAndroid Build Coastguard Worker          if (!surf->u.gfx9.color.dcc.pipe_aligned && !surf->u.gfx9.color.dcc.rb_aligned)
3666*61046927SAndroid Build Coastguard Worker             assert(surf->is_displayable);
3667*61046927SAndroid Build Coastguard Worker          break;
3668*61046927SAndroid Build Coastguard Worker 
3669*61046927SAndroid Build Coastguard Worker       case GFX10:
3670*61046927SAndroid Build Coastguard Worker       case GFX10_3:
3671*61046927SAndroid Build Coastguard Worker       case GFX11:
3672*61046927SAndroid Build Coastguard Worker       case GFX11_5:
3673*61046927SAndroid Build Coastguard Worker          surf->meta_offset =
3674*61046927SAndroid Build Coastguard Worker             ((uint64_t)G_00A018_META_DATA_ADDRESS_LO(desc[6]) << 8) | ((uint64_t)desc[7] << 16);
3675*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.color.dcc.pipe_aligned = G_00A018_META_PIPE_ALIGNED(desc[6]);
3676*61046927SAndroid Build Coastguard Worker          break;
3677*61046927SAndroid Build Coastguard Worker 
3678*61046927SAndroid Build Coastguard Worker       default:
3679*61046927SAndroid Build Coastguard Worker          assert(0);
3680*61046927SAndroid Build Coastguard Worker          return false;
3681*61046927SAndroid Build Coastguard Worker       }
3682*61046927SAndroid Build Coastguard Worker    } else {
3683*61046927SAndroid Build Coastguard Worker       /* Disable DCC. dcc_offset is always set by texture_from_handle
3684*61046927SAndroid Build Coastguard Worker        * and must be cleared here.
3685*61046927SAndroid Build Coastguard Worker        */
3686*61046927SAndroid Build Coastguard Worker       ac_surface_zero_dcc_fields(surf);
3687*61046927SAndroid Build Coastguard Worker    }
3688*61046927SAndroid Build Coastguard Worker 
3689*61046927SAndroid Build Coastguard Worker    return true;
3690*61046927SAndroid Build Coastguard Worker }
3691*61046927SAndroid Build Coastguard Worker 
ac_surface_compute_umd_metadata(const struct radeon_info * info,struct radeon_surf * surf,unsigned num_mipmap_levels,uint32_t desc[8],unsigned * size_metadata,uint32_t metadata[64],bool include_tool_md)3692*61046927SAndroid Build Coastguard Worker void ac_surface_compute_umd_metadata(const struct radeon_info *info, struct radeon_surf *surf,
3693*61046927SAndroid Build Coastguard Worker                                      unsigned num_mipmap_levels, uint32_t desc[8],
3694*61046927SAndroid Build Coastguard Worker                                      unsigned *size_metadata, uint32_t metadata[64],
3695*61046927SAndroid Build Coastguard Worker                                      bool include_tool_md)
3696*61046927SAndroid Build Coastguard Worker {
3697*61046927SAndroid Build Coastguard Worker    /* Clear the base address and set the relative DCC offset. */
3698*61046927SAndroid Build Coastguard Worker    desc[0] = 0;
3699*61046927SAndroid Build Coastguard Worker    desc[1] &= C_008F14_BASE_ADDRESS_HI;
3700*61046927SAndroid Build Coastguard Worker 
3701*61046927SAndroid Build Coastguard Worker    switch (info->gfx_level) {
3702*61046927SAndroid Build Coastguard Worker    case GFX6:
3703*61046927SAndroid Build Coastguard Worker    case GFX7:
3704*61046927SAndroid Build Coastguard Worker       break;
3705*61046927SAndroid Build Coastguard Worker    case GFX8:
3706*61046927SAndroid Build Coastguard Worker       desc[7] = surf->meta_offset >> 8;
3707*61046927SAndroid Build Coastguard Worker       break;
3708*61046927SAndroid Build Coastguard Worker    case GFX9:
3709*61046927SAndroid Build Coastguard Worker       desc[7] = surf->meta_offset >> 8;
3710*61046927SAndroid Build Coastguard Worker       desc[5] &= C_008F24_META_DATA_ADDRESS;
3711*61046927SAndroid Build Coastguard Worker       desc[5] |= S_008F24_META_DATA_ADDRESS(surf->meta_offset >> 40);
3712*61046927SAndroid Build Coastguard Worker       break;
3713*61046927SAndroid Build Coastguard Worker    case GFX10:
3714*61046927SAndroid Build Coastguard Worker    case GFX10_3:
3715*61046927SAndroid Build Coastguard Worker    case GFX11:
3716*61046927SAndroid Build Coastguard Worker    case GFX11_5:
3717*61046927SAndroid Build Coastguard Worker       desc[6] &= C_00A018_META_DATA_ADDRESS_LO;
3718*61046927SAndroid Build Coastguard Worker       desc[6] |= S_00A018_META_DATA_ADDRESS_LO(surf->meta_offset >> 8);
3719*61046927SAndroid Build Coastguard Worker       desc[7] = surf->meta_offset >> 16;
3720*61046927SAndroid Build Coastguard Worker       break;
3721*61046927SAndroid Build Coastguard Worker    default: /* Gfx12 doesn't have any metadata address */
3722*61046927SAndroid Build Coastguard Worker       break;
3723*61046927SAndroid Build Coastguard Worker    }
3724*61046927SAndroid Build Coastguard Worker 
3725*61046927SAndroid Build Coastguard Worker    /* Metadata image format format version 1 and 2. Version 2 uses the same layout as
3726*61046927SAndroid Build Coastguard Worker     * version 1 with some additional fields (used if include_tool_md=true).
3727*61046927SAndroid Build Coastguard Worker     * [0] = metadata_format_identifier
3728*61046927SAndroid Build Coastguard Worker     * [1] = (VENDOR_ID << 16) | PCI_ID
3729*61046927SAndroid Build Coastguard Worker     * [2:9] = image descriptor for the whole resource
3730*61046927SAndroid Build Coastguard Worker     *         [2] is always 0, because the base address is cleared
3731*61046927SAndroid Build Coastguard Worker     *         [9] is the DCC offset bits [39:8] from the beginning of
3732*61046927SAndroid Build Coastguard Worker     *             the buffer
3733*61046927SAndroid Build Coastguard Worker     * gfx8-: [10:10+LAST_LEVEL] = mipmap level offset bits [39:8] for each level (gfx8-)
3734*61046927SAndroid Build Coastguard Worker     * ---- The data below is only set in version=2.
3735*61046927SAndroid Build Coastguard Worker     *      It shouldn't be used by the driver as it's only present to help
3736*61046927SAndroid Build Coastguard Worker     *      tools (eg: umr) that would want to access this buffer.
3737*61046927SAndroid Build Coastguard Worker     * gfx9+ if valid modifier: [10:11] = modifier
3738*61046927SAndroid Build Coastguard Worker     *                          [12:12+3*nplane] = [offset, stride]
3739*61046927SAndroid Build Coastguard Worker     *       else: [10]: stride
3740*61046927SAndroid Build Coastguard Worker     */
3741*61046927SAndroid Build Coastguard Worker    metadata[0] = include_tool_md ? 2 : 1; /* metadata image format version */
3742*61046927SAndroid Build Coastguard Worker 
3743*61046927SAndroid Build Coastguard Worker    /* Tiling modes are ambiguous without a PCI ID. */
3744*61046927SAndroid Build Coastguard Worker    metadata[1] = ac_get_umd_metadata_word1(info);
3745*61046927SAndroid Build Coastguard Worker 
3746*61046927SAndroid Build Coastguard Worker    /* Dwords [2:9] contain the image descriptor. */
3747*61046927SAndroid Build Coastguard Worker    memcpy(&metadata[2], desc, 8 * 4);
3748*61046927SAndroid Build Coastguard Worker    *size_metadata = 10 * 4;
3749*61046927SAndroid Build Coastguard Worker 
3750*61046927SAndroid Build Coastguard Worker    /* Dwords [10:..] contain the mipmap level offsets. */
3751*61046927SAndroid Build Coastguard Worker    if (info->gfx_level <= GFX8) {
3752*61046927SAndroid Build Coastguard Worker       for (unsigned i = 0; i < num_mipmap_levels; i++)
3753*61046927SAndroid Build Coastguard Worker          metadata[10 + i] = surf->u.legacy.level[i].offset_256B;
3754*61046927SAndroid Build Coastguard Worker 
3755*61046927SAndroid Build Coastguard Worker       *size_metadata += num_mipmap_levels * 4;
3756*61046927SAndroid Build Coastguard Worker    } else if (include_tool_md) {
3757*61046927SAndroid Build Coastguard Worker       if (surf->modifier != DRM_FORMAT_MOD_INVALID) {
3758*61046927SAndroid Build Coastguard Worker          /* Modifier */
3759*61046927SAndroid Build Coastguard Worker          metadata[10] = surf->modifier;
3760*61046927SAndroid Build Coastguard Worker          metadata[11] = surf->modifier >> 32;
3761*61046927SAndroid Build Coastguard Worker          /* Num planes */
3762*61046927SAndroid Build Coastguard Worker          int nplanes = ac_surface_get_nplanes(surf);
3763*61046927SAndroid Build Coastguard Worker          metadata[12] = nplanes;
3764*61046927SAndroid Build Coastguard Worker          int ndw = 13;
3765*61046927SAndroid Build Coastguard Worker          for (int i = 0; i < nplanes; i++) {
3766*61046927SAndroid Build Coastguard Worker             metadata[ndw++] = ac_surface_get_plane_offset(info->gfx_level,
3767*61046927SAndroid Build Coastguard Worker                                                           surf, i, 0);
3768*61046927SAndroid Build Coastguard Worker             metadata[ndw++] = ac_surface_get_plane_stride(info->gfx_level,
3769*61046927SAndroid Build Coastguard Worker                                                           surf, i, 0);
3770*61046927SAndroid Build Coastguard Worker          }
3771*61046927SAndroid Build Coastguard Worker          *size_metadata = ndw * 4;
3772*61046927SAndroid Build Coastguard Worker       } else {
3773*61046927SAndroid Build Coastguard Worker          metadata[10] = ac_surface_get_plane_stride(info->gfx_level,
3774*61046927SAndroid Build Coastguard Worker                                                     surf, 0, 0);
3775*61046927SAndroid Build Coastguard Worker          *size_metadata = 11 * 4;
3776*61046927SAndroid Build Coastguard Worker       }
3777*61046927SAndroid Build Coastguard Worker    }
3778*61046927SAndroid Build Coastguard Worker }
3779*61046927SAndroid Build Coastguard Worker 
ac_surface_get_pitch_align(const struct radeon_info * info,const struct radeon_surf * surf)3780*61046927SAndroid Build Coastguard Worker static uint32_t ac_surface_get_pitch_align(const struct radeon_info *info,
3781*61046927SAndroid Build Coastguard Worker                                            const struct radeon_surf *surf)
3782*61046927SAndroid Build Coastguard Worker {
3783*61046927SAndroid Build Coastguard Worker    if (surf->is_linear) {
3784*61046927SAndroid Build Coastguard Worker       if (info->gfx_level >= GFX12)
3785*61046927SAndroid Build Coastguard Worker          return 128 / surf->bpe;
3786*61046927SAndroid Build Coastguard Worker       else if (info->gfx_level >= GFX9)
3787*61046927SAndroid Build Coastguard Worker          return 256 / surf->bpe;
3788*61046927SAndroid Build Coastguard Worker       else
3789*61046927SAndroid Build Coastguard Worker          return MAX2(8, 64 / surf->bpe);
3790*61046927SAndroid Build Coastguard Worker    }
3791*61046927SAndroid Build Coastguard Worker 
3792*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX12) {
3793*61046927SAndroid Build Coastguard Worker       if (surf->u.gfx9.resource_type == RADEON_RESOURCE_3D)
3794*61046927SAndroid Build Coastguard Worker          return 1u << 31; /* reject 3D textures by returning an impossible alignment */
3795*61046927SAndroid Build Coastguard Worker 
3796*61046927SAndroid Build Coastguard Worker       unsigned bpe_log2 = util_logbase2(surf->bpe);
3797*61046927SAndroid Build Coastguard Worker       unsigned block_size_log2;
3798*61046927SAndroid Build Coastguard Worker 
3799*61046927SAndroid Build Coastguard Worker       switch (surf->u.gfx9.swizzle_mode) {
3800*61046927SAndroid Build Coastguard Worker       case ADDR3_256B_2D:
3801*61046927SAndroid Build Coastguard Worker          block_size_log2 = 8;
3802*61046927SAndroid Build Coastguard Worker          break;
3803*61046927SAndroid Build Coastguard Worker       case ADDR3_4KB_2D:
3804*61046927SAndroid Build Coastguard Worker          block_size_log2 = 12;
3805*61046927SAndroid Build Coastguard Worker          break;
3806*61046927SAndroid Build Coastguard Worker       case ADDR3_64KB_2D:
3807*61046927SAndroid Build Coastguard Worker          block_size_log2 = 16;
3808*61046927SAndroid Build Coastguard Worker          break;
3809*61046927SAndroid Build Coastguard Worker       case ADDR3_256KB_2D:
3810*61046927SAndroid Build Coastguard Worker          block_size_log2 = 18;
3811*61046927SAndroid Build Coastguard Worker          break;
3812*61046927SAndroid Build Coastguard Worker       default:
3813*61046927SAndroid Build Coastguard Worker          unreachable("unhandled swizzle mode");
3814*61046927SAndroid Build Coastguard Worker       }
3815*61046927SAndroid Build Coastguard Worker 
3816*61046927SAndroid Build Coastguard Worker       return 1 << ((block_size_log2 >> 1) - (bpe_log2 >> 1));
3817*61046927SAndroid Build Coastguard Worker    } else if (info->gfx_level >= GFX9) {
3818*61046927SAndroid Build Coastguard Worker       if (surf->u.gfx9.resource_type == RADEON_RESOURCE_3D)
3819*61046927SAndroid Build Coastguard Worker          return 1u << 31; /* reject 3D textures by returning an impossible alignment */
3820*61046927SAndroid Build Coastguard Worker 
3821*61046927SAndroid Build Coastguard Worker       unsigned bpe_log2 = util_logbase2(surf->bpe);
3822*61046927SAndroid Build Coastguard Worker       unsigned block_size_log2;
3823*61046927SAndroid Build Coastguard Worker 
3824*61046927SAndroid Build Coastguard Worker       switch((surf->u.gfx9.swizzle_mode & ~3) + 3) {
3825*61046927SAndroid Build Coastguard Worker       case ADDR_SW_256B_R:
3826*61046927SAndroid Build Coastguard Worker          block_size_log2 = 8;
3827*61046927SAndroid Build Coastguard Worker          break;
3828*61046927SAndroid Build Coastguard Worker       case ADDR_SW_4KB_R:
3829*61046927SAndroid Build Coastguard Worker       case ADDR_SW_4KB_R_X:
3830*61046927SAndroid Build Coastguard Worker          block_size_log2 = 12;
3831*61046927SAndroid Build Coastguard Worker          break;
3832*61046927SAndroid Build Coastguard Worker       case ADDR_SW_64KB_R:
3833*61046927SAndroid Build Coastguard Worker       case ADDR_SW_64KB_R_T:
3834*61046927SAndroid Build Coastguard Worker       case ADDR_SW_64KB_R_X:
3835*61046927SAndroid Build Coastguard Worker          block_size_log2 = 16;
3836*61046927SAndroid Build Coastguard Worker          break;
3837*61046927SAndroid Build Coastguard Worker       case ADDR_SW_256KB_R_X:
3838*61046927SAndroid Build Coastguard Worker          block_size_log2 = 18;
3839*61046927SAndroid Build Coastguard Worker          break;
3840*61046927SAndroid Build Coastguard Worker       default:
3841*61046927SAndroid Build Coastguard Worker          unreachable("unhandled swizzle mode");
3842*61046927SAndroid Build Coastguard Worker       }
3843*61046927SAndroid Build Coastguard Worker 
3844*61046927SAndroid Build Coastguard Worker       if (info->gfx_level >= GFX10) {
3845*61046927SAndroid Build Coastguard Worker          return 1 << (((block_size_log2 - bpe_log2) + 1) / 2);
3846*61046927SAndroid Build Coastguard Worker       } else {
3847*61046927SAndroid Build Coastguard Worker          static unsigned block_256B_width[] = {16, 16, 8, 8, 4};
3848*61046927SAndroid Build Coastguard Worker          return block_256B_width[bpe_log2] << ((block_size_log2 - 8) / 2);
3849*61046927SAndroid Build Coastguard Worker       }
3850*61046927SAndroid Build Coastguard Worker    } else {
3851*61046927SAndroid Build Coastguard Worker       unsigned mode;
3852*61046927SAndroid Build Coastguard Worker 
3853*61046927SAndroid Build Coastguard Worker       if ((surf->flags & RADEON_SURF_Z_OR_SBUFFER) == RADEON_SURF_SBUFFER)
3854*61046927SAndroid Build Coastguard Worker          mode = surf->u.legacy.zs.stencil_level[0].mode;
3855*61046927SAndroid Build Coastguard Worker       else
3856*61046927SAndroid Build Coastguard Worker          mode = surf->u.legacy.level[0].mode;
3857*61046927SAndroid Build Coastguard Worker 
3858*61046927SAndroid Build Coastguard Worker       /* Note that display usage requires an alignment of 32 pixels (see AdjustPitchAlignment),
3859*61046927SAndroid Build Coastguard Worker        * which is not checked here.
3860*61046927SAndroid Build Coastguard Worker        */
3861*61046927SAndroid Build Coastguard Worker       switch (mode) {
3862*61046927SAndroid Build Coastguard Worker       case RADEON_SURF_MODE_1D:
3863*61046927SAndroid Build Coastguard Worker          return 8;
3864*61046927SAndroid Build Coastguard Worker       case RADEON_SURF_MODE_2D:
3865*61046927SAndroid Build Coastguard Worker          return 8 * surf->u.legacy.bankw * surf->u.legacy.mtilea *
3866*61046927SAndroid Build Coastguard Worker                 ac_pipe_config_to_num_pipes(surf->u.legacy.pipe_config);
3867*61046927SAndroid Build Coastguard Worker       default:
3868*61046927SAndroid Build Coastguard Worker          unreachable("unhandled surf mode");
3869*61046927SAndroid Build Coastguard Worker       }
3870*61046927SAndroid Build Coastguard Worker    }
3871*61046927SAndroid Build Coastguard Worker }
3872*61046927SAndroid Build Coastguard Worker 
ac_surface_override_offset_stride(const struct radeon_info * info,struct radeon_surf * surf,unsigned num_layers,unsigned num_mipmap_levels,uint64_t offset,unsigned pitch)3873*61046927SAndroid Build Coastguard Worker bool ac_surface_override_offset_stride(const struct radeon_info *info, struct radeon_surf *surf,
3874*61046927SAndroid Build Coastguard Worker                                        unsigned num_layers, unsigned num_mipmap_levels,
3875*61046927SAndroid Build Coastguard Worker                                        uint64_t offset, unsigned pitch)
3876*61046927SAndroid Build Coastguard Worker {
3877*61046927SAndroid Build Coastguard Worker    if ((ac_surface_get_pitch_align(info, surf) - 1) & pitch)
3878*61046927SAndroid Build Coastguard Worker       return false;
3879*61046927SAndroid Build Coastguard Worker 
3880*61046927SAndroid Build Coastguard Worker    /* Require an equal pitch with metadata (DCC), mipmapping, non-linear layout (that could be
3881*61046927SAndroid Build Coastguard Worker     * relaxed), or when the chip is GFX10, which is the only generation that can't override
3882*61046927SAndroid Build Coastguard Worker     * the pitch.
3883*61046927SAndroid Build Coastguard Worker     */
3884*61046927SAndroid Build Coastguard Worker    bool require_equal_pitch = surf->surf_size != surf->total_size ||
3885*61046927SAndroid Build Coastguard Worker                               num_layers != 1 ||
3886*61046927SAndroid Build Coastguard Worker                               num_mipmap_levels != 1 ||
3887*61046927SAndroid Build Coastguard Worker                               (info->gfx_level >= GFX9 && !surf->is_linear) ||
3888*61046927SAndroid Build Coastguard Worker                               info->gfx_level == GFX10;
3889*61046927SAndroid Build Coastguard Worker 
3890*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX9) {
3891*61046927SAndroid Build Coastguard Worker       if (pitch) {
3892*61046927SAndroid Build Coastguard Worker          if (surf->u.gfx9.surf_pitch != pitch && require_equal_pitch)
3893*61046927SAndroid Build Coastguard Worker             return false;
3894*61046927SAndroid Build Coastguard Worker 
3895*61046927SAndroid Build Coastguard Worker          if (pitch != surf->u.gfx9.surf_pitch) {
3896*61046927SAndroid Build Coastguard Worker             unsigned slices = surf->surf_size / surf->u.gfx9.surf_slice_size;
3897*61046927SAndroid Build Coastguard Worker 
3898*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.uses_custom_pitch = true;
3899*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.surf_pitch = pitch;
3900*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.epitch = pitch - 1;
3901*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.pitch[0] = pitch;
3902*61046927SAndroid Build Coastguard Worker             surf->u.gfx9.surf_slice_size = (uint64_t)pitch * surf->u.gfx9.surf_height * surf->bpe;
3903*61046927SAndroid Build Coastguard Worker             surf->total_size = surf->surf_size = surf->u.gfx9.surf_slice_size * slices;
3904*61046927SAndroid Build Coastguard Worker          }
3905*61046927SAndroid Build Coastguard Worker       }
3906*61046927SAndroid Build Coastguard Worker 
3907*61046927SAndroid Build Coastguard Worker       surf->u.gfx9.surf_offset = offset;
3908*61046927SAndroid Build Coastguard Worker       if (surf->has_stencil)
3909*61046927SAndroid Build Coastguard Worker          surf->u.gfx9.zs.stencil_offset += offset;
3910*61046927SAndroid Build Coastguard Worker    } else {
3911*61046927SAndroid Build Coastguard Worker       if (pitch) {
3912*61046927SAndroid Build Coastguard Worker          if (surf->u.legacy.level[0].nblk_x != pitch && require_equal_pitch)
3913*61046927SAndroid Build Coastguard Worker             return false;
3914*61046927SAndroid Build Coastguard Worker 
3915*61046927SAndroid Build Coastguard Worker          surf->u.legacy.level[0].nblk_x = pitch;
3916*61046927SAndroid Build Coastguard Worker          surf->u.legacy.level[0].slice_size_dw =
3917*61046927SAndroid Build Coastguard Worker             ((uint64_t)pitch * surf->u.legacy.level[0].nblk_y * surf->bpe) / 4;
3918*61046927SAndroid Build Coastguard Worker       }
3919*61046927SAndroid Build Coastguard Worker 
3920*61046927SAndroid Build Coastguard Worker       if (offset) {
3921*61046927SAndroid Build Coastguard Worker          for (unsigned i = 0; i < ARRAY_SIZE(surf->u.legacy.level); ++i)
3922*61046927SAndroid Build Coastguard Worker             surf->u.legacy.level[i].offset_256B += offset / 256;
3923*61046927SAndroid Build Coastguard Worker       }
3924*61046927SAndroid Build Coastguard Worker    }
3925*61046927SAndroid Build Coastguard Worker 
3926*61046927SAndroid Build Coastguard Worker    if (offset & ((1 << surf->alignment_log2) - 1) ||
3927*61046927SAndroid Build Coastguard Worker        offset >= UINT64_MAX - surf->total_size)
3928*61046927SAndroid Build Coastguard Worker       return false;
3929*61046927SAndroid Build Coastguard Worker 
3930*61046927SAndroid Build Coastguard Worker    if (surf->meta_offset)
3931*61046927SAndroid Build Coastguard Worker       surf->meta_offset += offset;
3932*61046927SAndroid Build Coastguard Worker    if (surf->fmask_offset)
3933*61046927SAndroid Build Coastguard Worker       surf->fmask_offset += offset;
3934*61046927SAndroid Build Coastguard Worker    if (surf->cmask_offset)
3935*61046927SAndroid Build Coastguard Worker       surf->cmask_offset += offset;
3936*61046927SAndroid Build Coastguard Worker    if (surf->display_dcc_offset)
3937*61046927SAndroid Build Coastguard Worker       surf->display_dcc_offset += offset;
3938*61046927SAndroid Build Coastguard Worker    return true;
3939*61046927SAndroid Build Coastguard Worker }
3940*61046927SAndroid Build Coastguard Worker 
ac_surface_get_nplanes(const struct radeon_surf * surf)3941*61046927SAndroid Build Coastguard Worker unsigned ac_surface_get_nplanes(const struct radeon_surf *surf)
3942*61046927SAndroid Build Coastguard Worker {
3943*61046927SAndroid Build Coastguard Worker    if (surf->modifier == DRM_FORMAT_MOD_INVALID)
3944*61046927SAndroid Build Coastguard Worker       return 1;
3945*61046927SAndroid Build Coastguard Worker    else if (surf->display_dcc_offset)
3946*61046927SAndroid Build Coastguard Worker       return 3;
3947*61046927SAndroid Build Coastguard Worker    else if (surf->meta_offset)
3948*61046927SAndroid Build Coastguard Worker       return 2;
3949*61046927SAndroid Build Coastguard Worker    else
3950*61046927SAndroid Build Coastguard Worker       return 1;
3951*61046927SAndroid Build Coastguard Worker }
3952*61046927SAndroid Build Coastguard Worker 
ac_surface_get_plane_offset(enum amd_gfx_level gfx_level,const struct radeon_surf * surf,unsigned plane,unsigned layer)3953*61046927SAndroid Build Coastguard Worker uint64_t ac_surface_get_plane_offset(enum amd_gfx_level gfx_level,
3954*61046927SAndroid Build Coastguard Worker                                     const struct radeon_surf *surf,
3955*61046927SAndroid Build Coastguard Worker                                     unsigned plane, unsigned layer)
3956*61046927SAndroid Build Coastguard Worker {
3957*61046927SAndroid Build Coastguard Worker    switch (plane) {
3958*61046927SAndroid Build Coastguard Worker    case 0:
3959*61046927SAndroid Build Coastguard Worker       if (gfx_level >= GFX9) {
3960*61046927SAndroid Build Coastguard Worker          return surf->u.gfx9.surf_offset +
3961*61046927SAndroid Build Coastguard Worker                 layer * surf->u.gfx9.surf_slice_size;
3962*61046927SAndroid Build Coastguard Worker       } else {
3963*61046927SAndroid Build Coastguard Worker          return (uint64_t)surf->u.legacy.level[0].offset_256B * 256 +
3964*61046927SAndroid Build Coastguard Worker                 layer * (uint64_t)surf->u.legacy.level[0].slice_size_dw * 4;
3965*61046927SAndroid Build Coastguard Worker       }
3966*61046927SAndroid Build Coastguard Worker    case 1:
3967*61046927SAndroid Build Coastguard Worker       assert(!layer);
3968*61046927SAndroid Build Coastguard Worker       return surf->display_dcc_offset ?
3969*61046927SAndroid Build Coastguard Worker              surf->display_dcc_offset : surf->meta_offset;
3970*61046927SAndroid Build Coastguard Worker    case 2:
3971*61046927SAndroid Build Coastguard Worker       assert(!layer);
3972*61046927SAndroid Build Coastguard Worker       return surf->meta_offset;
3973*61046927SAndroid Build Coastguard Worker    default:
3974*61046927SAndroid Build Coastguard Worker       unreachable("Invalid plane index");
3975*61046927SAndroid Build Coastguard Worker    }
3976*61046927SAndroid Build Coastguard Worker }
3977*61046927SAndroid Build Coastguard Worker 
ac_surface_get_plane_stride(enum amd_gfx_level gfx_level,const struct radeon_surf * surf,unsigned plane,unsigned level)3978*61046927SAndroid Build Coastguard Worker uint64_t ac_surface_get_plane_stride(enum amd_gfx_level gfx_level,
3979*61046927SAndroid Build Coastguard Worker                                     const struct radeon_surf *surf,
3980*61046927SAndroid Build Coastguard Worker                                     unsigned plane, unsigned level)
3981*61046927SAndroid Build Coastguard Worker {
3982*61046927SAndroid Build Coastguard Worker    switch (plane) {
3983*61046927SAndroid Build Coastguard Worker    case 0:
3984*61046927SAndroid Build Coastguard Worker       if (gfx_level >= GFX9) {
3985*61046927SAndroid Build Coastguard Worker          return (surf->is_linear ? surf->u.gfx9.pitch[level] : surf->u.gfx9.surf_pitch) * surf->bpe;
3986*61046927SAndroid Build Coastguard Worker       } else {
3987*61046927SAndroid Build Coastguard Worker          return surf->u.legacy.level[level].nblk_x * surf->bpe;
3988*61046927SAndroid Build Coastguard Worker       }
3989*61046927SAndroid Build Coastguard Worker    case 1:
3990*61046927SAndroid Build Coastguard Worker       return 1 + (surf->display_dcc_offset ?
3991*61046927SAndroid Build Coastguard Worker              surf->u.gfx9.color.display_dcc_pitch_max : surf->u.gfx9.color.dcc_pitch_max);
3992*61046927SAndroid Build Coastguard Worker    case 2:
3993*61046927SAndroid Build Coastguard Worker       return surf->u.gfx9.color.dcc_pitch_max + 1;
3994*61046927SAndroid Build Coastguard Worker    default:
3995*61046927SAndroid Build Coastguard Worker       unreachable("Invalid plane index");
3996*61046927SAndroid Build Coastguard Worker    }
3997*61046927SAndroid Build Coastguard Worker }
3998*61046927SAndroid Build Coastguard Worker 
ac_surface_get_plane_size(const struct radeon_surf * surf,unsigned plane)3999*61046927SAndroid Build Coastguard Worker uint64_t ac_surface_get_plane_size(const struct radeon_surf *surf,
4000*61046927SAndroid Build Coastguard Worker                                    unsigned plane)
4001*61046927SAndroid Build Coastguard Worker {
4002*61046927SAndroid Build Coastguard Worker    switch (plane) {
4003*61046927SAndroid Build Coastguard Worker    case 0:
4004*61046927SAndroid Build Coastguard Worker       return surf->surf_size;
4005*61046927SAndroid Build Coastguard Worker    case 1:
4006*61046927SAndroid Build Coastguard Worker       return surf->display_dcc_offset ?
4007*61046927SAndroid Build Coastguard Worker              surf->u.gfx9.color.display_dcc_size : surf->meta_size;
4008*61046927SAndroid Build Coastguard Worker    case 2:
4009*61046927SAndroid Build Coastguard Worker       return surf->meta_size;
4010*61046927SAndroid Build Coastguard Worker    default:
4011*61046927SAndroid Build Coastguard Worker       unreachable("Invalid plane index");
4012*61046927SAndroid Build Coastguard Worker    }
4013*61046927SAndroid Build Coastguard Worker }
4014*61046927SAndroid Build Coastguard Worker 
4015*61046927SAndroid Build Coastguard Worker uint64_t
ac_surface_addr_from_coord(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct radeon_surf * surf,const struct ac_surf_info * surf_info,unsigned level,unsigned x,unsigned y,unsigned layer,bool is_3d)4016*61046927SAndroid Build Coastguard Worker ac_surface_addr_from_coord(struct ac_addrlib *addrlib, const struct radeon_info *info,
4017*61046927SAndroid Build Coastguard Worker                            const struct radeon_surf *surf, const struct ac_surf_info *surf_info,
4018*61046927SAndroid Build Coastguard Worker                            unsigned level, unsigned x, unsigned y, unsigned layer, bool is_3d)
4019*61046927SAndroid Build Coastguard Worker {
4020*61046927SAndroid Build Coastguard Worker    /* Only implemented for GFX9+ */
4021*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level >= GFX9);
4022*61046927SAndroid Build Coastguard Worker 
4023*61046927SAndroid Build Coastguard Worker    ADDR2_COMPUTE_SURFACE_ADDRFROMCOORD_INPUT input = {0};
4024*61046927SAndroid Build Coastguard Worker    input.size = sizeof(ADDR2_COMPUTE_SURFACE_ADDRFROMCOORD_INPUT);
4025*61046927SAndroid Build Coastguard Worker    input.slice = layer;
4026*61046927SAndroid Build Coastguard Worker    input.mipId = level;
4027*61046927SAndroid Build Coastguard Worker    input.unalignedWidth = DIV_ROUND_UP(surf_info->width, surf->blk_w);
4028*61046927SAndroid Build Coastguard Worker    input.unalignedHeight = DIV_ROUND_UP(surf_info->height, surf->blk_h);
4029*61046927SAndroid Build Coastguard Worker    input.numSlices = is_3d ? surf_info->depth : surf_info->array_size;
4030*61046927SAndroid Build Coastguard Worker    input.numMipLevels = surf_info->levels;
4031*61046927SAndroid Build Coastguard Worker    input.numSamples = surf_info->samples;
4032*61046927SAndroid Build Coastguard Worker    input.numFrags = surf_info->samples;
4033*61046927SAndroid Build Coastguard Worker    input.swizzleMode = surf->u.gfx9.swizzle_mode;
4034*61046927SAndroid Build Coastguard Worker    input.resourceType = (AddrResourceType)surf->u.gfx9.resource_type;
4035*61046927SAndroid Build Coastguard Worker    input.pipeBankXor = surf->tile_swizzle;
4036*61046927SAndroid Build Coastguard Worker    input.bpp = surf->bpe * 8;
4037*61046927SAndroid Build Coastguard Worker    input.x = x;
4038*61046927SAndroid Build Coastguard Worker    input.y = y;
4039*61046927SAndroid Build Coastguard Worker 
4040*61046927SAndroid Build Coastguard Worker    ADDR2_COMPUTE_SURFACE_ADDRFROMCOORD_OUTPUT output = {0};
4041*61046927SAndroid Build Coastguard Worker    output.size = sizeof(ADDR2_COMPUTE_SURFACE_ADDRFROMCOORD_OUTPUT);
4042*61046927SAndroid Build Coastguard Worker    Addr2ComputeSurfaceAddrFromCoord(addrlib->handle, &input, &output);
4043*61046927SAndroid Build Coastguard Worker    return output.addr;
4044*61046927SAndroid Build Coastguard Worker }
4045*61046927SAndroid Build Coastguard Worker 
4046*61046927SAndroid Build Coastguard Worker static void
gfx12_surface_compute_nbc_view(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct radeon_surf * surf,const struct ac_surf_info * surf_info,unsigned level,unsigned layer,struct ac_surf_nbc_view * out)4047*61046927SAndroid Build Coastguard Worker gfx12_surface_compute_nbc_view(struct ac_addrlib *addrlib, const struct radeon_info *info,
4048*61046927SAndroid Build Coastguard Worker                             const struct radeon_surf *surf, const struct ac_surf_info *surf_info,
4049*61046927SAndroid Build Coastguard Worker                             unsigned level, unsigned layer, struct ac_surf_nbc_view *out)
4050*61046927SAndroid Build Coastguard Worker {
4051*61046927SAndroid Build Coastguard Worker    ADDR3_COMPUTE_NONBLOCKCOMPRESSEDVIEW_INPUT input = {0};
4052*61046927SAndroid Build Coastguard Worker    input.size = sizeof(ADDR3_COMPUTE_NONBLOCKCOMPRESSEDVIEW_INPUT);
4053*61046927SAndroid Build Coastguard Worker    input.swizzleMode = surf->u.gfx9.swizzle_mode;
4054*61046927SAndroid Build Coastguard Worker    input.resourceType = (AddrResourceType)surf->u.gfx9.resource_type;
4055*61046927SAndroid Build Coastguard Worker    switch (surf->bpe) {
4056*61046927SAndroid Build Coastguard Worker    case 8:
4057*61046927SAndroid Build Coastguard Worker       input.format = ADDR_FMT_BC1;
4058*61046927SAndroid Build Coastguard Worker       break;
4059*61046927SAndroid Build Coastguard Worker    case 16:
4060*61046927SAndroid Build Coastguard Worker       input.format = ADDR_FMT_BC3;
4061*61046927SAndroid Build Coastguard Worker       break;
4062*61046927SAndroid Build Coastguard Worker    default:
4063*61046927SAndroid Build Coastguard Worker       assert(0);
4064*61046927SAndroid Build Coastguard Worker    }
4065*61046927SAndroid Build Coastguard Worker    input.unAlignedDims.width = surf_info->width;
4066*61046927SAndroid Build Coastguard Worker    input.unAlignedDims.height = surf_info->height;
4067*61046927SAndroid Build Coastguard Worker    input.numMipLevels = surf_info->levels;
4068*61046927SAndroid Build Coastguard Worker    input.pipeBankXor = surf->tile_swizzle;
4069*61046927SAndroid Build Coastguard Worker    input.slice = layer;
4070*61046927SAndroid Build Coastguard Worker    input.mipId = level;
4071*61046927SAndroid Build Coastguard Worker 
4072*61046927SAndroid Build Coastguard Worker    ADDR_E_RETURNCODE res;
4073*61046927SAndroid Build Coastguard Worker    ADDR3_COMPUTE_NONBLOCKCOMPRESSEDVIEW_OUTPUT output = {0};
4074*61046927SAndroid Build Coastguard Worker    output.size = sizeof(ADDR3_COMPUTE_NONBLOCKCOMPRESSEDVIEW_OUTPUT);
4075*61046927SAndroid Build Coastguard Worker    res = Addr3ComputeNonBlockCompressedView(addrlib->handle, &input, &output);
4076*61046927SAndroid Build Coastguard Worker    if (res == ADDR_OK) {
4077*61046927SAndroid Build Coastguard Worker       out->base_address_offset = output.offset;
4078*61046927SAndroid Build Coastguard Worker       out->tile_swizzle = output.pipeBankXor;
4079*61046927SAndroid Build Coastguard Worker       out->width = output.unAlignedDims.width;
4080*61046927SAndroid Build Coastguard Worker       out->height = output.unAlignedDims.height;
4081*61046927SAndroid Build Coastguard Worker       out->num_levels = output.numMipLevels;
4082*61046927SAndroid Build Coastguard Worker       out->level = output.mipId;
4083*61046927SAndroid Build Coastguard Worker       out->valid = true;
4084*61046927SAndroid Build Coastguard Worker    } else {
4085*61046927SAndroid Build Coastguard Worker       out->valid = false;
4086*61046927SAndroid Build Coastguard Worker    }
4087*61046927SAndroid Build Coastguard Worker }
4088*61046927SAndroid Build Coastguard Worker 
4089*61046927SAndroid Build Coastguard Worker static void
gfx10_surface_compute_nbc_view(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct radeon_surf * surf,const struct ac_surf_info * surf_info,unsigned level,unsigned layer,struct ac_surf_nbc_view * out)4090*61046927SAndroid Build Coastguard Worker gfx10_surface_compute_nbc_view(struct ac_addrlib *addrlib, const struct radeon_info *info,
4091*61046927SAndroid Build Coastguard Worker                             const struct radeon_surf *surf, const struct ac_surf_info *surf_info,
4092*61046927SAndroid Build Coastguard Worker                             unsigned level, unsigned layer, struct ac_surf_nbc_view *out)
4093*61046927SAndroid Build Coastguard Worker {
4094*61046927SAndroid Build Coastguard Worker    ADDR2_COMPUTE_NONBLOCKCOMPRESSEDVIEW_INPUT input = {0};
4095*61046927SAndroid Build Coastguard Worker    input.size = sizeof(ADDR2_COMPUTE_NONBLOCKCOMPRESSEDVIEW_INPUT);
4096*61046927SAndroid Build Coastguard Worker    input.swizzleMode = surf->u.gfx9.swizzle_mode;
4097*61046927SAndroid Build Coastguard Worker    input.resourceType = (AddrResourceType)surf->u.gfx9.resource_type;
4098*61046927SAndroid Build Coastguard Worker    switch (surf->bpe) {
4099*61046927SAndroid Build Coastguard Worker    case 8:
4100*61046927SAndroid Build Coastguard Worker       input.format = ADDR_FMT_BC1;
4101*61046927SAndroid Build Coastguard Worker       break;
4102*61046927SAndroid Build Coastguard Worker    case 16:
4103*61046927SAndroid Build Coastguard Worker       input.format = ADDR_FMT_BC3;
4104*61046927SAndroid Build Coastguard Worker       break;
4105*61046927SAndroid Build Coastguard Worker    default:
4106*61046927SAndroid Build Coastguard Worker       assert(0);
4107*61046927SAndroid Build Coastguard Worker    }
4108*61046927SAndroid Build Coastguard Worker    input.width = surf_info->width;
4109*61046927SAndroid Build Coastguard Worker    input.height = surf_info->height;
4110*61046927SAndroid Build Coastguard Worker    input.numSlices = surf_info->array_size;
4111*61046927SAndroid Build Coastguard Worker    input.numMipLevels = surf_info->levels;
4112*61046927SAndroid Build Coastguard Worker    input.pipeBankXor = surf->tile_swizzle;
4113*61046927SAndroid Build Coastguard Worker    input.slice = layer;
4114*61046927SAndroid Build Coastguard Worker    input.mipId = level;
4115*61046927SAndroid Build Coastguard Worker 
4116*61046927SAndroid Build Coastguard Worker    ADDR_E_RETURNCODE res;
4117*61046927SAndroid Build Coastguard Worker    ADDR2_COMPUTE_NONBLOCKCOMPRESSEDVIEW_OUTPUT output = {0};
4118*61046927SAndroid Build Coastguard Worker    output.size = sizeof(ADDR2_COMPUTE_NONBLOCKCOMPRESSEDVIEW_OUTPUT);
4119*61046927SAndroid Build Coastguard Worker    res = Addr2ComputeNonBlockCompressedView(addrlib->handle, &input, &output);
4120*61046927SAndroid Build Coastguard Worker    if (res == ADDR_OK) {
4121*61046927SAndroid Build Coastguard Worker       out->base_address_offset = output.offset;
4122*61046927SAndroid Build Coastguard Worker       out->tile_swizzle = output.pipeBankXor;
4123*61046927SAndroid Build Coastguard Worker       out->width = output.unalignedWidth;
4124*61046927SAndroid Build Coastguard Worker       out->height = output.unalignedHeight;
4125*61046927SAndroid Build Coastguard Worker       out->num_levels = output.numMipLevels;
4126*61046927SAndroid Build Coastguard Worker       out->level = output.mipId;
4127*61046927SAndroid Build Coastguard Worker       out->valid = true;
4128*61046927SAndroid Build Coastguard Worker    } else {
4129*61046927SAndroid Build Coastguard Worker       out->valid = false;
4130*61046927SAndroid Build Coastguard Worker    }
4131*61046927SAndroid Build Coastguard Worker }
4132*61046927SAndroid Build Coastguard Worker 
4133*61046927SAndroid Build Coastguard Worker void
ac_surface_compute_nbc_view(struct ac_addrlib * addrlib,const struct radeon_info * info,const struct radeon_surf * surf,const struct ac_surf_info * surf_info,unsigned level,unsigned layer,struct ac_surf_nbc_view * out)4134*61046927SAndroid Build Coastguard Worker ac_surface_compute_nbc_view(struct ac_addrlib *addrlib, const struct radeon_info *info,
4135*61046927SAndroid Build Coastguard Worker                             const struct radeon_surf *surf, const struct ac_surf_info *surf_info,
4136*61046927SAndroid Build Coastguard Worker                             unsigned level, unsigned layer, struct ac_surf_nbc_view *out)
4137*61046927SAndroid Build Coastguard Worker {
4138*61046927SAndroid Build Coastguard Worker    /* Only implemented for GFX10+ */
4139*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level >= GFX10);
4140*61046927SAndroid Build Coastguard Worker 
4141*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX12) {
4142*61046927SAndroid Build Coastguard Worker       gfx12_surface_compute_nbc_view(addrlib, info, surf, surf_info, level, layer, out);
4143*61046927SAndroid Build Coastguard Worker    } else {
4144*61046927SAndroid Build Coastguard Worker       gfx10_surface_compute_nbc_view(addrlib, info, surf, surf_info, level, layer, out);
4145*61046927SAndroid Build Coastguard Worker    }
4146*61046927SAndroid Build Coastguard Worker }
4147*61046927SAndroid Build Coastguard Worker 
ac_surface_print_info(FILE * out,const struct radeon_info * info,const struct radeon_surf * surf)4148*61046927SAndroid Build Coastguard Worker void ac_surface_print_info(FILE *out, const struct radeon_info *info,
4149*61046927SAndroid Build Coastguard Worker                            const struct radeon_surf *surf)
4150*61046927SAndroid Build Coastguard Worker {
4151*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX9) {
4152*61046927SAndroid Build Coastguard Worker       fprintf(out,
4153*61046927SAndroid Build Coastguard Worker               "    Surf: size=%" PRIu64 ", slice_size=%" PRIu64 ", "
4154*61046927SAndroid Build Coastguard Worker               "alignment=%u, swmode=%u, tile_swizzle=%u, epitch=%u, pitch=%u, blk_w=%u, "
4155*61046927SAndroid Build Coastguard Worker               "blk_h=%u, bpe=%u, flags=0x%"PRIx64"\n",
4156*61046927SAndroid Build Coastguard Worker               surf->surf_size, surf->u.gfx9.surf_slice_size,
4157*61046927SAndroid Build Coastguard Worker               1 << surf->surf_alignment_log2, surf->u.gfx9.swizzle_mode, surf->tile_swizzle,
4158*61046927SAndroid Build Coastguard Worker               surf->u.gfx9.epitch, surf->u.gfx9.surf_pitch,
4159*61046927SAndroid Build Coastguard Worker               surf->blk_w, surf->blk_h, surf->bpe, surf->flags);
4160*61046927SAndroid Build Coastguard Worker 
4161*61046927SAndroid Build Coastguard Worker       if (surf->fmask_offset)
4162*61046927SAndroid Build Coastguard Worker          fprintf(out,
4163*61046927SAndroid Build Coastguard Worker                  "    FMask: offset=%" PRIu64 ", size=%" PRIu64 ", "
4164*61046927SAndroid Build Coastguard Worker                  "alignment=%u, swmode=%u, epitch=%u\n",
4165*61046927SAndroid Build Coastguard Worker                  surf->fmask_offset, surf->fmask_size,
4166*61046927SAndroid Build Coastguard Worker                  1 << surf->fmask_alignment_log2, surf->u.gfx9.color.fmask_swizzle_mode,
4167*61046927SAndroid Build Coastguard Worker                  surf->u.gfx9.color.fmask_epitch);
4168*61046927SAndroid Build Coastguard Worker 
4169*61046927SAndroid Build Coastguard Worker       if (surf->cmask_offset)
4170*61046927SAndroid Build Coastguard Worker          fprintf(out,
4171*61046927SAndroid Build Coastguard Worker                  "    CMask: offset=%" PRIu64 ", size=%u, "
4172*61046927SAndroid Build Coastguard Worker                  "alignment=%u\n",
4173*61046927SAndroid Build Coastguard Worker                  surf->cmask_offset, surf->cmask_size,
4174*61046927SAndroid Build Coastguard Worker                  1 << surf->cmask_alignment_log2);
4175*61046927SAndroid Build Coastguard Worker 
4176*61046927SAndroid Build Coastguard Worker       if (surf->flags & RADEON_SURF_Z_OR_SBUFFER && surf->meta_offset)
4177*61046927SAndroid Build Coastguard Worker          fprintf(out,
4178*61046927SAndroid Build Coastguard Worker                  "    HTile: offset=%" PRIu64 ", size=%u, alignment=%u\n",
4179*61046927SAndroid Build Coastguard Worker                  surf->meta_offset, surf->meta_size,
4180*61046927SAndroid Build Coastguard Worker                  1 << surf->meta_alignment_log2);
4181*61046927SAndroid Build Coastguard Worker 
4182*61046927SAndroid Build Coastguard Worker       if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER) && surf->meta_offset)
4183*61046927SAndroid Build Coastguard Worker          fprintf(out,
4184*61046927SAndroid Build Coastguard Worker                  "    DCC: offset=%" PRIu64 ", size=%u, "
4185*61046927SAndroid Build Coastguard Worker                  "alignment=%u, pitch_max=%u, num_dcc_levels=%u\n",
4186*61046927SAndroid Build Coastguard Worker                  surf->meta_offset, surf->meta_size, 1 << surf->meta_alignment_log2,
4187*61046927SAndroid Build Coastguard Worker                  surf->u.gfx9.color.display_dcc_pitch_max, surf->num_meta_levels);
4188*61046927SAndroid Build Coastguard Worker 
4189*61046927SAndroid Build Coastguard Worker       if (surf->has_stencil)
4190*61046927SAndroid Build Coastguard Worker          fprintf(out,
4191*61046927SAndroid Build Coastguard Worker                  "    Stencil: offset=%" PRIu64 ", swmode=%u, epitch=%u\n",
4192*61046927SAndroid Build Coastguard Worker                  surf->u.gfx9.zs.stencil_offset,
4193*61046927SAndroid Build Coastguard Worker                  surf->u.gfx9.zs.stencil_swizzle_mode,
4194*61046927SAndroid Build Coastguard Worker                  surf->u.gfx9.zs.stencil_epitch);
4195*61046927SAndroid Build Coastguard Worker 
4196*61046927SAndroid Build Coastguard Worker       if (info->gfx_level == GFX12) {
4197*61046927SAndroid Build Coastguard Worker          if (surf->u.gfx9.zs.hiz.size) {
4198*61046927SAndroid Build Coastguard Worker             fprintf(out,
4199*61046927SAndroid Build Coastguard Worker                     "    HiZ: offset=%" PRIu64 ", size=%u, swmode=%u, width_in_tiles=%u, height_in_tiles=%u\n",
4200*61046927SAndroid Build Coastguard Worker                     surf->u.gfx9.zs.hiz.offset, surf->u.gfx9.zs.hiz.size, surf->u.gfx9.zs.hiz.swizzle_mode,
4201*61046927SAndroid Build Coastguard Worker                     surf->u.gfx9.zs.hiz.width_in_tiles, surf->u.gfx9.zs.hiz.height_in_tiles);
4202*61046927SAndroid Build Coastguard Worker          }
4203*61046927SAndroid Build Coastguard Worker 
4204*61046927SAndroid Build Coastguard Worker          if (surf->u.gfx9.zs.his.size) {
4205*61046927SAndroid Build Coastguard Worker             fprintf(out,
4206*61046927SAndroid Build Coastguard Worker                     "    HiS: offset=%" PRIu64 ", size=%u, swmode=%u, width_in_tiles=%u, height_in_tiles=%u\n",
4207*61046927SAndroid Build Coastguard Worker                     surf->u.gfx9.zs.his.offset, surf->u.gfx9.zs.his.size, surf->u.gfx9.zs.his.swizzle_mode,
4208*61046927SAndroid Build Coastguard Worker                     surf->u.gfx9.zs.his.width_in_tiles, surf->u.gfx9.zs.his.height_in_tiles);
4209*61046927SAndroid Build Coastguard Worker          }
4210*61046927SAndroid Build Coastguard Worker       }
4211*61046927SAndroid Build Coastguard Worker    } else {
4212*61046927SAndroid Build Coastguard Worker       fprintf(out,
4213*61046927SAndroid Build Coastguard Worker               "    Surf: size=%" PRIu64 ", alignment=%u, blk_w=%u, blk_h=%u, "
4214*61046927SAndroid Build Coastguard Worker               "bpe=%u, flags=0x%"PRIx64"\n",
4215*61046927SAndroid Build Coastguard Worker               surf->surf_size, 1 << surf->surf_alignment_log2, surf->blk_w,
4216*61046927SAndroid Build Coastguard Worker               surf->blk_h, surf->bpe, surf->flags);
4217*61046927SAndroid Build Coastguard Worker 
4218*61046927SAndroid Build Coastguard Worker       fprintf(out,
4219*61046927SAndroid Build Coastguard Worker               "    Layout: size=%" PRIu64 ", alignment=%u, bankw=%u, bankh=%u, "
4220*61046927SAndroid Build Coastguard Worker               "nbanks=%u, mtilea=%u, tilesplit=%u, pipeconfig=%u, scanout=%u\n",
4221*61046927SAndroid Build Coastguard Worker               surf->surf_size, 1 << surf->surf_alignment_log2,
4222*61046927SAndroid Build Coastguard Worker               surf->u.legacy.bankw, surf->u.legacy.bankh,
4223*61046927SAndroid Build Coastguard Worker               surf->u.legacy.num_banks, surf->u.legacy.mtilea,
4224*61046927SAndroid Build Coastguard Worker               surf->u.legacy.tile_split, surf->u.legacy.pipe_config,
4225*61046927SAndroid Build Coastguard Worker               (surf->flags & RADEON_SURF_SCANOUT) != 0);
4226*61046927SAndroid Build Coastguard Worker 
4227*61046927SAndroid Build Coastguard Worker       if (surf->fmask_offset)
4228*61046927SAndroid Build Coastguard Worker          fprintf(out,
4229*61046927SAndroid Build Coastguard Worker                  "    FMask: offset=%" PRIu64 ", size=%" PRIu64 ", "
4230*61046927SAndroid Build Coastguard Worker                  "alignment=%u, pitch_in_pixels=%u, bankh=%u, "
4231*61046927SAndroid Build Coastguard Worker                  "slice_tile_max=%u, tile_mode_index=%u\n",
4232*61046927SAndroid Build Coastguard Worker                  surf->fmask_offset, surf->fmask_size,
4233*61046927SAndroid Build Coastguard Worker                  1 << surf->fmask_alignment_log2, surf->u.legacy.color.fmask.pitch_in_pixels,
4234*61046927SAndroid Build Coastguard Worker                  surf->u.legacy.color.fmask.bankh,
4235*61046927SAndroid Build Coastguard Worker                  surf->u.legacy.color.fmask.slice_tile_max,
4236*61046927SAndroid Build Coastguard Worker                  surf->u.legacy.color.fmask.tiling_index);
4237*61046927SAndroid Build Coastguard Worker 
4238*61046927SAndroid Build Coastguard Worker       if (surf->cmask_offset)
4239*61046927SAndroid Build Coastguard Worker          fprintf(out,
4240*61046927SAndroid Build Coastguard Worker                  "    CMask: offset=%" PRIu64 ", size=%u, alignment=%u, "
4241*61046927SAndroid Build Coastguard Worker                  "slice_tile_max=%u\n",
4242*61046927SAndroid Build Coastguard Worker                  surf->cmask_offset, surf->cmask_size,
4243*61046927SAndroid Build Coastguard Worker                  1 << surf->cmask_alignment_log2, surf->u.legacy.color.cmask_slice_tile_max);
4244*61046927SAndroid Build Coastguard Worker 
4245*61046927SAndroid Build Coastguard Worker       if (surf->flags & RADEON_SURF_Z_OR_SBUFFER && surf->meta_offset)
4246*61046927SAndroid Build Coastguard Worker          fprintf(out, "    HTile: offset=%" PRIu64 ", size=%u, alignment=%u\n",
4247*61046927SAndroid Build Coastguard Worker                  surf->meta_offset, surf->meta_size,
4248*61046927SAndroid Build Coastguard Worker                  1 << surf->meta_alignment_log2);
4249*61046927SAndroid Build Coastguard Worker 
4250*61046927SAndroid Build Coastguard Worker       if (!(surf->flags & RADEON_SURF_Z_OR_SBUFFER) && surf->meta_offset)
4251*61046927SAndroid Build Coastguard Worker          fprintf(out, "    DCC: offset=%" PRIu64 ", size=%u, alignment=%u\n",
4252*61046927SAndroid Build Coastguard Worker                  surf->meta_offset, surf->meta_size, 1 << surf->meta_alignment_log2);
4253*61046927SAndroid Build Coastguard Worker 
4254*61046927SAndroid Build Coastguard Worker       if (surf->has_stencil)
4255*61046927SAndroid Build Coastguard Worker          fprintf(out, "    StencilLayout: tilesplit=%u\n",
4256*61046927SAndroid Build Coastguard Worker                  surf->u.legacy.stencil_tile_split);
4257*61046927SAndroid Build Coastguard Worker    }
4258*61046927SAndroid Build Coastguard Worker }
4259*61046927SAndroid Build Coastguard Worker 
gfx10_nir_meta_addr_from_coord(nir_builder * b,const struct radeon_info * info,const struct gfx9_meta_equation * equation,int blkSizeBias,unsigned blkStart,nir_def * meta_pitch,nir_def * meta_slice_size,nir_def * x,nir_def * y,nir_def * z,nir_def * pipe_xor,nir_def ** bit_position)4260*61046927SAndroid Build Coastguard Worker static nir_def *gfx10_nir_meta_addr_from_coord(nir_builder *b, const struct radeon_info *info,
4261*61046927SAndroid Build Coastguard Worker                                                const struct gfx9_meta_equation *equation,
4262*61046927SAndroid Build Coastguard Worker                                                int blkSizeBias, unsigned blkStart,
4263*61046927SAndroid Build Coastguard Worker                                                nir_def *meta_pitch, nir_def *meta_slice_size,
4264*61046927SAndroid Build Coastguard Worker                                                nir_def *x, nir_def *y, nir_def *z,
4265*61046927SAndroid Build Coastguard Worker                                                nir_def *pipe_xor,
4266*61046927SAndroid Build Coastguard Worker                                                nir_def **bit_position)
4267*61046927SAndroid Build Coastguard Worker {
4268*61046927SAndroid Build Coastguard Worker    nir_def *zero = nir_imm_int(b, 0);
4269*61046927SAndroid Build Coastguard Worker    nir_def *one = nir_imm_int(b, 1);
4270*61046927SAndroid Build Coastguard Worker 
4271*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level >= GFX10);
4272*61046927SAndroid Build Coastguard Worker 
4273*61046927SAndroid Build Coastguard Worker    unsigned meta_block_width_log2 = util_logbase2(equation->meta_block_width);
4274*61046927SAndroid Build Coastguard Worker    unsigned meta_block_height_log2 = util_logbase2(equation->meta_block_height);
4275*61046927SAndroid Build Coastguard Worker    unsigned blkSizeLog2 = meta_block_width_log2 + meta_block_height_log2 + blkSizeBias;
4276*61046927SAndroid Build Coastguard Worker 
4277*61046927SAndroid Build Coastguard Worker    nir_def *coord[] = {x, y, z, 0};
4278*61046927SAndroid Build Coastguard Worker    nir_def *address = zero;
4279*61046927SAndroid Build Coastguard Worker 
4280*61046927SAndroid Build Coastguard Worker    for (unsigned i = blkStart; i < blkSizeLog2 + 1; i++) {
4281*61046927SAndroid Build Coastguard Worker       nir_def *v = zero;
4282*61046927SAndroid Build Coastguard Worker 
4283*61046927SAndroid Build Coastguard Worker       for (unsigned c = 0; c < 4; c++) {
4284*61046927SAndroid Build Coastguard Worker          unsigned index = i * 4 + c - (blkStart * 4);
4285*61046927SAndroid Build Coastguard Worker          if (equation->u.gfx10_bits[index]) {
4286*61046927SAndroid Build Coastguard Worker             unsigned mask = equation->u.gfx10_bits[index];
4287*61046927SAndroid Build Coastguard Worker             nir_def *bits = coord[c];
4288*61046927SAndroid Build Coastguard Worker 
4289*61046927SAndroid Build Coastguard Worker             while (mask)
4290*61046927SAndroid Build Coastguard Worker                v = nir_ixor(b, v, nir_iand(b, nir_ushr_imm(b, bits, u_bit_scan(&mask)), one));
4291*61046927SAndroid Build Coastguard Worker          }
4292*61046927SAndroid Build Coastguard Worker       }
4293*61046927SAndroid Build Coastguard Worker 
4294*61046927SAndroid Build Coastguard Worker       address = nir_ior(b, address, nir_ishl_imm(b, v, i));
4295*61046927SAndroid Build Coastguard Worker    }
4296*61046927SAndroid Build Coastguard Worker 
4297*61046927SAndroid Build Coastguard Worker    unsigned blkMask = (1 << blkSizeLog2) - 1;
4298*61046927SAndroid Build Coastguard Worker    unsigned pipeMask = (1 << G_0098F8_NUM_PIPES(info->gb_addr_config)) - 1;
4299*61046927SAndroid Build Coastguard Worker    unsigned m_pipeInterleaveLog2 = 8 + G_0098F8_PIPE_INTERLEAVE_SIZE_GFX9(info->gb_addr_config);
4300*61046927SAndroid Build Coastguard Worker    nir_def *xb = nir_ushr_imm(b, x, meta_block_width_log2);
4301*61046927SAndroid Build Coastguard Worker    nir_def *yb = nir_ushr_imm(b, y, meta_block_height_log2);
4302*61046927SAndroid Build Coastguard Worker    nir_def *pb = nir_ushr_imm(b, meta_pitch, meta_block_width_log2);
4303*61046927SAndroid Build Coastguard Worker    nir_def *blkIndex = nir_iadd(b, nir_imul(b, yb, pb), xb);
4304*61046927SAndroid Build Coastguard Worker    nir_def *pipeXor = nir_iand_imm(b, nir_ishl_imm(b, nir_iand_imm(b, pipe_xor, pipeMask),
4305*61046927SAndroid Build Coastguard Worker                                                        m_pipeInterleaveLog2), blkMask);
4306*61046927SAndroid Build Coastguard Worker 
4307*61046927SAndroid Build Coastguard Worker    if (bit_position)
4308*61046927SAndroid Build Coastguard Worker       *bit_position = nir_ishl_imm(b, nir_iand_imm(b, address, 1), 2);
4309*61046927SAndroid Build Coastguard Worker 
4310*61046927SAndroid Build Coastguard Worker    return nir_iadd(b, nir_iadd(b, nir_imul(b, meta_slice_size, z),
4311*61046927SAndroid Build Coastguard Worker                                nir_imul(b, blkIndex, nir_ishl_imm(b, one, blkSizeLog2))),
4312*61046927SAndroid Build Coastguard Worker                    nir_ixor(b, nir_ushr(b, address, one), pipeXor));
4313*61046927SAndroid Build Coastguard Worker }
4314*61046927SAndroid Build Coastguard Worker 
gfx9_nir_meta_addr_from_coord(nir_builder * b,const struct radeon_info * info,const struct gfx9_meta_equation * equation,nir_def * meta_pitch,nir_def * meta_height,nir_def * x,nir_def * y,nir_def * z,nir_def * sample,nir_def * pipe_xor,nir_def ** bit_position)4315*61046927SAndroid Build Coastguard Worker static nir_def *gfx9_nir_meta_addr_from_coord(nir_builder *b, const struct radeon_info *info,
4316*61046927SAndroid Build Coastguard Worker                                               const struct gfx9_meta_equation *equation,
4317*61046927SAndroid Build Coastguard Worker                                               nir_def *meta_pitch, nir_def *meta_height,
4318*61046927SAndroid Build Coastguard Worker                                               nir_def *x, nir_def *y, nir_def *z,
4319*61046927SAndroid Build Coastguard Worker                                               nir_def *sample, nir_def *pipe_xor,
4320*61046927SAndroid Build Coastguard Worker                                               nir_def **bit_position)
4321*61046927SAndroid Build Coastguard Worker {
4322*61046927SAndroid Build Coastguard Worker    nir_def *zero = nir_imm_int(b, 0);
4323*61046927SAndroid Build Coastguard Worker    nir_def *one = nir_imm_int(b, 1);
4324*61046927SAndroid Build Coastguard Worker 
4325*61046927SAndroid Build Coastguard Worker    assert(info->gfx_level >= GFX9);
4326*61046927SAndroid Build Coastguard Worker 
4327*61046927SAndroid Build Coastguard Worker    unsigned meta_block_width_log2 = util_logbase2(equation->meta_block_width);
4328*61046927SAndroid Build Coastguard Worker    unsigned meta_block_height_log2 = util_logbase2(equation->meta_block_height);
4329*61046927SAndroid Build Coastguard Worker    unsigned meta_block_depth_log2 = util_logbase2(equation->meta_block_depth);
4330*61046927SAndroid Build Coastguard Worker 
4331*61046927SAndroid Build Coastguard Worker    unsigned m_pipeInterleaveLog2 = 8 + G_0098F8_PIPE_INTERLEAVE_SIZE_GFX9(info->gb_addr_config);
4332*61046927SAndroid Build Coastguard Worker    unsigned numPipeBits = equation->u.gfx9.num_pipe_bits;
4333*61046927SAndroid Build Coastguard Worker    nir_def *pitchInBlock = nir_ushr_imm(b, meta_pitch, meta_block_width_log2);
4334*61046927SAndroid Build Coastguard Worker    nir_def *sliceSizeInBlock = nir_imul(b, nir_ushr_imm(b, meta_height, meta_block_height_log2),
4335*61046927SAndroid Build Coastguard Worker                                             pitchInBlock);
4336*61046927SAndroid Build Coastguard Worker 
4337*61046927SAndroid Build Coastguard Worker    nir_def *xb = nir_ushr_imm(b, x, meta_block_width_log2);
4338*61046927SAndroid Build Coastguard Worker    nir_def *yb = nir_ushr_imm(b, y, meta_block_height_log2);
4339*61046927SAndroid Build Coastguard Worker    nir_def *zb = nir_ushr_imm(b, z, meta_block_depth_log2);
4340*61046927SAndroid Build Coastguard Worker 
4341*61046927SAndroid Build Coastguard Worker    nir_def *blockIndex = nir_iadd(b, nir_iadd(b, nir_imul(b, zb, sliceSizeInBlock),
4342*61046927SAndroid Build Coastguard Worker                                                   nir_imul(b, yb, pitchInBlock)), xb);
4343*61046927SAndroid Build Coastguard Worker    nir_def *coords[] = {x, y, z, sample, blockIndex};
4344*61046927SAndroid Build Coastguard Worker 
4345*61046927SAndroid Build Coastguard Worker    nir_def *address = zero;
4346*61046927SAndroid Build Coastguard Worker    unsigned num_bits = equation->u.gfx9.num_bits;
4347*61046927SAndroid Build Coastguard Worker    assert(num_bits <= 32);
4348*61046927SAndroid Build Coastguard Worker 
4349*61046927SAndroid Build Coastguard Worker    /* Compute the address up until the last bit that doesn't use the block index. */
4350*61046927SAndroid Build Coastguard Worker    for (unsigned i = 0; i < num_bits - 1; i++) {
4351*61046927SAndroid Build Coastguard Worker       nir_def *xor = zero;
4352*61046927SAndroid Build Coastguard Worker 
4353*61046927SAndroid Build Coastguard Worker       for (unsigned c = 0; c < 5; c++) {
4354*61046927SAndroid Build Coastguard Worker          if (equation->u.gfx9.bit[i].coord[c].dim >= 5)
4355*61046927SAndroid Build Coastguard Worker             continue;
4356*61046927SAndroid Build Coastguard Worker 
4357*61046927SAndroid Build Coastguard Worker          assert(equation->u.gfx9.bit[i].coord[c].ord < 32);
4358*61046927SAndroid Build Coastguard Worker          nir_def *ison =
4359*61046927SAndroid Build Coastguard Worker             nir_iand(b, nir_ushr_imm(b, coords[equation->u.gfx9.bit[i].coord[c].dim],
4360*61046927SAndroid Build Coastguard Worker                                      equation->u.gfx9.bit[i].coord[c].ord), one);
4361*61046927SAndroid Build Coastguard Worker 
4362*61046927SAndroid Build Coastguard Worker          xor = nir_ixor(b, xor, ison);
4363*61046927SAndroid Build Coastguard Worker       }
4364*61046927SAndroid Build Coastguard Worker       address = nir_ior(b, address, nir_ishl_imm(b, xor, i));
4365*61046927SAndroid Build Coastguard Worker    }
4366*61046927SAndroid Build Coastguard Worker 
4367*61046927SAndroid Build Coastguard Worker    /* Fill the remaining bits with the block index. */
4368*61046927SAndroid Build Coastguard Worker    unsigned last = num_bits - 1;
4369*61046927SAndroid Build Coastguard Worker    address = nir_ior(b, address,
4370*61046927SAndroid Build Coastguard Worker                      nir_ishl_imm(b, nir_ushr_imm(b, blockIndex,
4371*61046927SAndroid Build Coastguard Worker                                               equation->u.gfx9.bit[last].coord[0].ord),
4372*61046927SAndroid Build Coastguard Worker                                   last));
4373*61046927SAndroid Build Coastguard Worker 
4374*61046927SAndroid Build Coastguard Worker    if (bit_position)
4375*61046927SAndroid Build Coastguard Worker       *bit_position = nir_ishl_imm(b, nir_iand_imm(b, address, 1), 2);
4376*61046927SAndroid Build Coastguard Worker 
4377*61046927SAndroid Build Coastguard Worker    nir_def *pipeXor = nir_iand_imm(b, pipe_xor, (1 << numPipeBits) - 1);
4378*61046927SAndroid Build Coastguard Worker    return nir_ixor(b, nir_ushr(b, address, one),
4379*61046927SAndroid Build Coastguard Worker                    nir_ishl_imm(b, pipeXor, m_pipeInterleaveLog2));
4380*61046927SAndroid Build Coastguard Worker }
4381*61046927SAndroid Build Coastguard Worker 
ac_nir_dcc_addr_from_coord(nir_builder * b,const struct radeon_info * info,unsigned bpe,const struct gfx9_meta_equation * equation,nir_def * dcc_pitch,nir_def * dcc_height,nir_def * dcc_slice_size,nir_def * x,nir_def * y,nir_def * z,nir_def * sample,nir_def * pipe_xor)4382*61046927SAndroid Build Coastguard Worker nir_def *ac_nir_dcc_addr_from_coord(nir_builder *b, const struct radeon_info *info,
4383*61046927SAndroid Build Coastguard Worker                                     unsigned bpe, const struct gfx9_meta_equation *equation,
4384*61046927SAndroid Build Coastguard Worker                                     nir_def *dcc_pitch, nir_def *dcc_height,
4385*61046927SAndroid Build Coastguard Worker                                     nir_def *dcc_slice_size,
4386*61046927SAndroid Build Coastguard Worker                                     nir_def *x, nir_def *y, nir_def *z,
4387*61046927SAndroid Build Coastguard Worker                                     nir_def *sample, nir_def *pipe_xor)
4388*61046927SAndroid Build Coastguard Worker {
4389*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX10) {
4390*61046927SAndroid Build Coastguard Worker       unsigned bpp_log2 = util_logbase2(bpe);
4391*61046927SAndroid Build Coastguard Worker 
4392*61046927SAndroid Build Coastguard Worker       return gfx10_nir_meta_addr_from_coord(b, info, equation, bpp_log2 - 8, 1,
4393*61046927SAndroid Build Coastguard Worker                                             dcc_pitch, dcc_slice_size,
4394*61046927SAndroid Build Coastguard Worker                                             x, y, z, pipe_xor, NULL);
4395*61046927SAndroid Build Coastguard Worker    } else {
4396*61046927SAndroid Build Coastguard Worker       return gfx9_nir_meta_addr_from_coord(b, info, equation, dcc_pitch,
4397*61046927SAndroid Build Coastguard Worker                                            dcc_height, x, y, z,
4398*61046927SAndroid Build Coastguard Worker                                            sample, pipe_xor, NULL);
4399*61046927SAndroid Build Coastguard Worker    }
4400*61046927SAndroid Build Coastguard Worker }
4401*61046927SAndroid Build Coastguard Worker 
ac_nir_cmask_addr_from_coord(nir_builder * b,const struct radeon_info * info,const struct gfx9_meta_equation * equation,nir_def * cmask_pitch,nir_def * cmask_height,nir_def * cmask_slice_size,nir_def * x,nir_def * y,nir_def * z,nir_def * pipe_xor,nir_def ** bit_position)4402*61046927SAndroid Build Coastguard Worker nir_def *ac_nir_cmask_addr_from_coord(nir_builder *b, const struct radeon_info *info,
4403*61046927SAndroid Build Coastguard Worker                                       const struct gfx9_meta_equation *equation,
4404*61046927SAndroid Build Coastguard Worker                                       nir_def *cmask_pitch, nir_def *cmask_height,
4405*61046927SAndroid Build Coastguard Worker                                       nir_def *cmask_slice_size,
4406*61046927SAndroid Build Coastguard Worker                                       nir_def *x, nir_def *y, nir_def *z,
4407*61046927SAndroid Build Coastguard Worker                                       nir_def *pipe_xor,
4408*61046927SAndroid Build Coastguard Worker                                       nir_def **bit_position)
4409*61046927SAndroid Build Coastguard Worker {
4410*61046927SAndroid Build Coastguard Worker    nir_def *zero = nir_imm_int(b, 0);
4411*61046927SAndroid Build Coastguard Worker 
4412*61046927SAndroid Build Coastguard Worker    if (info->gfx_level >= GFX10) {
4413*61046927SAndroid Build Coastguard Worker       return gfx10_nir_meta_addr_from_coord(b, info, equation, -7, 1,
4414*61046927SAndroid Build Coastguard Worker                                             cmask_pitch, cmask_slice_size,
4415*61046927SAndroid Build Coastguard Worker                                             x, y, z, pipe_xor, bit_position);
4416*61046927SAndroid Build Coastguard Worker    } else {
4417*61046927SAndroid Build Coastguard Worker       return gfx9_nir_meta_addr_from_coord(b, info, equation, cmask_pitch,
4418*61046927SAndroid Build Coastguard Worker                                            cmask_height, x, y, z, zero,
4419*61046927SAndroid Build Coastguard Worker                                            pipe_xor, bit_position);
4420*61046927SAndroid Build Coastguard Worker    }
4421*61046927SAndroid Build Coastguard Worker }
4422*61046927SAndroid Build Coastguard Worker 
ac_nir_htile_addr_from_coord(nir_builder * b,const struct radeon_info * info,const struct gfx9_meta_equation * equation,nir_def * htile_pitch,nir_def * htile_slice_size,nir_def * x,nir_def * y,nir_def * z,nir_def * pipe_xor)4423*61046927SAndroid Build Coastguard Worker nir_def *ac_nir_htile_addr_from_coord(nir_builder *b, const struct radeon_info *info,
4424*61046927SAndroid Build Coastguard Worker                                       const struct gfx9_meta_equation *equation,
4425*61046927SAndroid Build Coastguard Worker                                       nir_def *htile_pitch,
4426*61046927SAndroid Build Coastguard Worker                                       nir_def *htile_slice_size,
4427*61046927SAndroid Build Coastguard Worker                                       nir_def *x, nir_def *y, nir_def *z,
4428*61046927SAndroid Build Coastguard Worker                                       nir_def *pipe_xor)
4429*61046927SAndroid Build Coastguard Worker {
4430*61046927SAndroid Build Coastguard Worker    return gfx10_nir_meta_addr_from_coord(b, info, equation, -4, 2,
4431*61046927SAndroid Build Coastguard Worker                                             htile_pitch, htile_slice_size,
4432*61046927SAndroid Build Coastguard Worker                                             x, y, z, pipe_xor, NULL);
4433*61046927SAndroid Build Coastguard Worker }
4434