xref: /aosp_15_r20/external/llvm/test/CodeGen/PowerPC/mem-rr-addr-mode.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=ppc32 -mcpu=g5 | grep li.*16
2*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=ppc32 -mcpu=g5 | not grep addi
3*9880d681SAndroid Build Coastguard Worker
4*9880d681SAndroid Build Coastguard Worker; Codegen lvx (R+16) as t = li 16,  lvx t,R
5*9880d681SAndroid Build Coastguard Worker; This shares the 16 between the two loads.
6*9880d681SAndroid Build Coastguard Worker
7*9880d681SAndroid Build Coastguard Workerdefine void @func(<4 x float>* %a, <4 x float>* %b) {
8*9880d681SAndroid Build Coastguard Worker        %tmp1 = getelementptr <4 x float>, <4 x float>* %b, i32 1            ; <<4 x float>*> [#uses=1]
9*9880d681SAndroid Build Coastguard Worker        %tmp = load <4 x float>, <4 x float>* %tmp1          ; <<4 x float>> [#uses=1]
10*9880d681SAndroid Build Coastguard Worker        %tmp3 = getelementptr <4 x float>, <4 x float>* %a, i32 1            ; <<4 x float>*> [#uses=1]
11*9880d681SAndroid Build Coastguard Worker        %tmp4 = load <4 x float>, <4 x float>* %tmp3         ; <<4 x float>> [#uses=1]
12*9880d681SAndroid Build Coastguard Worker        %tmp5 = fmul <4 x float> %tmp, %tmp4             ; <<4 x float>> [#uses=1]
13*9880d681SAndroid Build Coastguard Worker        %tmp8 = load <4 x float>, <4 x float>* %b            ; <<4 x float>> [#uses=1]
14*9880d681SAndroid Build Coastguard Worker        %tmp9 = fadd <4 x float> %tmp5, %tmp8            ; <<4 x float>> [#uses=1]
15*9880d681SAndroid Build Coastguard Worker        store <4 x float> %tmp9, <4 x float>* %a
16*9880d681SAndroid Build Coastguard Worker        ret void
17*9880d681SAndroid Build Coastguard Worker}
18*9880d681SAndroid Build Coastguard Worker
19