1*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs< %s | FileCheck -check-prefix=SI %s 2*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs< %s | FileCheck -check-prefix=SI %s 3*9880d681SAndroid Build Coastguard Worker 4*9880d681SAndroid Build Coastguard Worker; Copy VGPR -> SGPR used twice as an instruction operand, which is then 5*9880d681SAndroid Build Coastguard Worker; used in an REG_SEQUENCE that also needs to be handled. 6*9880d681SAndroid Build Coastguard Worker 7*9880d681SAndroid Build Coastguard Worker; SI-LABEL: {{^}}test_dup_operands: 8*9880d681SAndroid Build Coastguard Worker; SI: v_add_i32_e32 9*9880d681SAndroid Build Coastguard Workerdefine void @test_dup_operands(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %in) { 10*9880d681SAndroid Build Coastguard Worker %a = load <2 x i32>, <2 x i32> addrspace(1)* %in 11*9880d681SAndroid Build Coastguard Worker %lo = extractelement <2 x i32> %a, i32 0 12*9880d681SAndroid Build Coastguard Worker %hi = extractelement <2 x i32> %a, i32 1 13*9880d681SAndroid Build Coastguard Worker %add = add i32 %lo, %lo 14*9880d681SAndroid Build Coastguard Worker %vec0 = insertelement <2 x i32> undef, i32 %add, i32 0 15*9880d681SAndroid Build Coastguard Worker %vec1 = insertelement <2 x i32> %vec0, i32 %hi, i32 1 16*9880d681SAndroid Build Coastguard Worker store <2 x i32> %vec1, <2 x i32> addrspace(1)* %out, align 8 17*9880d681SAndroid Build Coastguard Worker ret void 18*9880d681SAndroid Build Coastguard Worker} 19*9880d681SAndroid Build Coastguard Worker 20