1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park #include <stddef.h>
9*54fd6939SJiyong Park
10*54fd6939SJiyong Park #include <arch.h>
11*54fd6939SJiyong Park #include <arch_helpers.h>
12*54fd6939SJiyong Park #include <common/bl_common.h>
13*54fd6939SJiyong Park #include <common/debug.h>
14*54fd6939SJiyong Park #include <lib/el3_runtime/context_mgmt.h>
15*54fd6939SJiyong Park #include <lib/el3_runtime/pubsub_events.h>
16*54fd6939SJiyong Park #include <plat/common/platform.h>
17*54fd6939SJiyong Park
18*54fd6939SJiyong Park #include "psci_private.h"
19*54fd6939SJiyong Park
20*54fd6939SJiyong Park /*
21*54fd6939SJiyong Park * Helper functions for the CPU level spinlocks
22*54fd6939SJiyong Park */
psci_spin_lock_cpu(unsigned int idx)23*54fd6939SJiyong Park static inline void psci_spin_lock_cpu(unsigned int idx)
24*54fd6939SJiyong Park {
25*54fd6939SJiyong Park spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock);
26*54fd6939SJiyong Park }
27*54fd6939SJiyong Park
psci_spin_unlock_cpu(unsigned int idx)28*54fd6939SJiyong Park static inline void psci_spin_unlock_cpu(unsigned int idx)
29*54fd6939SJiyong Park {
30*54fd6939SJiyong Park spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock);
31*54fd6939SJiyong Park }
32*54fd6939SJiyong Park
33*54fd6939SJiyong Park /*******************************************************************************
34*54fd6939SJiyong Park * This function checks whether a cpu which has been requested to be turned on
35*54fd6939SJiyong Park * is OFF to begin with.
36*54fd6939SJiyong Park ******************************************************************************/
cpu_on_validate_state(aff_info_state_t aff_state)37*54fd6939SJiyong Park static int cpu_on_validate_state(aff_info_state_t aff_state)
38*54fd6939SJiyong Park {
39*54fd6939SJiyong Park if (aff_state == AFF_STATE_ON)
40*54fd6939SJiyong Park return PSCI_E_ALREADY_ON;
41*54fd6939SJiyong Park
42*54fd6939SJiyong Park if (aff_state == AFF_STATE_ON_PENDING)
43*54fd6939SJiyong Park return PSCI_E_ON_PENDING;
44*54fd6939SJiyong Park
45*54fd6939SJiyong Park assert(aff_state == AFF_STATE_OFF);
46*54fd6939SJiyong Park return PSCI_E_SUCCESS;
47*54fd6939SJiyong Park }
48*54fd6939SJiyong Park
49*54fd6939SJiyong Park /*******************************************************************************
50*54fd6939SJiyong Park * Generic handler which is called to physically power on a cpu identified by
51*54fd6939SJiyong Park * its mpidr. It performs the generic, architectural, platform setup and state
52*54fd6939SJiyong Park * management to power on the target cpu e.g. it will ensure that
53*54fd6939SJiyong Park * enough information is stashed for it to resume execution in the non-secure
54*54fd6939SJiyong Park * security state.
55*54fd6939SJiyong Park *
56*54fd6939SJiyong Park * The state of all the relevant power domains are changed after calling the
57*54fd6939SJiyong Park * platform handler as it can return error.
58*54fd6939SJiyong Park ******************************************************************************/
psci_cpu_on_start(u_register_t target_cpu,const entry_point_info_t * ep)59*54fd6939SJiyong Park int psci_cpu_on_start(u_register_t target_cpu,
60*54fd6939SJiyong Park const entry_point_info_t *ep)
61*54fd6939SJiyong Park {
62*54fd6939SJiyong Park int rc;
63*54fd6939SJiyong Park aff_info_state_t target_aff_state;
64*54fd6939SJiyong Park int ret = plat_core_pos_by_mpidr(target_cpu);
65*54fd6939SJiyong Park unsigned int target_idx = (unsigned int)ret;
66*54fd6939SJiyong Park
67*54fd6939SJiyong Park /* Calling function must supply valid input arguments */
68*54fd6939SJiyong Park assert(ret >= 0);
69*54fd6939SJiyong Park assert(ep != NULL);
70*54fd6939SJiyong Park
71*54fd6939SJiyong Park
72*54fd6939SJiyong Park /*
73*54fd6939SJiyong Park * This function must only be called on platforms where the
74*54fd6939SJiyong Park * CPU_ON platform hooks have been implemented.
75*54fd6939SJiyong Park */
76*54fd6939SJiyong Park assert((psci_plat_pm_ops->pwr_domain_on != NULL) &&
77*54fd6939SJiyong Park (psci_plat_pm_ops->pwr_domain_on_finish != NULL));
78*54fd6939SJiyong Park
79*54fd6939SJiyong Park /* Protect against multiple CPUs trying to turn ON the same target CPU */
80*54fd6939SJiyong Park psci_spin_lock_cpu(target_idx);
81*54fd6939SJiyong Park
82*54fd6939SJiyong Park /*
83*54fd6939SJiyong Park * Generic management: Ensure that the cpu is off to be
84*54fd6939SJiyong Park * turned on.
85*54fd6939SJiyong Park * Perform cache maintanence ahead of reading the target CPU state to
86*54fd6939SJiyong Park * ensure that the data is not stale.
87*54fd6939SJiyong Park * There is a theoretical edge case where the cache may contain stale
88*54fd6939SJiyong Park * data for the target CPU data - this can occur under the following
89*54fd6939SJiyong Park * conditions:
90*54fd6939SJiyong Park * - the target CPU is in another cluster from the current
91*54fd6939SJiyong Park * - the target CPU was the last CPU to shutdown on its cluster
92*54fd6939SJiyong Park * - the cluster was removed from coherency as part of the CPU shutdown
93*54fd6939SJiyong Park *
94*54fd6939SJiyong Park * In this case the cache maintenace that was performed as part of the
95*54fd6939SJiyong Park * target CPUs shutdown was not seen by the current CPU's cluster. And
96*54fd6939SJiyong Park * so the cache may contain stale data for the target CPU.
97*54fd6939SJiyong Park */
98*54fd6939SJiyong Park flush_cpu_data_by_index(target_idx,
99*54fd6939SJiyong Park psci_svc_cpu_data.aff_info_state);
100*54fd6939SJiyong Park rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
101*54fd6939SJiyong Park if (rc != PSCI_E_SUCCESS)
102*54fd6939SJiyong Park goto exit;
103*54fd6939SJiyong Park
104*54fd6939SJiyong Park /*
105*54fd6939SJiyong Park * Call the cpu on handler registered by the Secure Payload Dispatcher
106*54fd6939SJiyong Park * to let it do any bookeeping. If the handler encounters an error, it's
107*54fd6939SJiyong Park * expected to assert within
108*54fd6939SJiyong Park */
109*54fd6939SJiyong Park if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on != NULL))
110*54fd6939SJiyong Park psci_spd_pm->svc_on(target_cpu);
111*54fd6939SJiyong Park
112*54fd6939SJiyong Park /*
113*54fd6939SJiyong Park * Set the Affinity info state of the target cpu to ON_PENDING.
114*54fd6939SJiyong Park * Flush aff_info_state as it will be accessed with caches
115*54fd6939SJiyong Park * turned OFF.
116*54fd6939SJiyong Park */
117*54fd6939SJiyong Park psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
118*54fd6939SJiyong Park flush_cpu_data_by_index(target_idx,
119*54fd6939SJiyong Park psci_svc_cpu_data.aff_info_state);
120*54fd6939SJiyong Park
121*54fd6939SJiyong Park /*
122*54fd6939SJiyong Park * The cache line invalidation by the target CPU after setting the
123*54fd6939SJiyong Park * state to OFF (see psci_do_cpu_off()), could cause the update to
124*54fd6939SJiyong Park * aff_info_state to be invalidated. Retry the update if the target
125*54fd6939SJiyong Park * CPU aff_info_state is not ON_PENDING.
126*54fd6939SJiyong Park */
127*54fd6939SJiyong Park target_aff_state = psci_get_aff_info_state_by_idx(target_idx);
128*54fd6939SJiyong Park if (target_aff_state != AFF_STATE_ON_PENDING) {
129*54fd6939SJiyong Park assert(target_aff_state == AFF_STATE_OFF);
130*54fd6939SJiyong Park psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
131*54fd6939SJiyong Park flush_cpu_data_by_index(target_idx,
132*54fd6939SJiyong Park psci_svc_cpu_data.aff_info_state);
133*54fd6939SJiyong Park
134*54fd6939SJiyong Park assert(psci_get_aff_info_state_by_idx(target_idx) ==
135*54fd6939SJiyong Park AFF_STATE_ON_PENDING);
136*54fd6939SJiyong Park }
137*54fd6939SJiyong Park
138*54fd6939SJiyong Park /*
139*54fd6939SJiyong Park * Perform generic, architecture and platform specific handling.
140*54fd6939SJiyong Park */
141*54fd6939SJiyong Park /*
142*54fd6939SJiyong Park * Plat. management: Give the platform the current state
143*54fd6939SJiyong Park * of the target cpu to allow it to perform the necessary
144*54fd6939SJiyong Park * steps to power on.
145*54fd6939SJiyong Park */
146*54fd6939SJiyong Park rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
147*54fd6939SJiyong Park assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL));
148*54fd6939SJiyong Park
149*54fd6939SJiyong Park if (rc == PSCI_E_SUCCESS)
150*54fd6939SJiyong Park /* Store the re-entry information for the non-secure world. */
151*54fd6939SJiyong Park cm_init_context_by_index(target_idx, ep);
152*54fd6939SJiyong Park else {
153*54fd6939SJiyong Park /* Restore the state on error. */
154*54fd6939SJiyong Park psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
155*54fd6939SJiyong Park flush_cpu_data_by_index(target_idx,
156*54fd6939SJiyong Park psci_svc_cpu_data.aff_info_state);
157*54fd6939SJiyong Park }
158*54fd6939SJiyong Park
159*54fd6939SJiyong Park exit:
160*54fd6939SJiyong Park psci_spin_unlock_cpu(target_idx);
161*54fd6939SJiyong Park return rc;
162*54fd6939SJiyong Park }
163*54fd6939SJiyong Park
164*54fd6939SJiyong Park /*******************************************************************************
165*54fd6939SJiyong Park * The following function finish an earlier power on request. They
166*54fd6939SJiyong Park * are called by the common finisher routine in psci_common.c. The `state_info`
167*54fd6939SJiyong Park * is the psci_power_state from which this CPU has woken up from.
168*54fd6939SJiyong Park ******************************************************************************/
psci_cpu_on_finish(unsigned int cpu_idx,const psci_power_state_t * state_info)169*54fd6939SJiyong Park void psci_cpu_on_finish(unsigned int cpu_idx, const psci_power_state_t *state_info)
170*54fd6939SJiyong Park {
171*54fd6939SJiyong Park /*
172*54fd6939SJiyong Park * Plat. management: Perform the platform specific actions
173*54fd6939SJiyong Park * for this cpu e.g. enabling the gic or zeroing the mailbox
174*54fd6939SJiyong Park * register. The actual state of this cpu has already been
175*54fd6939SJiyong Park * changed.
176*54fd6939SJiyong Park */
177*54fd6939SJiyong Park psci_plat_pm_ops->pwr_domain_on_finish(state_info);
178*54fd6939SJiyong Park
179*54fd6939SJiyong Park #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
180*54fd6939SJiyong Park /*
181*54fd6939SJiyong Park * Arch. management: Enable data cache and manage stack memory
182*54fd6939SJiyong Park */
183*54fd6939SJiyong Park psci_do_pwrup_cache_maintenance();
184*54fd6939SJiyong Park #endif
185*54fd6939SJiyong Park
186*54fd6939SJiyong Park /*
187*54fd6939SJiyong Park * Plat. management: Perform any platform specific actions which
188*54fd6939SJiyong Park * can only be done with the cpu and the cluster guaranteed to
189*54fd6939SJiyong Park * be coherent.
190*54fd6939SJiyong Park */
191*54fd6939SJiyong Park if (psci_plat_pm_ops->pwr_domain_on_finish_late != NULL)
192*54fd6939SJiyong Park psci_plat_pm_ops->pwr_domain_on_finish_late(state_info);
193*54fd6939SJiyong Park
194*54fd6939SJiyong Park /*
195*54fd6939SJiyong Park * All the platform specific actions for turning this cpu
196*54fd6939SJiyong Park * on have completed. Perform enough arch.initialization
197*54fd6939SJiyong Park * to run in the non-secure address space.
198*54fd6939SJiyong Park */
199*54fd6939SJiyong Park psci_arch_setup();
200*54fd6939SJiyong Park
201*54fd6939SJiyong Park /*
202*54fd6939SJiyong Park * Lock the CPU spin lock to make sure that the context initialization
203*54fd6939SJiyong Park * is done. Since the lock is only used in this function to create
204*54fd6939SJiyong Park * a synchronization point with cpu_on_start(), it can be released
205*54fd6939SJiyong Park * immediately.
206*54fd6939SJiyong Park */
207*54fd6939SJiyong Park psci_spin_lock_cpu(cpu_idx);
208*54fd6939SJiyong Park psci_spin_unlock_cpu(cpu_idx);
209*54fd6939SJiyong Park
210*54fd6939SJiyong Park /* Ensure we have been explicitly woken up by another cpu */
211*54fd6939SJiyong Park assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
212*54fd6939SJiyong Park
213*54fd6939SJiyong Park /*
214*54fd6939SJiyong Park * Call the cpu on finish handler registered by the Secure Payload
215*54fd6939SJiyong Park * Dispatcher to let it do any bookeeping. If the handler encounters an
216*54fd6939SJiyong Park * error, it's expected to assert within
217*54fd6939SJiyong Park */
218*54fd6939SJiyong Park if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on_finish != NULL))
219*54fd6939SJiyong Park psci_spd_pm->svc_on_finish(0);
220*54fd6939SJiyong Park
221*54fd6939SJiyong Park PUBLISH_EVENT(psci_cpu_on_finish);
222*54fd6939SJiyong Park
223*54fd6939SJiyong Park /* Populate the mpidr field within the cpu node array */
224*54fd6939SJiyong Park /* This needs to be done only once */
225*54fd6939SJiyong Park psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
226*54fd6939SJiyong Park
227*54fd6939SJiyong Park /*
228*54fd6939SJiyong Park * Generic management: Now we just need to retrieve the
229*54fd6939SJiyong Park * information that we had stashed away during the cpu_on
230*54fd6939SJiyong Park * call to set this cpu on its way.
231*54fd6939SJiyong Park */
232*54fd6939SJiyong Park cm_prepare_el3_exit(NON_SECURE);
233*54fd6939SJiyong Park }
234