xref: /XiangShan/src/main/scala/xiangshan/mem/vector/VecBundle.scala (revision e1d5ffc2d93873b72146e78c8f6a904926de8590)
1/***************************************************************************************
2  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4  *
5  * XiangShan is licensed under Mulan PSL v2.
6  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7  * You may obtain a copy of Mulan PSL v2 at:
8  *          http://license.coscl.org.cn/MulanPSL2
9  *
10  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13  *
14  * See the Mulan PSL v2 for more details.
15  ***************************************************************************************/
16
17package xiangshan.mem
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan._
25import xiangshan.backend.Bundles._
26import xiangshan.backend.rob.RobPtr
27import xiangshan.backend.fu.PMPRespBundle
28import xiangshan.backend.fu.vector.Bundles.VEew
29import xiangshan.cache.mmu.{TlbCmd, TlbRequestIO}
30import xiangshan.cache._
31
32class VLSBundle(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle {
33  val flowMask            = UInt(VLENB.W) // each bit for a flow
34  val byteMask            = UInt(VLENB.W) // each bit for a byte
35  val data                = UInt(VLEN.W)
36  // val fof            = Bool() // fof is only used for vector loads
37  val excp_eew_index      = UInt(elemIdxBits.W)
38  // val exceptionVec   = ExceptionVec() // uop has exceptionVec
39  val baseAddr            = UInt(VAddrBits.W)
40  val stride              = UInt(VLEN.W)
41  // val flow_counter = UInt(flowIdxBits.W)
42
43  // instruction decode result
44  val flowNum             = UInt(flowIdxBits.W) // # of flows in a uop
45  // val flowNumLog2 = UInt(log2Up(flowIdxBits).W) // log2(flowNum), for better timing of multiplication
46  val nfields             = UInt(fieldBits.W) // NFIELDS
47  val vm                  = Bool() // whether vector masking is enabled
48  val usWholeReg          = Bool() // unit-stride, whole register load
49  val usMaskReg           = Bool() // unit-stride, masked store/load
50  val eew                 = VEew() // size of memory elements
51  val sew                 = UInt(ewBits.W)
52  val emul                = UInt(mulBits.W)
53  val lmul                = UInt(mulBits.W)
54  val vlmax               = UInt(elemIdxBits.W)
55  val instType            = UInt(3.W)
56  val vd_last_uop         = Bool()
57  val vd_first_uop        = Bool()
58
59  val indexedSrcMask     = UInt(VLENB.W)
60  val indexedSplitOffset  = UInt(flowIdxBits.W)
61  // Inst's uop
62  val uop                 = new DynInst
63
64  val fof                 = Bool()
65  val vdIdxInField        = UInt(log2Up(maxMUL).W)
66  val uopOffset           = UInt(VLEN.W)
67  val preIsSplit          = Bool() // if uop need split, only not Unit-Stride or not 128bit-aligned unit stride need split
68  val mBIndex             = if(isVStore) UInt(vsmBindexBits.W) else UInt(vlmBindexBits.W)
69
70  val alignedType         = UInt(alignTypeBits.W)
71  val indexVlMaxInVd      = UInt(elemIdxBits.W)
72
73  val usLowBitsAddr       = UInt((log2Up(maxMemByteNum)).W)
74  val usAligned128        = Bool()
75  val usMask              = UInt((VLENB*2).W) // for unit-stride split
76}
77
78object VSFQFeedbackType {
79  val tlbMiss = 0.U(3.W)
80  val mshrFull = 1.U(3.W)
81  val dataInvalid = 2.U(3.W)
82  val bankConflict = 3.U(3.W)
83  val ldVioCheckRedo = 4.U(3.W)
84  val feedbackInvalid = 7.U(3.W)
85
86  def apply() = UInt(3.W)
87}
88
89class VSFQFeedback (implicit p: Parameters) extends XSBundle {
90  // val flowPtr = new VsFlowPtr
91  val hit   = Bool()
92  //val flushState = Bool()
93  val sourceType = VSFQFeedbackType()
94  //val dataInvalidSqIdx = new SqPtr
95  val paddr = UInt(PAddrBits.W)
96  val mmio = Bool()
97  val atomic = Bool()
98  val exceptionVec = ExceptionVec()
99}
100
101class VecPipelineFeedbackIO(isVStore: Boolean=false) (implicit p: Parameters) extends VLSUBundle {
102  val mBIndex              = if(isVStore) UInt(vsmBindexBits.W) else UInt(vlmBindexBits.W)
103  val hit                  = Bool()
104  val isvec                = Bool()
105  val flushState           = Bool()
106  val sourceType           = VSFQFeedbackType()
107  //val dataInvalidSqIdx = new SqPtr
108  //val paddr                = UInt(PAddrBits.W)
109  val mmio                 = Bool()
110  //val atomic               = Bool()
111  val exceptionVec         = ExceptionVec()
112  val vaddr                = UInt(VAddrBits.W)
113  //val vec                  = new OnlyVecExuOutput
114   // feedback
115  val vecFeedback          = Bool()
116
117  val usSecondInv          = Bool() // only for unit stride, second flow is Invalid
118  val elemIdx              = UInt(elemIdxBits.W) // element index
119  val mask                 = UInt(VLENB.W)
120  val alignedType          = UInt(alignTypeBits.W)
121  // for load
122  val reg_offset           = OptionWrapper(!isVStore, UInt(vOffsetBits.W))
123  val elemIdxInsideVd      = OptionWrapper(!isVStore, UInt(elemIdxBits.W)) // element index in scope of vd
124  val vecdata              = OptionWrapper(!isVStore, UInt(VLEN.W))
125}
126
127class VecPipeBundle(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle {
128  val vaddr               = UInt(VAddrBits.W)
129  val mask                = UInt(VLENB.W)
130  val isvec               = Bool()
131  val uop_unit_stride_fof = Bool()
132  val reg_offset          = UInt(vOffsetBits.W)
133  val alignedType         = UInt(alignTypeBits.W)
134  val vecActive           = Bool() // 1: vector active element, 0: vector not active element
135  val is_first_ele        = Bool()
136  val isFirstIssue        = Bool()
137
138  val uop = new DynInst
139
140  val usSecondInv         = Bool() // only for unit stride, second flow is Invalid
141  val mBIndex             = if(isVStore) UInt(vsmBindexBits.W) else UInt(vlmBindexBits.W)
142  val elemIdx             = UInt(elemIdxBits.W)
143  val elemIdxInsideVd     = UInt(elemIdxBits.W) // only use in unit-stride
144}
145
146object VecFeedbacks {
147  // need to invalid lsq entry
148  val FLUSH  = 0
149  // merge buffer commits one uop
150  val COMMIT  = 1
151  // last uop of an inst, sq can commit
152  val LAST = 2
153  // total feedbacks
154  val allFeedbacks = 3
155}
156
157class MergeBufferReq(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle{
158  val mask                = UInt(VLENB.W)
159  val vaddr               = UInt(VAddrBits.W)
160  val flowNum             = UInt(flowIdxBits.W)
161  val uop                 = new DynInst
162  val data                = UInt(VLEN.W)
163  val vdIdx               = UInt(3.W)
164  val fof                 = Bool()
165  val vlmax               = UInt(elemIdxBits.W)
166  // val vdOffset            = UInt(vdOffset.W)
167}
168
169class MergeBufferResp(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle{
170  val mBIndex             = if(isVStore) UInt(vsmBindexBits.W) else UInt(vlmBindexBits.W)
171  val fail                = Bool()
172}
173
174class ToMergeBufferIO(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle{
175  val req                 = DecoupledIO(new MergeBufferReq(isVStore))
176  val resp                = Flipped(ValidIO(new MergeBufferResp(isVStore)))
177  // val issueInactive       = ValidIO
178}
179
180class FromSplitIO(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle{
181  val req                 = Flipped(DecoupledIO(new MergeBufferReq(isVStore)))
182  val resp                = ValidIO(new MergeBufferResp(isVStore))
183  // val issueInactive       = Flipped(ValidIO())
184}
185
186class FeedbackToSplitIO(implicit p: Parameters) extends VLSUBundle{
187  val elemWriteback       = Bool()
188}
189
190class FeedbackToLsqIO(implicit p: Parameters) extends VLSUBundle{
191  val robidx = new RobPtr
192  val uopidx = UopIdx()
193  val vaddr = UInt(VAddrBits.W)
194  val feedback = Vec(VecFeedbacks.allFeedbacks, Bool())
195    // for exception
196  val vstart           = UInt(elemIdxBits.W)
197  val vl               = UInt(elemIdxBits.W)
198  val exceptionVec     = ExceptionVec()
199
200  def isFlush  = feedback(VecFeedbacks.FLUSH)
201  def isCommit = feedback(VecFeedbacks.COMMIT)
202  def isLast = feedback(VecFeedbacks.LAST)
203}
204
205class VSplitIO(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle{
206  val redirect            = Flipped(ValidIO(new Redirect))
207  val in                  = Flipped(Decoupled(new MemExuInput(isVector = true))) // from iq
208  val toMergeBuffer       = new ToMergeBufferIO(isVStore) //to merge buffer req mergebuffer entry
209  val out                 = Decoupled(new VecPipeBundle(isVStore))// to scala pipeline
210  val vstd                = OptionWrapper(isVStore, Valid(new MemExuOutput(isVector = true)))
211}
212
213class VSplitPipelineIO(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle{
214  val redirect            = Flipped(ValidIO(new Redirect))
215  val in                  = Flipped(Decoupled(new MemExuInput(isVector = true)))
216  val toMergeBuffer       = new ToMergeBufferIO(isVStore) // req mergebuffer entry, inactive elem issue
217  val out                 = Decoupled(new VLSBundle())// to split buffer
218}
219
220class VSplitBufferIO(isVStore: Boolean=false)(implicit p: Parameters) extends VLSUBundle{
221  val redirect            = Flipped(ValidIO(new Redirect))
222  val in                  = Flipped(Decoupled(new VLSBundle()))
223  val out                 = Decoupled(new VecPipeBundle(isVStore))//to scala pipeline
224  val vstd                = OptionWrapper(isVStore, ValidIO(new MemExuOutput(isVector = true)))
225}
226
227class VMergeBufferIO(isVStore : Boolean=false)(implicit p: Parameters) extends VLSUBundle{
228  val redirect            = Flipped(ValidIO(new Redirect))
229  val fromPipeline        = if(isVStore) Vec(StorePipelineWidth, Flipped(DecoupledIO(new VecPipelineFeedbackIO(isVStore)))) else Vec(LoadPipelineWidth, Flipped(DecoupledIO(new VecPipelineFeedbackIO(isVStore))))
230  val fromSplit           = if(isVStore) Vec(VecStorePipelineWidth, new FromSplitIO) else Vec(VecLoadPipelineWidth, new FromSplitIO) // req mergebuffer entry, inactive elem issue
231  val uopWriteback        = if(isVStore) Vec(VSUopWritebackWidth, DecoupledIO(new MemExuOutput(isVector = true))) else Vec(VLUopWritebackWidth, DecoupledIO(new MemExuOutput(isVector = true)))
232  val toSplit             = if(isVStore) Vec(VecStorePipelineWidth, ValidIO(new FeedbackToSplitIO)) else Vec(VecLoadPipelineWidth, ValidIO(new FeedbackToSplitIO)) // for inorder inst
233  val toLsq               = if(isVStore) Vec(VSUopWritebackWidth, ValidIO(new FeedbackToLsqIO)) else Vec(VLUopWritebackWidth, ValidIO(new FeedbackToLsqIO)) // for lsq deq
234  val feedback            = if(isVStore) Vec(VSUopWritebackWidth, ValidIO(new RSFeedback(isVector = true))) else Vec(VLUopWritebackWidth, ValidIO(new RSFeedback(isVector = true)))//for rs replay
235}
236
237class VSegmentUnitIO(implicit p: Parameters) extends VLSUBundle{
238  val in                  = Flipped(Decoupled(new MemExuInput(isVector = true))) // from iq
239  val uopwriteback        = DecoupledIO(new MemExuOutput(isVector = true)) // writeback data
240  val rdcache             = new DCacheLoadIO // read dcache port
241  val sbuffer             = Decoupled(new DCacheWordReqWithVaddrAndPfFlag)
242  val vecDifftestInfo     = Decoupled(new DynInst) // to sbuffer
243  val dtlb                = new TlbRequestIO(2)
244  val pmpResp             = Flipped(new PMPRespBundle())
245  val flush_sbuffer       = new SbufferFlushBundle
246  val feedback            = ValidIO(new RSFeedback(isVector = true))
247  val redirect            = Flipped(ValidIO(new Redirect))
248  val exceptionInfo       = ValidIO(new FeedbackToLsqIO)
249}