xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision c08f49a0dbf6e9ef292ad0b90193d3946d11b1b6)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
27import xiangshan.backend.fu.PMPRespBundle
28import xiangshan.backend.fu.FuConfig._
29import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
30import xiangshan.backend.rob.RobPtr
31import xiangshan.backend.ctrlblock.DebugLsInfoBundle
32import xiangshan.backend.fu.NewCSR._
33import xiangshan.backend.fu.util.SdtrigExt
34import xiangshan.cache._
35import xiangshan.cache.wpu.ReplayCarry
36import xiangshan.cache.mmu._
37import xiangshan.mem.mdp._
38
39class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
40  with HasDCacheParameters
41  with HasTlbConst
42{
43  // mshr refill index
44  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
45  // get full data from store queue and sbuffer
46  val full_fwd        = Bool()
47  // wait for data from store inst's store queue index
48  val data_inv_sq_idx = new SqPtr
49  // wait for address from store queue index
50  val addr_inv_sq_idx = new SqPtr
51  // replay carry
52  val rep_carry       = new ReplayCarry(nWays)
53  // data in last beat
54  val last_beat       = Bool()
55  // replay cause
56  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
57  // performance debug information
58  val debug           = new PerfDebugInfo
59  // tlb hint
60  val tlb_id          = UInt(log2Up(loadfiltersize).W)
61  val tlb_full        = Bool()
62
63  // alias
64  def mem_amb       = cause(LoadReplayCauses.C_MA)
65  def tlb_miss      = cause(LoadReplayCauses.C_TM)
66  def fwd_fail      = cause(LoadReplayCauses.C_FF)
67  def dcache_rep    = cause(LoadReplayCauses.C_DR)
68  def dcache_miss   = cause(LoadReplayCauses.C_DM)
69  def wpu_fail      = cause(LoadReplayCauses.C_WF)
70  def bank_conflict = cause(LoadReplayCauses.C_BC)
71  def rar_nack      = cause(LoadReplayCauses.C_RAR)
72  def raw_nack      = cause(LoadReplayCauses.C_RAW)
73  def nuke          = cause(LoadReplayCauses.C_NK)
74  def need_rep      = cause.asUInt.orR
75}
76
77
78class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
79  val ldin            = DecoupledIO(new LqWriteBundle)
80  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
81  val ld_raw_data     = Input(new LoadDataFromLQBundle)
82  val forward         = new PipeLoadForwardQueryIO
83  val stld_nuke_query = new LoadNukeQueryIO
84  val ldld_nuke_query = new LoadNukeQueryIO
85}
86
87class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
88  val valid      = Bool()
89  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
90  val dly_ld_err = Bool()
91}
92
93class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
94  val tdata2      = Input(UInt(64.W))
95  val matchType   = Input(UInt(2.W))
96  val tEnable     = Input(Bool()) // timing is calculated before this
97  val addrHit     = Output(Bool())
98}
99
100class LoadUnit(implicit p: Parameters) extends XSModule
101  with HasLoadHelper
102  with HasPerfEvents
103  with HasDCacheParameters
104  with HasCircularQueuePtrHelper
105  with HasVLSUParameters
106  with SdtrigExt
107{
108  val io = IO(new Bundle() {
109    // control
110    val redirect      = Flipped(ValidIO(new Redirect))
111    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
112
113    // int issue path
114    val ldin          = Flipped(Decoupled(new MemExuInput))
115    val ldout         = Decoupled(new MemExuOutput)
116
117    // vec issue path
118    val vecldin = Flipped(Decoupled(new VecPipeBundle))
119    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
120
121    // misalignBuffer issue path
122    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
123    val misalign_ldout = Valid(new LqWriteBundle)
124
125    // data path
126    val tlb           = new TlbRequestIO(2)
127    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
128    val dcache        = new DCacheLoadIO
129    val sbuffer       = new LoadForwardQueryIO
130    val lsq           = new LoadToLsqIO
131    val tl_d_channel  = Input(new DcacheToLduForwardIO)
132    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
133   // val refill        = Flipped(ValidIO(new Refill))
134    val l2_hint       = Input(Valid(new L2ToL1Hint))
135    val tlb_hint      = Flipped(new TlbHintReq)
136    // fast wakeup
137    // TODO: implement vector fast wakeup
138    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
139
140    // trigger
141    val fromCsrTrigger = Input(new CsrTriggerBundle)
142
143    // prefetch
144    val prefetch_train            = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms
145    val prefetch_train_l1         = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride
146    // speculative for gated control
147    val s1_prefetch_spec = Output(Bool())
148    val s2_prefetch_spec = Output(Bool())
149
150    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
151    val canAcceptLowConfPrefetch  = Output(Bool())
152    val canAcceptHighConfPrefetch = Output(Bool())
153
154    // ifetchPrefetch
155    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
156
157    // load to load fast path
158    val l2l_fwd_in    = Input(new LoadToLoadIO)
159    val l2l_fwd_out   = Output(new LoadToLoadIO)
160
161    val ld_fast_match    = Input(Bool())
162    val ld_fast_fuOpType = Input(UInt())
163    val ld_fast_imm      = Input(UInt(12.W))
164
165    // rs feedback
166    val wakeup = ValidIO(new DynInst)
167    val feedback_fast = ValidIO(new RSFeedback) // stage 2
168    val feedback_slow = ValidIO(new RSFeedback) // stage 3
169    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
170
171    // load ecc error
172    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
173
174    // schedule error query
175    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
176
177    // queue-based replay
178    val replay       = Flipped(Decoupled(new LsPipelineBundle))
179    val lq_rep_full  = Input(Bool())
180
181    // misc
182    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
183
184    // Load fast replay path
185    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
186    val fast_rep_out = Decoupled(new LqWriteBundle)
187
188    // to misalign buffer
189    val misalign_buf = Valid(new LqWriteBundle)
190
191    // Load RAR rollback
192    val rollback = Valid(new Redirect)
193
194    // perf
195    val debug_ls         = Output(new DebugLsInfoBundle)
196    val lsTopdownInfo    = Output(new LsTopdownInfo)
197    val correctMissTrain = Input(Bool())
198  })
199
200  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
201
202  // Pipeline
203  // --------------------------------------------------------------------------------
204  // stage 0
205  // --------------------------------------------------------------------------------
206  // generate addr, use addr to query DCache and DTLB
207  val s0_valid         = Wire(Bool())
208  val s0_mmio_select   = Wire(Bool())
209  val s0_kill          = Wire(Bool())
210  val s0_can_go        = s1_ready
211  val s0_fire          = s0_valid && s0_can_go
212  val s0_mmio_fire     = s0_mmio_select && s0_can_go
213  val s0_out           = Wire(new LqWriteBundle)
214  val s0_tlb_valid     = Wire(Bool())
215  val s0_tlb_hlv       = Wire(Bool())
216  val s0_tlb_hlvx      = Wire(Bool())
217  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
218  val s0_tlb_fullva    = Wire(UInt(XLEN.W))
219  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
220
221  // flow source bundle
222  class FlowSource extends Bundle {
223    val vaddr         = UInt(VAddrBits.W)
224    val mask          = UInt((VLEN/8).W)
225    val uop           = new DynInst
226    val try_l2l       = Bool()
227    val has_rob_entry = Bool()
228    val rep_carry     = new ReplayCarry(nWays)
229    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
230    val isFirstIssue  = Bool()
231    val fast_rep      = Bool()
232    val ld_rep        = Bool()
233    val l2l_fwd       = Bool()
234    val prf           = Bool()
235    val prf_rd        = Bool()
236    val prf_wr        = Bool()
237    val prf_i         = Bool()
238    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
239    // Record the issue port idx of load issue queue. This signal is used by load cancel.
240    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
241    val frm_mabuf     = Bool()
242    // vec only
243    val isvec         = Bool()
244    val is128bit      = Bool()
245    val uop_unit_stride_fof = Bool()
246    val reg_offset    = UInt(vOffsetBits.W)
247    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
248    val is_first_ele  = Bool()
249    // val flowPtr       = new VlflowPtr
250    val usSecondInv   = Bool()
251    val mbIndex       = UInt(vlmBindexBits.W)
252    val elemIdx       = UInt(elemIdxBits.W)
253    val elemIdxInsideVd = UInt(elemIdxBits.W)
254    val alignedType   = UInt(alignTypeBits.W)
255    val vecBaseVaddr  = UInt(VAddrBits.W)
256  }
257  val s0_sel_src = Wire(new FlowSource)
258
259  // load flow select/gen
260  // src0: misalignBuffer load (io.misalign_ldin)
261  // src1: super load replayed by LSQ (cache miss replay) (io.replay)
262  // src2: fast load replay (io.fast_rep_in)
263  // src3: mmio (io.lsq.uncache)
264  // src4: load replayed by LSQ (io.replay)
265  // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch)
266  // NOTE: Now vec/int loads are sent from same RS
267  //       A vec load will be splited into multiple uops,
268  //       so as long as one uop is issued,
269  //       the other uops should have higher priority
270  // src6: vec read from RS (io.vecldin)
271  // src7: int read / software prefetch first issue from RS (io.in)
272  // src8: load try pointchaising when no issued or replayed load (io.fastpath)
273  // src9: hardware prefetch from prefetchor (high confidence) (io.prefetch)
274  // priority: high to low
275  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx)
276  private val SRC_NUM = 10
277  private val Seq(
278    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, lsq_rep_idx,
279    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
280  ) = (0 until SRC_NUM).toSeq
281  // load flow source valid
282  val s0_src_valid_vec = WireInit(VecInit(Seq(
283    io.misalign_ldin.valid,
284    io.replay.valid && io.replay.bits.forward_tlDchannel,
285    io.fast_rep_in.valid,
286    io.lsq.uncache.valid,
287    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
288    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
289    io.vecldin.valid,
290    io.ldin.valid, // int flow first issue or software prefetch
291    io.l2l_fwd_in.valid,
292    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
293  )))
294  // load flow source ready
295  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
296  s0_src_ready_vec(0) := true.B
297  for(i <- 1 until SRC_NUM){
298    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
299  }
300  // load flow source select (OH)
301  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
302  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
303  dontTouch(s0_src_valid_vec)
304  dontTouch(s0_src_ready_vec)
305  dontTouch(s0_src_select_vec)
306
307  val s0_tlb_no_query = s0_hw_prf_select || s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) || s0_sel_src.prf_i
308  s0_valid := (
309    s0_src_valid_vec(mab_idx) ||
310    s0_src_valid_vec(super_rep_idx) ||
311    s0_src_valid_vec(fast_rep_idx) ||
312    s0_src_valid_vec(lsq_rep_idx) ||
313    s0_src_valid_vec(high_pf_idx) ||
314    s0_src_valid_vec(vec_iss_idx) ||
315    s0_src_valid_vec(int_iss_idx) ||
316    s0_src_valid_vec(l2l_fwd_idx) ||
317    s0_src_valid_vec(low_pf_idx)
318  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready && !s0_kill
319
320  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
321
322   // if is hardware prefetch or fast replay, don't send valid to tlb
323  s0_tlb_valid := (
324    s0_src_valid_vec(mab_idx) ||
325    s0_src_valid_vec(super_rep_idx) ||
326    s0_src_valid_vec(lsq_rep_idx) ||
327    s0_src_valid_vec(vec_iss_idx) ||
328    s0_src_valid_vec(int_iss_idx) ||
329    s0_src_valid_vec(l2l_fwd_idx)
330  ) && io.dcache.req.ready
331
332  // which is S0's out is ready and dcache is ready
333  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
334  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
335  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
336  val s0_ptr_chasing_canceled = WireInit(false.B)
337  s0_kill := s0_ptr_chasing_canceled
338
339  // prefetch related ctrl signal
340  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
341  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
342
343  // query DTLB
344  io.tlb.req.valid                   := s0_tlb_valid
345  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
346                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
347                                         TlbCmd.read
348                                       )
349  io.tlb.req.bits.isPrefetch         := s0_sel_src.prf
350  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
351  io.tlb.req.bits.fullva             := s0_tlb_fullva
352  io.tlb.req.bits.checkfullva        := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx)
353  io.tlb.req.bits.hyperinst          := s0_tlb_hlv
354  io.tlb.req.bits.hlvx               := s0_tlb_hlvx
355  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
356  io.tlb.req.bits.kill               := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it
357  io.tlb.req.bits.memidx.is_ld       := true.B
358  io.tlb.req.bits.memidx.is_st       := false.B
359  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
360  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
361  io.tlb.req.bits.no_translate       := s0_tlb_no_query  // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check
362  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
363  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
364
365  // query DCache
366  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i
367  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
368                                      MemoryOpConstants.M_PFR,
369                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
370                                    )
371  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
372  io.dcache.req.bits.mask         := s0_sel_src.mask
373  io.dcache.req.bits.data         := DontCare
374  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
375  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
376  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
377  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
378  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
379  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
380  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
381  io.dcache.is128Req              := s0_sel_src.is128bit
382
383  // load flow priority mux
384  def fromNullSource(): FlowSource = {
385    val out = WireInit(0.U.asTypeOf(new FlowSource))
386    out
387  }
388
389  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
390    val out = WireInit(0.U.asTypeOf(new FlowSource))
391    out.vaddr         := src.vaddr
392    out.mask          := src.mask
393    out.uop           := src.uop
394    out.try_l2l       := false.B
395    out.has_rob_entry := false.B
396    out.rep_carry     := src.replayCarry
397    out.mshrid        := src.mshrid
398    out.frm_mabuf     := true.B
399    out.isFirstIssue  := false.B
400    out.fast_rep      := false.B
401    out.ld_rep        := false.B
402    out.l2l_fwd       := false.B
403    out.prf           := false.B
404    out.prf_rd        := false.B
405    out.prf_wr        := false.B
406    out.sched_idx     := src.schedIndex
407    out.isvec         := false.B
408    out.is128bit      := src.is128bit
409    out.vecActive     := true.B
410    out
411  }
412
413  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
414    val out = WireInit(0.U.asTypeOf(new FlowSource))
415    out.mask          := src.mask
416    out.uop           := src.uop
417    out.try_l2l       := false.B
418    out.has_rob_entry := src.hasROBEntry
419    out.rep_carry     := src.rep_info.rep_carry
420    out.mshrid        := src.rep_info.mshr_id
421    out.frm_mabuf     := src.isFrmMisAlignBuf
422    out.isFirstIssue  := false.B
423    out.fast_rep      := true.B
424    out.ld_rep        := src.isLoadReplay
425    out.l2l_fwd       := false.B
426    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
427    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
428    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
429    out.prf_i         := false.B
430    out.sched_idx     := src.schedIndex
431    out.isvec         := src.isvec
432    out.is128bit      := src.is128bit
433    out.uop_unit_stride_fof := src.uop_unit_stride_fof
434    out.reg_offset    := src.reg_offset
435    out.vecActive     := src.vecActive
436    out.is_first_ele  := src.is_first_ele
437    out.usSecondInv   := src.usSecondInv
438    out.mbIndex       := src.mbIndex
439    out.elemIdx       := src.elemIdx
440    out.elemIdxInsideVd := src.elemIdxInsideVd
441    out.alignedType   := src.alignedType
442    out
443  }
444
445  // TODO: implement vector mmio
446  def fromMmioSource(src: MemExuOutput) = {
447    val out = WireInit(0.U.asTypeOf(new FlowSource))
448    out.mask          := 0.U
449    out.uop           := src.uop
450    out.try_l2l       := false.B
451    out.has_rob_entry := false.B
452    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
453    out.mshrid        := 0.U
454    out.frm_mabuf     := false.B
455    out.isFirstIssue  := false.B
456    out.fast_rep      := false.B
457    out.ld_rep        := false.B
458    out.l2l_fwd       := false.B
459    out.prf           := false.B
460    out.prf_rd        := false.B
461    out.prf_wr        := false.B
462    out.prf_i         := false.B
463    out.sched_idx     := 0.U
464    out.vecActive     := true.B
465    out
466  }
467
468  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
469    val out = WireInit(0.U.asTypeOf(new FlowSource))
470    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
471    out.uop           := src.uop
472    out.try_l2l       := false.B
473    out.has_rob_entry := true.B
474    out.rep_carry     := src.replayCarry
475    out.mshrid        := src.mshrid
476    out.frm_mabuf     := false.B
477    out.isFirstIssue  := false.B
478    out.fast_rep      := false.B
479    out.ld_rep        := true.B
480    out.l2l_fwd       := false.B
481    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
482    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
483    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
484    out.prf_i         := false.B
485    out.sched_idx     := src.schedIndex
486    out.isvec         := src.isvec
487    out.is128bit      := src.is128bit
488    out.uop_unit_stride_fof := src.uop_unit_stride_fof
489    out.reg_offset    := src.reg_offset
490    out.vecActive     := src.vecActive
491    out.is_first_ele  := src.is_first_ele
492    out.usSecondInv   := src.usSecondInv
493    out.mbIndex       := src.mbIndex
494    out.elemIdx       := src.elemIdx
495    out.elemIdxInsideVd := src.elemIdxInsideVd
496    out.alignedType   := src.alignedType
497    out
498  }
499
500  // TODO: implement vector prefetch
501  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
502    val out = WireInit(0.U.asTypeOf(new FlowSource))
503    out.mask          := 0.U
504    out.uop           := DontCare
505    out.try_l2l       := false.B
506    out.has_rob_entry := false.B
507    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
508    out.mshrid        := 0.U
509    out.frm_mabuf     := false.B
510    out.isFirstIssue  := false.B
511    out.fast_rep      := false.B
512    out.ld_rep        := false.B
513    out.l2l_fwd       := false.B
514    out.prf           := true.B
515    out.prf_rd        := !src.is_store
516    out.prf_wr        := src.is_store
517    out.prf_i         := false.B
518    out.sched_idx     := 0.U
519    out
520  }
521
522  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
523    val out = WireInit(0.U.asTypeOf(new FlowSource))
524    out.mask          := src.mask
525    out.uop           := src.uop
526    out.try_l2l       := false.B
527    out.has_rob_entry := true.B
528    // TODO: VLSU, implement replay carry
529    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
530    out.mshrid        := 0.U
531    out.frm_mabuf     := false.B
532    // TODO: VLSU, implement first issue
533//    out.isFirstIssue  := src.isFirstIssue
534    out.fast_rep      := false.B
535    out.ld_rep        := false.B
536    out.l2l_fwd       := false.B
537    out.prf           := false.B
538    out.prf_rd        := false.B
539    out.prf_wr        := false.B
540    out.prf_i         := false.B
541    out.sched_idx     := 0.U
542    // Vector load interface
543    out.isvec               := true.B
544    // vector loads only access a single element at a time, so 128-bit path is not used for now
545    out.is128bit            := is128Bit(src.alignedType)
546    out.uop_unit_stride_fof := src.uop_unit_stride_fof
547    // out.rob_idx_valid       := src.rob_idx_valid
548    // out.inner_idx           := src.inner_idx
549    // out.rob_idx             := src.rob_idx
550    out.reg_offset          := src.reg_offset
551    // out.offset              := src.offset
552    out.vecActive           := src.vecActive
553    out.is_first_ele        := src.is_first_ele
554    // out.flowPtr             := src.flowPtr
555    out.usSecondInv         := src.usSecondInv
556    out.mbIndex             := src.mBIndex
557    out.elemIdx             := src.elemIdx
558    out.elemIdxInsideVd     := src.elemIdxInsideVd
559    out.vecBaseVaddr        := src.basevaddr
560    out.alignedType         := src.alignedType
561    out
562  }
563
564  def fromIntIssueSource(src: MemExuInput): FlowSource = {
565    val out = WireInit(0.U.asTypeOf(new FlowSource))
566    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
567    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
568    out.uop           := src.uop
569    out.try_l2l       := false.B
570    out.has_rob_entry := true.B
571    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
572    out.mshrid        := 0.U
573    out.frm_mabuf     := false.B
574    out.isFirstIssue  := true.B
575    out.fast_rep      := false.B
576    out.ld_rep        := false.B
577    out.l2l_fwd       := false.B
578    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
579    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
580    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
581    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
582    out.sched_idx     := 0.U
583    out.vecActive     := true.B // true for scala load
584    out
585  }
586
587  // TODO: implement vector l2l
588  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
589    val out = WireInit(0.U.asTypeOf(new FlowSource))
590    out.mask               := genVWmask(0.U, LSUOpType.ld)
591    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
592    // Assume the pointer chasing is always ld.
593    out.uop.fuOpType       := LSUOpType.ld
594    out.try_l2l            := true.B
595    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
596    // because these signals will be updated in S1
597    out.has_rob_entry      := false.B
598    out.mshrid             := 0.U
599    out.frm_mabuf          := false.B
600    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
601    out.isFirstIssue       := true.B
602    out.fast_rep           := false.B
603    out.ld_rep             := false.B
604    out.l2l_fwd            := true.B
605    out.prf                := false.B
606    out.prf_rd             := false.B
607    out.prf_wr             := false.B
608    out.prf_i              := false.B
609    out.sched_idx          := 0.U
610    out
611  }
612
613  // set default
614  val s0_src_selector = WireInit(s0_src_valid_vec)
615  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
616  val s0_src_format = Seq(
617    fromMisAlignBufferSource(io.misalign_ldin.bits),
618    fromNormalReplaySource(io.replay.bits),
619    fromFastReplaySource(io.fast_rep_in.bits),
620    fromMmioSource(io.lsq.uncache.bits),
621    fromNormalReplaySource(io.replay.bits),
622    fromPrefetchSource(io.prefetch_req.bits),
623    fromVecIssueSource(io.vecldin.bits),
624    fromIntIssueSource(io.ldin.bits),
625    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
626    fromPrefetchSource(io.prefetch_req.bits)
627  )
628  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
629
630  // fast replay and hardware prefetch don't need to query tlb
631  val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
632  val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr)
633  s0_tlb_vaddr := Mux(
634    s0_src_valid_vec(mab_idx),
635    io.misalign_ldin.bits.vaddr,
636    Mux(
637      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
638      io.replay.bits.vaddr,
639      int_vec_vaddr
640    )
641  )
642
643  // only first issue of int / vec load intructions need to check full vaddr
644  s0_tlb_fullva := Mux(s0_src_select_vec(vec_iss_idx),
645    io.vecldin.bits.vaddr,
646    Mux(
647      s0_src_select_vec(int_iss_idx),
648      io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN),
649      s0_dcache_vaddr
650    )
651  )
652
653  s0_dcache_vaddr := Mux(
654    s0_src_select_vec(fast_rep_idx),
655    io.fast_rep_in.bits.vaddr,
656    Mux(
657      s0_hw_prf_select,
658      io.prefetch_req.bits.getVaddr(),
659      s0_tlb_vaddr
660    )
661  )
662
663  s0_tlb_hlv := Mux(
664    s0_src_valid_vec(mab_idx),
665    LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType),
666    Mux(
667      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
668      LSUOpType.isHlv(io.replay.bits.uop.fuOpType),
669      Mux(
670        s0_src_valid_vec(int_iss_idx),
671        LSUOpType.isHlv(io.ldin.bits.uop.fuOpType),
672        false.B
673      )
674    )
675  )
676  s0_tlb_hlvx := Mux(
677    s0_src_valid_vec(mab_idx),
678    LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType),
679    Mux(
680      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
681      LSUOpType.isHlvx(io.replay.bits.uop.fuOpType),
682      Mux(
683        s0_src_valid_vec(int_iss_idx),
684        LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType),
685        false.B
686      )
687    )
688  )
689
690  // address align check
691  val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List(
692    "b00".U   -> true.B,                   //b
693    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
694    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
695    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
696  ))
697  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
698
699  // accept load flow if dcache ready (tlb is always ready)
700  // TODO: prefetch need writeback to loadQueueFlag
701  s0_out               := DontCare
702  s0_out.vaddr         := s0_dcache_vaddr
703  s0_out.fullva        := s0_tlb_fullva
704  s0_out.mask          := s0_sel_src.mask
705  s0_out.uop           := s0_sel_src.uop
706  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
707  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
708  s0_out.isPrefetch    := s0_sel_src.prf
709  s0_out.isHWPrefetch  := s0_hw_prf_select
710  s0_out.isFastReplay  := s0_sel_src.fast_rep
711  s0_out.isLoadReplay  := s0_sel_src.ld_rep
712  s0_out.isFastPath    := s0_sel_src.l2l_fwd
713  s0_out.mshrid        := s0_sel_src.mshrid
714  s0_out.isvec           := s0_sel_src.isvec
715  s0_out.is128bit        := s0_sel_src.is128bit
716  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
717  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
718  s0_out.paddr         := Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr,
719    Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U, io.prefetch_req.bits.paddr)) // only for prefetch and fast_rep
720  s0_out.tlbNoQuery    := s0_tlb_no_query
721  // s0_out.rob_idx_valid   := s0_rob_idx_valid
722  // s0_out.inner_idx       := s0_inner_idx
723  // s0_out.rob_idx         := s0_rob_idx
724  s0_out.reg_offset      := s0_sel_src.reg_offset
725  // s0_out.offset          := s0_offset
726  s0_out.vecActive             := s0_sel_src.vecActive
727  s0_out.usSecondInv    := s0_sel_src.usSecondInv
728  s0_out.is_first_ele   := s0_sel_src.is_first_ele
729  s0_out.elemIdx        := s0_sel_src.elemIdx
730  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
731  s0_out.alignedType    := s0_sel_src.alignedType
732  s0_out.mbIndex        := s0_sel_src.mbIndex
733  s0_out.vecBaseVaddr   := s0_sel_src.vecBaseVaddr
734  // s0_out.flowPtr         := s0_sel_src.flowPtr
735  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
736  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
737  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
738    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
739  }.otherwise{
740    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
741  }
742  s0_out.schedIndex     := s0_sel_src.sched_idx
743
744  // load fast replay
745  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
746
747  // mmio
748  io.lsq.uncache.ready := s0_mmio_fire
749
750  // load flow source ready
751  // cache missed load has highest priority
752  // always accept cache missed load flow from load replay queue
753  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
754
755  // accept load flow from rs when:
756  // 1) there is no lsq-replayed load
757  // 2) there is no fast replayed load
758  // 3) there is no high confidence prefetch request
759  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
760  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
761  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
762
763  // for hw prefetch load flow feedback, to be added later
764  // io.prefetch_in.ready := s0_hw_prf_select
765
766  // dcache replacement extra info
767  // TODO: should prefetch load update replacement?
768  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
769
770  // load wakeup
771  // TODO: vector load wakeup?
772  val s0_wakeup_selector = Seq(
773    s0_src_valid_vec(super_rep_idx),
774    s0_src_valid_vec(fast_rep_idx),
775    s0_mmio_fire,
776    s0_src_valid_vec(lsq_rep_idx),
777    s0_src_valid_vec(int_iss_idx)
778  )
779  val s0_wakeup_format = Seq(
780    io.replay.bits.uop,
781    io.fast_rep_in.bits.uop,
782    io.lsq.uncache.bits.uop,
783    io.replay.bits.uop,
784    io.ldin.bits.uop,
785  )
786  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
787  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf &&
788                    (s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(fast_rep_idx) || s0_src_valid_vec(lsq_rep_idx) || ((s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf) && !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))) || s0_mmio_fire
789  io.wakeup.bits := s0_wakeup_uop
790
791  // prefetch.i(Zicbop)
792  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
793  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
794
795  XSDebug(io.dcache.req.fire,
796    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
797  )
798  XSDebug(s0_valid,
799    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
800    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
801
802  // Pipeline
803  // --------------------------------------------------------------------------------
804  // stage 1
805  // --------------------------------------------------------------------------------
806  // TLB resp (send paddr to dcache)
807  val s1_valid      = RegInit(false.B)
808  val s1_in         = Wire(new LqWriteBundle)
809  val s1_out        = Wire(new LqWriteBundle)
810  val s1_kill       = Wire(Bool())
811  val s1_can_go     = s2_ready
812  val s1_fire       = s1_valid && !s1_kill && s1_can_go
813  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
814
815  s1_ready := !s1_valid || s1_kill || s2_ready
816  when (s0_fire) { s1_valid := true.B }
817  .elsewhen (s1_fire) { s1_valid := false.B }
818  .elsewhen (s1_kill) { s1_valid := false.B }
819  s1_in   := RegEnable(s0_out, s0_fire)
820
821  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
822  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
823  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
824  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
825  val s1_vaddr_hi         = Wire(UInt())
826  val s1_vaddr_lo         = Wire(UInt())
827  val s1_vaddr            = Wire(UInt())
828  val s1_paddr_dup_lsu    = Wire(UInt())
829  val s1_gpaddr_dup_lsu   = Wire(UInt())
830  val s1_paddr_dup_dcache = Wire(UInt())
831  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
832  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
833  val s1_tlb_fast_miss    = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid
834  val s1_pbmt             = Mux(io.tlb.resp.valid, io.tlb.resp.bits.pbmt(0), 0.U(2.W))
835  val s1_prf              = s1_in.isPrefetch
836  val s1_hw_prf           = s1_in.isHWPrefetch
837  val s1_sw_prf           = s1_prf && !s1_hw_prf
838  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
839
840  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
841  s1_vaddr_lo         := s1_in.vaddr(5, 0)
842  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
843  s1_paddr_dup_lsu    := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0))
844  s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1))
845  s1_gpaddr_dup_lsu   := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
846
847  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
848    // printf("load idx = %d\n", s1_tlb_memidx.idx)
849    s1_out.uop.debugInfo.tlbRespTime := GTimer()
850  }
851
852  io.tlb.req_kill   := s1_kill || s1_dly_err
853  io.tlb.req.bits.pmp_addr := s1_in.paddr
854  io.tlb.resp.ready := true.B
855
856  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
857  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
858  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
859  io.dcache.s1_kill_data_read   := s1_kill || s1_dly_err || s1_tlb_fast_miss
860
861  // store to load forwarding
862  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
863  io.sbuffer.vaddr := s1_vaddr
864  io.sbuffer.paddr := s1_paddr_dup_lsu
865  io.sbuffer.uop   := s1_in.uop
866  io.sbuffer.sqIdx := s1_in.uop.sqIdx
867  io.sbuffer.mask  := s1_in.mask
868  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
869
870  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
871  io.lsq.forward.vaddr     := s1_vaddr
872  io.lsq.forward.paddr     := s1_paddr_dup_lsu
873  io.lsq.forward.uop       := s1_in.uop
874  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
875  io.lsq.forward.sqIdxMask := 0.U
876  io.lsq.forward.mask      := s1_in.mask
877  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
878
879  // st-ld violation query
880    // if store unit is 128-bits memory access, need match 128-bit
881  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit)))
882  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
883    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
884    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
885  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
886                       io.stld_nuke_query(w).valid && // query valid
887                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
888                       s1_nuke_paddr_match(w) && // paddr match
889                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
890                      })).asUInt.orR && !s1_tlb_miss
891
892  s1_out                   := s1_in
893  s1_out.vaddr             := s1_vaddr
894  s1_out.vaNeedExt         := io.tlb.resp.bits.excp(0).vaNeedExt
895  s1_out.isHyper           := io.tlb.resp.bits.excp(0).isHyper
896  s1_out.paddr             := s1_paddr_dup_lsu
897  s1_out.gpaddr            := s1_gpaddr_dup_lsu
898  s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE
899  s1_out.tlbMiss           := s1_tlb_miss
900  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
901  s1_out.rep_info.debug    := s1_in.uop.debugInfo
902  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
903  s1_out.delayedLoadError  := s1_dly_err
904
905  when (!s1_dly_err) {
906    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
907    // af & pf exception were modified
908    // if is tlbNoQuery request, don't trigger exception from tlb resp
909    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
910    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery
911    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
912    when (!s1_out.isvec && RegNext(io.tlb.req.bits.checkfullva) &&
913      (s1_out.uop.exceptionVec(loadPageFault) ||
914        s1_out.uop.exceptionVec(loadGuestPageFault) ||
915        s1_out.uop.exceptionVec(loadAccessFault))) {
916      s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
917    }
918  } .otherwise {
919    s1_out.uop.exceptionVec(loadPageFault)      := false.B
920    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
921    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
922    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
923  }
924
925  // pointer chasing
926  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
927  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
928  val s1_fu_op_type_not_ld     = WireInit(false.B)
929  val s1_not_fast_match        = WireInit(false.B)
930  val s1_addr_mismatch         = WireInit(false.B)
931  val s1_addr_misaligned       = WireInit(false.B)
932  val s1_fast_mismatch         = WireInit(false.B)
933  val s1_ptr_chasing_canceled  = WireInit(false.B)
934  val s1_cancel_ptr_chasing    = WireInit(false.B)
935
936  val s1_redirect_reg = Wire(Valid(new Redirect))
937  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
938  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
939
940  s1_kill := s1_fast_rep_dly_kill ||
941             s1_cancel_ptr_chasing ||
942             s1_in.uop.robIdx.needFlush(io.redirect) ||
943            (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
944             RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid || io.misalign_ldin.valid)
945
946  if (EnableLoadToLoadForward) {
947    // Sometimes, we need to cancel the load-load forwarding.
948    // These can be put at S0 if timing is bad at S1.
949    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
950    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
951                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
952    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
953    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
954    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
955    // Case 2: this load-load uop is cancelled
956    s1_ptr_chasing_canceled := !io.ldin.valid
957    // Case 3: fast mismatch
958    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
959
960    when (s1_try_ptr_chasing) {
961      s1_cancel_ptr_chasing := s1_addr_mismatch ||
962                               s1_addr_misaligned ||
963                               s1_fu_op_type_not_ld ||
964                               s1_ptr_chasing_canceled ||
965                               s1_fast_mismatch
966
967      s1_in.uop           := io.ldin.bits.uop
968      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
969      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
970      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
971      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
972
973      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
974      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
975      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
976    }
977    when (!s1_cancel_ptr_chasing) {
978      s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire && !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) && !io.misalign_ldin.fire
979      when (s1_try_ptr_chasing) {
980        io.ldin.ready := true.B
981      }
982    }
983  }
984
985  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
986  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
987  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
988  // If the timing here is not OK, load-load forwarding has to be disabled.
989  // Or we calculate sqIdxMask at RS??
990  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
991  if (EnableLoadToLoadForward) {
992    when (s1_try_ptr_chasing) {
993      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
994    }
995  }
996
997  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
998  io.forward_mshr.mshrid := s1_out.mshrid
999  io.forward_mshr.paddr  := s1_out.paddr
1000
1001  val loadTrigger = Module(new MemTrigger(MemType.LOAD))
1002  loadTrigger.io.fromCsrTrigger.tdataVec             := io.fromCsrTrigger.tdataVec
1003  loadTrigger.io.fromCsrTrigger.tEnableVec           := io.fromCsrTrigger.tEnableVec
1004  loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp
1005  loadTrigger.io.fromCsrTrigger.debugMode            := io.fromCsrTrigger.debugMode
1006  loadTrigger.io.fromLoadStore.vaddr                 := s1_vaddr
1007  loadTrigger.io.fromLoadStore.isVectorUnitStride    := s1_in.isvec && s1_in.is128bit
1008  loadTrigger.io.fromLoadStore.mask                  := s1_in.mask
1009
1010  val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction
1011  val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action)
1012  val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action)
1013  s1_out.uop.trigger                  := s1_trigger_action
1014  s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint
1015  s1_out.vecVaddrOffset := Mux(
1016    s1_trigger_debug_mode || s1_trigger_breakpoint,
1017    loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr,
1018    s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr
1019  )
1020  s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U)
1021
1022  XSDebug(s1_valid,
1023    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1024    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
1025
1026  // Pipeline
1027  // --------------------------------------------------------------------------------
1028  // stage 2
1029  // --------------------------------------------------------------------------------
1030  // s2: DCache resp
1031  val s2_valid  = RegInit(false.B)
1032  val s2_in     = Wire(new LqWriteBundle)
1033  val s2_out    = Wire(new LqWriteBundle)
1034  val s2_kill   = Wire(Bool())
1035  val s2_can_go = s3_ready
1036  val s2_fire   = s2_valid && !s2_kill && s2_can_go
1037  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
1038  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
1039  val s2_data_select  = genRdataOH(s2_out.uop)
1040  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(2, 0))
1041  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
1042  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
1043  val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire)
1044
1045  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
1046  s2_ready := !s2_valid || s2_kill || s3_ready
1047  when (s1_fire) { s2_valid := true.B }
1048  .elsewhen (s2_fire) { s2_valid := false.B }
1049  .elsewhen (s2_kill) { s2_valid := false.B }
1050  s2_in := RegEnable(s1_out, s1_fire)
1051
1052  val s2_pmp = WireInit(io.pmp)
1053
1054  val s2_prf    = s2_in.isPrefetch
1055  val s2_hw_prf = s2_in.isHWPrefetch
1056
1057  // exception that may cause load addr to be invalid / illegal
1058  // if such exception happen, that inst and its exception info
1059  // will be force writebacked to rob
1060  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
1061  when (!s2_in.delayedLoadError) {
1062    s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) ||
1063                                         s2_pmp.ld ||
1064                                         s2_isvec && s2_pmp.mmio && !s2_prf && !s2_in.tlbMiss ||
1065                                         (io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable))
1066                                         ) && s2_vecActive
1067  }
1068
1069  // soft prefetch will not trigger any exception (but ecc error interrupt may
1070  // be triggered)
1071  val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) ||
1072                                s2_in.uop.exceptionVec(breakPoint)
1073  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) {
1074    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
1075  }
1076  val s2_exception = s2_vecActive &&
1077                    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR)
1078  val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !s2_in.isvec &&
1079                     s2_exception_vec(loadAddrMisaligned) && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode
1080  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
1081  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward()
1082  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
1083
1084  // writeback access fault caused by ecc error / bus error
1085  // * ecc data error is slow to generate, so we will not use it until load stage 3
1086  // * in load stage 3, an extra signal io.load_error will be used to
1087  val s2_actually_mmio = s2_pmp.mmio || Pbmt.isUncache(s2_pbmt)
1088  val s2_mmio          = !s2_prf &&
1089                          s2_actually_mmio &&
1090                         !s2_exception &&
1091                         !s2_in.tlbMiss
1092
1093  val s2_full_fwd      = Wire(Bool())
1094  val s2_mem_amb       = s2_in.uop.storeSetHit &&
1095                         io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid)
1096
1097  val s2_tlb_miss      = s2_in.tlbMiss
1098  val s2_fwd_fail      = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid)
1099  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1100                         !s2_fwd_frm_d_chan_or_mshr &&
1101                         !s2_full_fwd
1102
1103  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1104                         !s2_fwd_frm_d_chan_or_mshr &&
1105                         !s2_full_fwd
1106
1107  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1108                         !s2_fwd_frm_d_chan_or_mshr &&
1109                         !s2_full_fwd
1110
1111  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1112                        !s2_fwd_frm_d_chan_or_mshr &&
1113                        !s2_full_fwd
1114
1115  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1116                         !io.lsq.ldld_nuke_query.req.ready
1117
1118  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1119                         !io.lsq.stld_nuke_query.req.ready
1120  // st-ld violation query
1121  //  NeedFastRecovery Valid when
1122  //  1. Fast recovery query request Valid.
1123  //  2. Load instruction is younger than requestors(store instructions).
1124  //  3. Physical address match.
1125  //  4. Data contains.
1126  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit)))
1127  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
1128    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1129    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
1130  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
1131                          io.stld_nuke_query(w).valid && // query valid
1132                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
1133                          s2_nuke_paddr_match(w) && // paddr match
1134                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1135                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1136
1137  val s2_cache_handled   = io.dcache.resp.bits.handled
1138  val s2_cache_tag_error = GatedValidRegNext(io.csrCtrl.cache_error_enable) &&
1139                           io.dcache.resp.bits.tag_error
1140
1141  val s2_troublem        = !s2_exception &&
1142                           !s2_mmio &&
1143                           !s2_prf &&
1144                           !s2_in.delayedLoadError
1145
1146  io.dcache.resp.ready  := true.B
1147  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf)
1148  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
1149
1150  // fast replay require
1151  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1152  val s2_nuke_fast_rep   = !s2_mq_nack &&
1153                           !s2_dcache_miss &&
1154                           !s2_bank_conflict &&
1155                           !s2_wpu_pred_fail &&
1156                           !s2_rar_nack &&
1157                           !s2_raw_nack &&
1158                           s2_nuke
1159
1160  val s2_fast_rep = !s2_mem_amb &&
1161                    !s2_tlb_miss &&
1162                    !s2_fwd_fail &&
1163                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
1164                    s2_troublem
1165
1166  // need allocate new entry
1167  val s2_can_query = !s2_mem_amb &&
1168                     !s2_tlb_miss &&
1169                     !s2_fwd_fail &&
1170                     !s2_frm_mabuf &&
1171                     s2_troublem
1172
1173  val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error)
1174
1175  val s2_vp_match_fail = (io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s2_troublem
1176  val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && !s2_mis_align && !s2_exception // don't need to replay and is not a mmio and misalign
1177  val s2_safe_writeback = s2_exception || s2_safe_wakeup || s2_vp_match_fail
1178
1179  // ld-ld violation require
1180  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
1181  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
1182  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
1183  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1184  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
1185
1186  // st-ld violation require
1187  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
1188  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
1189  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
1190  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1191  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
1192
1193  // merge forward result
1194  // lsq has higher priority than sbuffer
1195  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1196  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
1197  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
1198  // generate XLEN/8 Muxs
1199  for (i <- 0 until VLEN / 8) {
1200    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i)
1201    s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i))
1202  }
1203
1204  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1205    s2_in.uop.pc,
1206    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
1207    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
1208  )
1209
1210  //
1211  s2_out                     := s2_in
1212  s2_out.data                := 0.U // data will be generated in load s3
1213  s2_out.uop.fpWen           := s2_in.uop.fpWen
1214  s2_out.mmio                := s2_mmio
1215  s2_out.uop.flushPipe       := false.B
1216  s2_out.uop.exceptionVec    := s2_exception_vec
1217  s2_out.forwardMask         := s2_fwd_mask
1218  s2_out.forwardData         := s2_fwd_data
1219  s2_out.handledByMSHR       := s2_cache_handled
1220  s2_out.miss                := s2_dcache_miss && s2_troublem
1221  s2_out.feedbacked          := io.feedback_fast.valid
1222  s2_out.uop.vpu.vstart      := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew)
1223
1224  // Generate replay signal caused by:
1225  // * st-ld violation check
1226  // * tlb miss
1227  // * dcache replay
1228  // * forward data invalid
1229  // * dcache miss
1230  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1231  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1232  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1233  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1234  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
1235  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1236  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
1237  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
1238  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1239  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
1240  s2_out.rep_info.full_fwd        := s2_data_fwded
1241  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
1242  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
1243  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
1244  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
1245  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
1246  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1247  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1248  s2_out.rep_info.tlb_full        := io.tlb_hint.full
1249
1250  // if forward fail, replay this inst from fetch
1251  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
1252  // if ld-ld violation is detected, replay from this inst from fetch
1253  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
1254
1255  // to be removed
1256  io.feedback_fast.valid                 := false.B
1257  io.feedback_fast.bits.hit              := false.B
1258  io.feedback_fast.bits.flushState       := s2_in.ptwBack
1259  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
1260  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
1261  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
1262  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
1263  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
1264
1265  io.ldCancel.ld1Cancel := false.B
1266
1267  // fast wakeup
1268  val s1_fast_uop_valid = WireInit(false.B)
1269  s1_fast_uop_valid :=
1270    !io.dcache.s1_disable_fast_wakeup &&
1271    s1_valid &&
1272    !s1_kill &&
1273    !io.tlb.resp.bits.miss &&
1274    !io.lsq.forward.dataInvalidFast
1275  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
1276  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
1277
1278  //
1279  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
1280
1281  // RegNext prefetch train for better timing
1282  // ** Now, prefetch train is valid at load s3 **
1283  val s2_prefetch_train_valid = WireInit(false.B)
1284  s2_prefetch_train_valid              := s2_valid && !s2_actually_mmio && (!s2_in.tlbMiss || s2_hw_prf)
1285  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
1286  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
1287  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
1288  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
1289  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
1290  io.s1_prefetch_spec := s1_fire
1291  io.s2_prefetch_spec := s2_prefetch_train_valid
1292
1293  val s2_prefetch_train_l1_valid = WireInit(false.B)
1294  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_mmio
1295  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
1296  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
1297  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
1298  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
1299  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
1300  if (env.FPGAPlatform){
1301    io.dcache.s0_pc := DontCare
1302    io.dcache.s1_pc := DontCare
1303    io.dcache.s2_pc := DontCare
1304  }else{
1305    io.dcache.s0_pc := s0_out.uop.pc
1306    io.dcache.s1_pc := s1_out.uop.pc
1307    io.dcache.s2_pc := s2_out.uop.pc
1308  }
1309  io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill
1310
1311  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
1312  val s2_ld_valid_dup = RegInit(0.U(6.W))
1313  s2_ld_valid_dup := 0x0.U(6.W)
1314  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1315  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
1316  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1317
1318  // Pipeline
1319  // --------------------------------------------------------------------------------
1320  // stage 3
1321  // --------------------------------------------------------------------------------
1322  // writeback and update load queue
1323  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
1324  val s3_in           = RegEnable(s2_out, s2_fire)
1325  val s3_out          = Wire(Valid(new MemExuOutput))
1326  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
1327  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
1328  val s3_fast_rep     = Wire(Bool())
1329  val s3_troublem     = GatedValidRegNext(s2_troublem)
1330  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
1331  val s3_vecout       = Wire(new OnlyVecExuOutput)
1332  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
1333  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
1334  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
1335  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
1336  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
1337  val s3_mmio         = Wire(Valid(new MemExuOutput))
1338  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
1339  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
1340  val s3_dly_ld_err   =
1341      if (EnableAccurateLoadError) {
1342        io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
1343      } else {
1344        WireInit(false.B)
1345      }
1346  val s3_safe_wakeup  = RegEnable(s2_safe_wakeup, s2_fire)
1347  val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_dly_ld_err
1348  val s3_exception = RegEnable(s2_exception, s2_fire)
1349  val s3_mis_align = RegEnable(s2_mis_align, s2_fire)
1350  val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire)
1351  // TODO: Fix vector load merge buffer nack
1352  val s3_vec_mb_nack  = Wire(Bool())
1353  s3_vec_mb_nack     := false.B
1354  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
1355
1356  s3_ready := !s3_valid || s3_kill || io.ldout.ready
1357  s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B))
1358  s3_mmio.bits  := RegNextN(io.lsq.uncache.bits, 3)
1359
1360  // forwrad last beat
1361  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1362
1363  // s3 load fast replay
1364  io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect)
1365  io.fast_rep_out.bits := s3_in
1366
1367  io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_frm_mabuf
1368  // TODO: check this --by hx
1369  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
1370  io.lsq.ldin.bits := s3_in
1371  io.lsq.ldin.bits.miss := s3_in.miss
1372
1373  // connect to misalignBuffer
1374  io.misalign_buf.valid := io.lsq.ldin.valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !io.lsq.ldin.bits.isvec
1375  io.misalign_buf.bits  := s3_in
1376
1377  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1378  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
1379  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
1380  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1381
1382  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1383  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1384  io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
1385
1386  val s3_vp_match_fail = GatedValidRegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem
1387  val s3_rep_frm_fetch = s3_vp_match_fail
1388  val s3_ldld_rep_inst =
1389      io.lsq.ldld_nuke_query.resp.valid &&
1390      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
1391      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
1392  val s3_flushPipe = s3_ldld_rep_inst
1393
1394  val s3_rep_info = WireInit(s3_in.rep_info)
1395  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
1396
1397  when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) {
1398    io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
1399  } .otherwise {
1400    io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
1401  }
1402
1403  // Int load, if hit, will be writebacked at s3
1404  s3_out.valid                := s3_valid && s3_safe_writeback
1405  s3_out.bits.uop             := s3_in.uop
1406  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen && !s3_exception
1407  s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive
1408  s3_out.bits.uop.flushPipe   := false.B
1409  s3_out.bits.uop.replayInst  := s3_rep_frm_fetch || s3_flushPipe
1410  s3_out.bits.data            := s3_in.data
1411  s3_out.bits.debug.isMMIO    := s3_in.mmio
1412  s3_out.bits.debug.isPerfCnt := false.B
1413  s3_out.bits.debug.paddr     := s3_in.paddr
1414  s3_out.bits.debug.vaddr     := s3_in.vaddr
1415
1416  // Vector load, writeback to merge buffer
1417  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
1418  s3_vecout.isvec             := s3_isvec
1419  s3_vecout.vecdata           := 0.U // Data will be assigned later
1420  s3_vecout.mask              := s3_in.mask
1421  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
1422  // s3_vecout.inner_idx         := s3_in.inner_idx
1423  // s3_vecout.rob_idx           := s3_in.rob_idx
1424  // s3_vecout.offset            := s3_in.offset
1425  s3_vecout.reg_offset        := s3_in.reg_offset
1426  s3_vecout.vecActive         := s3_vecActive
1427  s3_vecout.is_first_ele      := s3_in.is_first_ele
1428  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
1429  // s3_vecout.flowPtr           := s3_in.flowPtr
1430  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
1431  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1432  s3_vecout.trigger           := s3_in.uop.trigger
1433  s3_vecout.vstart            := s3_in.uop.vpu.vstart
1434  s3_vecout.vecTriggerMask    := s3_in.vecTriggerMask
1435  val s3_usSecondInv          = s3_in.usSecondInv
1436
1437  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception
1438  io.rollback.bits             := DontCare
1439  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
1440  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
1441  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
1442  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
1443  io.rollback.bits.level       := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter)
1444  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
1445  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1446  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1447
1448  io.lsq.ldin.bits.uop := s3_out.bits.uop
1449
1450  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep
1451  io.lsq.ldld_nuke_query.revoke := s3_revoke
1452  io.lsq.stld_nuke_query.revoke := s3_revoke
1453
1454  // feedback slow
1455  s3_fast_rep := RegNext(s2_fast_rep)
1456
1457  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1458                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1459                        !s3_in.feedbacked
1460
1461  // feedback: scalar load will send feedback to RS
1462  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
1463  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1464  io.feedback_slow.bits.hit              := !s3_rep_info.need_rep || io.lsq.ldin.ready
1465  io.feedback_slow.bits.flushState       := s3_in.ptwBack
1466  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
1467  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
1468  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
1469  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
1470  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1471
1472  // TODO: vector wakeup?
1473  io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && !s3_frm_mabuf
1474
1475  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits)
1476
1477  // data from load queue refill
1478  val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3)
1479  val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData()
1480  val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List(
1481    "b000".U -> s3_merged_data_frm_uncache(63,  0),
1482    "b001".U -> s3_merged_data_frm_uncache(63,  8),
1483    "b010".U -> s3_merged_data_frm_uncache(63, 16),
1484    "b011".U -> s3_merged_data_frm_uncache(63, 24),
1485    "b100".U -> s3_merged_data_frm_uncache(63, 32),
1486    "b101".U -> s3_merged_data_frm_uncache(63, 40),
1487    "b110".U -> s3_merged_data_frm_uncache(63, 48),
1488    "b111".U -> s3_merged_data_frm_uncache(63, 56)
1489  ))
1490  val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache)
1491
1492  // data from dcache hit
1493  val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle)
1494  s3_ld_raw_data_frm_cache.respDcacheData       := io.dcache.resp.bits.data
1495  s3_ld_raw_data_frm_cache.forward_D            := s2_fwd_frm_d_chan
1496  s3_ld_raw_data_frm_cache.forwardData_D        := s2_fwd_data_frm_d_chan
1497  s3_ld_raw_data_frm_cache.forward_mshr         := s2_fwd_frm_mshr
1498  s3_ld_raw_data_frm_cache.forwardData_mshr     := s2_fwd_data_frm_mshr
1499  s3_ld_raw_data_frm_cache.forward_result_valid := s2_fwd_data_valid
1500
1501  s3_ld_raw_data_frm_cache.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
1502  s3_ld_raw_data_frm_cache.forwardData          := RegEnable(s2_fwd_data, s2_valid)
1503  s3_ld_raw_data_frm_cache.uop                  := RegEnable(s2_out.uop, s2_valid)
1504  s3_ld_raw_data_frm_cache.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
1505
1506  val s3_merged_data_frm_tlD   = RegEnable(s3_ld_raw_data_frm_cache.mergeTLData(), s2_valid)
1507  val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergeLsqFwdData(s3_merged_data_frm_tlD)
1508
1509  // duplicate reg for ldout and vecldout
1510  private val LdDataDup = 3
1511  require(LdDataDup >= 2)
1512  // truncate forward data and cache data to XLEN width to writeback
1513  val s3_fwd_mask_clip = VecInit(List.fill(LdDataDup)(
1514    RegEnable(Mux(
1515      s2_out.paddr(3),
1516      (s2_fwd_mask.asUInt)(VLEN / 8 - 1, 8),
1517      (s2_fwd_mask.asUInt)(7, 0)
1518    ).asTypeOf(Vec(XLEN / 8, Bool())), s2_valid)
1519  ))
1520  val s3_fwd_data_clip = VecInit(List.fill(LdDataDup)(
1521    RegEnable(Mux(
1522      s2_out.paddr(3),
1523      (s2_fwd_data.asUInt)(VLEN - 1, 64),
1524      (s2_fwd_data.asUInt)(63, 0)
1525    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
1526  ))
1527  val s3_merged_data_frm_tld_clip = VecInit(List.fill(LdDataDup)(
1528    RegEnable(Mux(
1529      s2_out.paddr(3),
1530      s3_ld_raw_data_frm_cache.mergeTLData()(VLEN - 1, 64),
1531      s3_ld_raw_data_frm_cache.mergeTLData()(63, 0)
1532    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
1533  ))
1534  val s3_merged_data_frm_cache_clip = VecInit((0 until LdDataDup).map(i => {
1535    VecInit((0 until XLEN / 8).map(j =>
1536      Mux(s3_fwd_mask_clip(i)(j), s3_fwd_data_clip(i)(j), s3_merged_data_frm_tld_clip(i)(j))
1537    )).asUInt
1538  }))
1539
1540  val s3_data_frm_cache = VecInit((0 until LdDataDup).map(i => {
1541    VecInit(Seq(
1542      s3_merged_data_frm_cache_clip(i)(63,    0),
1543      s3_merged_data_frm_cache_clip(i)(63,    8),
1544      s3_merged_data_frm_cache_clip(i)(63,   16),
1545      s3_merged_data_frm_cache_clip(i)(63,   24),
1546      s3_merged_data_frm_cache_clip(i)(63,   32),
1547      s3_merged_data_frm_cache_clip(i)(63,   40),
1548      s3_merged_data_frm_cache_clip(i)(63,   48),
1549      s3_merged_data_frm_cache_clip(i)(63,   56),
1550    ))
1551  }))
1552  val s3_picked_data_frm_cache = VecInit((0 until LdDataDup).map(i => {
1553    Mux1H(s3_data_select_by_offset, s3_data_frm_cache(i))
1554  }))
1555  val s3_ld_data_frm_cache = newRdataHelper(s3_data_select, s3_picked_data_frm_cache(0))
1556
1557  // FIXME: add 1 cycle delay ?
1558  // io.lsq.uncache.ready := !s3_valid
1559  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
1560  io.ldout.bits        := s3_ld_wb_meta
1561  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
1562  io.ldout.valid       := (s3_mmio.valid ||
1563                          (s3_out.valid && !s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf))
1564  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1565
1566  // TODO: check this --hx
1567  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
1568  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1569  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
1570  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
1571  //                         s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
1572
1573  // s3 load fast replay
1574  io.fast_rep_out.valid := s3_valid && s3_fast_rep
1575  io.fast_rep_out.bits := s3_in
1576  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1577
1578  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
1579
1580  // vector output
1581  io.vecldout.bits.alignedType := s3_vec_alignedType
1582  // vec feedback
1583  io.vecldout.bits.vecFeedback := vecFeedback
1584  // TODO: VLSU, uncache data logic
1585  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache(1))
1586  io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata)
1587  io.vecldout.bits.isvec := s3_vecout.isvec
1588  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1589  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
1590  io.vecldout.bits.mask := s3_vecout.mask
1591  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1592  io.vecldout.bits.usSecondInv := s3_usSecondInv
1593  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1594  io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready
1595  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1596  io.vecldout.bits.trigger := s3_vecout.trigger
1597  io.vecldout.bits.flushState := DontCare
1598  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
1599  io.vecldout.bits.vaddr := s3_in.fullva
1600  io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt
1601  io.vecldout.bits.gpaddr := s3_in.gpaddr
1602  io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE
1603  io.vecldout.bits.mmio := DontCare
1604  io.vecldout.bits.vstart := s3_vecout.vstart
1605  io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask
1606
1607  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec ||
1608  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
1609    io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
1610    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1611
1612  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf
1613  io.misalign_ldout.bits      := io.lsq.ldin.bits
1614  io.misalign_ldout.bits.data := Mux(s3_in.is128bit, s3_merged_data_frm_cache, s3_picked_data_frm_cache(2))
1615
1616  // fast load to load forward
1617  if (EnableLoadToLoadForward) {
1618    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep
1619    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0))
1620    io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error
1621                                 s3_ldld_rep_inst ||
1622                                 s3_rep_frm_fetch
1623  } else {
1624    io.l2l_fwd_out.valid := false.B
1625    io.l2l_fwd_out.data := DontCare
1626    io.l2l_fwd_out.dly_ld_err := DontCare
1627  }
1628
1629  // s1
1630  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
1631  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
1632  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
1633  // s2
1634  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
1635  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
1636  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
1637  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
1638  // s3
1639  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
1640  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
1641  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
1642  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
1643  io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay
1644  io.debug_ls.replayCause := s3_rep_info.cause
1645  io.debug_ls.replayCnt := 1.U
1646
1647  // Topdown
1648  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
1649  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
1650  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
1651  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
1652  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
1653  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
1654  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
1655  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
1656
1657  // perf cnt
1658  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
1659  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1660  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1661  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1662  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1663  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1664  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1665  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
1666  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1667  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
1668  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
1669  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1670  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1671  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1672  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1673  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1674  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1675  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
1676  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
1677  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1678  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
1679  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
1680  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
1681
1682  XSPerfAccumulate("s1_in_valid",                  s1_valid)
1683  XSPerfAccumulate("s1_in_fire",                   s1_fire)
1684  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
1685  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
1686  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
1687  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1688  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
1689
1690  XSPerfAccumulate("s2_in_valid",                  s2_valid)
1691  XSPerfAccumulate("s2_in_fire",                   s2_fire)
1692  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1693  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1694  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1695  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1696  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1697  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1698  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1699  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
1700  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
1701  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
1702  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1703  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1704  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
1705  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1706  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1707  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1708  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
1709
1710  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
1711  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
1712  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
1713  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
1714  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
1715  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
1716  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
1717  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1718
1719  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1720  // hardware performance counter
1721  val perfEvents = Seq(
1722    ("load_s0_in_fire         ", s0_fire                                                        ),
1723    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
1724    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
1725    ("load_s1_in_fire         ", s0_fire                                                        ),
1726    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
1727    ("load_s2_in_fire         ", s1_fire                                                        ),
1728    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1729  )
1730  generatePerfEvent()
1731
1732  when(io.ldout.fire){
1733    XSDebug("ldout %x\n", io.ldout.bits.uop.pc)
1734  }
1735  // end
1736}
1737