xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 4aa305e9bf32bc7e999c69333b914c31e8f505b7)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
27import xiangshan.backend.fu.PMPRespBundle
28import xiangshan.backend.fu.FuConfig._
29import xiangshan.backend.fu.FuType
30import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
31import xiangshan.backend.rob.RobPtr
32import xiangshan.backend.ctrlblock.DebugLsInfoBundle
33import xiangshan.backend.fu.NewCSR._
34import xiangshan.backend.fu.util.SdtrigExt
35import xiangshan.cache._
36import xiangshan.cache.wpu.ReplayCarry
37import xiangshan.cache.mmu._
38import xiangshan.mem.mdp._
39
40class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
41  with HasDCacheParameters
42  with HasTlbConst
43{
44  // mshr refill index
45  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
46  // get full data from store queue and sbuffer
47  val full_fwd        = Bool()
48  // wait for data from store inst's store queue index
49  val data_inv_sq_idx = new SqPtr
50  // wait for address from store queue index
51  val addr_inv_sq_idx = new SqPtr
52  // replay carry
53  val rep_carry       = new ReplayCarry(nWays)
54  // data in last beat
55  val last_beat       = Bool()
56  // replay cause
57  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
58  // performance debug information
59  val debug           = new PerfDebugInfo
60  // tlb hint
61  val tlb_id          = UInt(log2Up(loadfiltersize).W)
62  val tlb_full        = Bool()
63
64  // alias
65  def mem_amb       = cause(LoadReplayCauses.C_MA)
66  def tlb_miss      = cause(LoadReplayCauses.C_TM)
67  def fwd_fail      = cause(LoadReplayCauses.C_FF)
68  def dcache_rep    = cause(LoadReplayCauses.C_DR)
69  def dcache_miss   = cause(LoadReplayCauses.C_DM)
70  def wpu_fail      = cause(LoadReplayCauses.C_WF)
71  def bank_conflict = cause(LoadReplayCauses.C_BC)
72  def rar_nack      = cause(LoadReplayCauses.C_RAR)
73  def raw_nack      = cause(LoadReplayCauses.C_RAW)
74  def nuke          = cause(LoadReplayCauses.C_NK)
75  def need_rep      = cause.asUInt.orR
76}
77
78
79class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
80  // ldu -> lsq UncacheBuffer
81  val ldin            = DecoupledIO(new LqWriteBundle)
82  // uncache-mmio -> ldu
83  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
84  val ld_raw_data     = Input(new LoadDataFromLQBundle)
85  // uncache-nc -> ldu
86  val nc_ldin = Flipped(DecoupledIO(new LsPipelineBundle))
87  // storequeue -> ldu
88  val forward         = new PipeLoadForwardQueryIO
89  // ldu -> lsq LQRAW
90  val stld_nuke_query = new LoadNukeQueryIO
91  // ldu -> lsq LQRAR
92  val ldld_nuke_query = new LoadNukeQueryIO
93}
94
95class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
96  val valid      = Bool()
97  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
98  val dly_ld_err = Bool()
99}
100
101class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
102  val tdata2      = Input(UInt(64.W))
103  val matchType   = Input(UInt(2.W))
104  val tEnable     = Input(Bool()) // timing is calculated before this
105  val addrHit     = Output(Bool())
106}
107
108class LoadUnit(implicit p: Parameters) extends XSModule
109  with HasLoadHelper
110  with HasPerfEvents
111  with HasDCacheParameters
112  with HasCircularQueuePtrHelper
113  with HasVLSUParameters
114  with SdtrigExt
115{
116  val io = IO(new Bundle() {
117    // control
118    val redirect      = Flipped(ValidIO(new Redirect))
119    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
120
121    // int issue path
122    val ldin          = Flipped(Decoupled(new MemExuInput))
123    val ldout         = Decoupled(new MemExuOutput)
124
125    // vec issue path
126    val vecldin = Flipped(Decoupled(new VecPipeBundle))
127    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
128
129    // misalignBuffer issue path
130    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
131    val misalign_ldout = Valid(new LqWriteBundle)
132
133    // data path
134    val tlb           = new TlbRequestIO(2)
135    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
136    val dcache        = new DCacheLoadIO
137    val sbuffer       = new LoadForwardQueryIO
138    val ubuffer       = new LoadForwardQueryIO
139    val lsq           = new LoadToLsqIO
140    val tl_d_channel  = Input(new DcacheToLduForwardIO)
141    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
142   // val refill        = Flipped(ValidIO(new Refill))
143    val l2_hint       = Input(Valid(new L2ToL1Hint))
144    val tlb_hint      = Flipped(new TlbHintReq)
145    // fast wakeup
146    // TODO: implement vector fast wakeup
147    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
148
149    // trigger
150    val fromCsrTrigger = Input(new CsrTriggerBundle)
151
152    // prefetch
153    val prefetch_train            = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms
154    val prefetch_train_l1         = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride
155    // speculative for gated control
156    val s1_prefetch_spec = Output(Bool())
157    val s2_prefetch_spec = Output(Bool())
158
159    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
160    val canAcceptLowConfPrefetch  = Output(Bool())
161    val canAcceptHighConfPrefetch = Output(Bool())
162
163    // ifetchPrefetch
164    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
165
166    // load to load fast path
167    val l2l_fwd_in    = Input(new LoadToLoadIO)
168    val l2l_fwd_out   = Output(new LoadToLoadIO)
169
170    val ld_fast_match    = Input(Bool())
171    val ld_fast_fuOpType = Input(UInt())
172    val ld_fast_imm      = Input(UInt(12.W))
173
174    // rs feedback
175    val wakeup = ValidIO(new DynInst)
176    val feedback_fast = ValidIO(new RSFeedback) // stage 2
177    val feedback_slow = ValidIO(new RSFeedback) // stage 3
178    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
179
180    // load ecc error
181    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
182
183    // schedule error query
184    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
185
186    // queue-based replay
187    val replay       = Flipped(Decoupled(new LsPipelineBundle))
188    val lq_rep_full  = Input(Bool())
189
190    // misc
191    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
192
193    // Load fast replay path
194    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
195    val fast_rep_out = Decoupled(new LqWriteBundle)
196
197    // to misalign buffer
198    val misalign_buf = Valid(new LqWriteBundle)
199
200    // Load RAR rollback
201    val rollback = Valid(new Redirect)
202
203    // perf
204    val debug_ls         = Output(new DebugLsInfoBundle)
205    val lsTopdownInfo    = Output(new LsTopdownInfo)
206    val correctMissTrain = Input(Bool())
207  })
208
209  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
210
211  // Pipeline
212  // --------------------------------------------------------------------------------
213  // stage 0
214  // --------------------------------------------------------------------------------
215  // generate addr, use addr to query DCache and DTLB
216  val s0_valid         = Wire(Bool())
217  val s0_mmio_select   = Wire(Bool())
218  val s0_nc_select     = Wire(Bool())
219  val s0_kill          = Wire(Bool())
220  val s0_can_go        = s1_ready
221  val s0_fire          = s0_valid && s0_can_go
222  val s0_mmio_fire     = s0_mmio_select && s0_can_go
223  val s0_nc_fire       = s0_nc_select && s0_can_go
224  val s0_out           = Wire(new LqWriteBundle)
225  val s0_tlb_valid     = Wire(Bool())
226  val s0_tlb_hlv       = Wire(Bool())
227  val s0_tlb_hlvx      = Wire(Bool())
228  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
229  val s0_tlb_fullva    = Wire(UInt(XLEN.W))
230  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
231
232  // flow source bundle
233  class FlowSource extends Bundle {
234    val vaddr         = UInt(VAddrBits.W)
235    val mask          = UInt((VLEN/8).W)
236    val uop           = new DynInst
237    val try_l2l       = Bool()
238    val has_rob_entry = Bool()
239    val rep_carry     = new ReplayCarry(nWays)
240    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
241    val isFirstIssue  = Bool()
242    val fast_rep      = Bool()
243    val ld_rep        = Bool()
244    val l2l_fwd       = Bool()
245    val prf           = Bool()
246    val prf_rd        = Bool()
247    val prf_wr        = Bool()
248    val prf_i         = Bool()
249    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
250    // Record the issue port idx of load issue queue. This signal is used by load cancel.
251    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
252    val frm_mabuf     = Bool()
253    // vec only
254    val isvec         = Bool()
255    val is128bit      = Bool()
256    val uop_unit_stride_fof = Bool()
257    val reg_offset    = UInt(vOffsetBits.W)
258    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
259    val is_first_ele  = Bool()
260    // val flowPtr       = new VlflowPtr
261    val usSecondInv   = Bool()
262    val mbIndex       = UInt(vlmBindexBits.W)
263    val elemIdx       = UInt(elemIdxBits.W)
264    val elemIdxInsideVd = UInt(elemIdxBits.W)
265    val alignedType   = UInt(alignTypeBits.W)
266    val vecBaseVaddr  = UInt(VAddrBits.W)
267    //for Svpbmt NC
268    val isnc          = Bool()
269    val paddr         = UInt(PAddrBits.W)
270    val data          = UInt((VLEN+1).W)
271  }
272  val s0_sel_src = Wire(new FlowSource)
273
274  // load flow select/gen
275  // src 0: misalignBuffer load (io.misalign_ldin)
276  // src 1: super load replayed by LSQ (cache miss replay) (io.replay)
277  // src 2: fast load replay (io.fast_rep_in)
278  // src 3: mmio (io.lsq.uncache)
279  // src 4: nc (io.lsq.nc_ldin)
280  // src 5: load replayed by LSQ (io.replay)
281  // src 6: hardware prefetch from prefetchor (high confidence) (io.prefetch)
282  // NOTE: Now vec/int loads are sent from same RS
283  //       A vec load will be splited into multiple uops,
284  //       so as long as one uop is issued,
285  //       the other uops should have higher priority
286  // src 7: vec read from RS (io.vecldin)
287  // src 8: int read / software prefetch first issue from RS (io.in)
288  // src 9: load try pointchaising when no issued or replayed load (io.fastpath)
289  // src10: hardware prefetch from prefetchor (high confidence) (io.prefetch)
290  // priority: high to low
291  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx)
292  private val SRC_NUM = 11
293  private val Seq(
294    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, nc_idx, lsq_rep_idx,
295    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
296  ) = (0 until SRC_NUM).toSeq
297  // load flow source valid
298  val s0_src_valid_vec = WireInit(VecInit(Seq(
299    io.misalign_ldin.valid,
300    io.replay.valid && io.replay.bits.forward_tlDchannel,
301    io.fast_rep_in.valid,
302    io.lsq.uncache.valid,
303    io.lsq.nc_ldin.valid,
304    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
305    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
306    io.vecldin.valid,
307    io.ldin.valid, // int flow first issue or software prefetch
308    io.l2l_fwd_in.valid,
309    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
310  )))
311  // load flow source ready
312  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
313  s0_src_ready_vec(0) := true.B
314  for(i <- 1 until SRC_NUM){
315    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
316  }
317  // load flow source select (OH)
318  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
319  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
320
321  if (backendParams.debugEn){
322    dontTouch(s0_src_valid_vec)
323    dontTouch(s0_src_ready_vec)
324    dontTouch(s0_src_select_vec)
325  }
326
327  val s0_tlb_no_query = s0_hw_prf_select || s0_sel_src.prf_i ||
328    s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) ||
329    s0_src_select_vec(nc_idx)
330  s0_valid := !s0_kill && (s0_src_select_vec(nc_idx) || ((
331    s0_src_valid_vec(mab_idx) ||
332    s0_src_valid_vec(super_rep_idx) ||
333    s0_src_valid_vec(fast_rep_idx) ||
334    s0_src_valid_vec(lsq_rep_idx) ||
335    s0_src_valid_vec(high_pf_idx) ||
336    s0_src_valid_vec(vec_iss_idx) ||
337    s0_src_valid_vec(int_iss_idx) ||
338    s0_src_valid_vec(l2l_fwd_idx) ||
339    s0_src_valid_vec(low_pf_idx)
340  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready))
341
342  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
343  s0_nc_select := s0_src_select_vec(nc_idx) && !s0_kill
344  //judgment: is NC with data or not.
345  //If true, it's from `io.lsq.nc_ldin` or `io.fast_rep_in`
346  val s0_nc_with_data = s0_sel_src.isnc && !s0_kill
347
348   // if is hardware prefetch or fast replay, don't send valid to tlb
349  s0_tlb_valid := (
350    s0_src_valid_vec(mab_idx) ||
351    s0_src_valid_vec(super_rep_idx) ||
352    s0_src_valid_vec(lsq_rep_idx) ||
353    s0_src_valid_vec(vec_iss_idx) ||
354    s0_src_valid_vec(int_iss_idx) ||
355    s0_src_valid_vec(l2l_fwd_idx)
356  ) && io.dcache.req.ready
357
358  // which is S0's out is ready and dcache is ready
359  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
360  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
361  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
362  val s0_ptr_chasing_canceled = WireInit(false.B)
363  s0_kill := s0_ptr_chasing_canceled
364
365  // prefetch related ctrl signal
366  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
367  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
368
369  // query DTLB
370  io.tlb.req.valid                   := s0_tlb_valid
371  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
372                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
373                                         TlbCmd.read
374                                       )
375  io.tlb.req.bits.isPrefetch         := s0_sel_src.prf
376  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
377  io.tlb.req.bits.fullva             := s0_tlb_fullva
378  io.tlb.req.bits.checkfullva        := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx)
379  io.tlb.req.bits.hyperinst          := s0_tlb_hlv
380  io.tlb.req.bits.hlvx               := s0_tlb_hlvx
381  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
382  io.tlb.req.bits.kill               := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it
383  io.tlb.req.bits.memidx.is_ld       := true.B
384  io.tlb.req.bits.memidx.is_st       := false.B
385  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
386  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
387  io.tlb.req.bits.no_translate       := s0_tlb_no_query  // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check
388  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
389  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
390
391  // query DCache
392  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i && !s0_nc_with_data
393  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
394                                      MemoryOpConstants.M_PFR,
395                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
396                                    )
397  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
398  io.dcache.req.bits.mask         := s0_sel_src.mask
399  io.dcache.req.bits.data         := DontCare
400  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
401  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
402  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
403  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
404  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
405  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
406  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
407  io.dcache.is128Req              := s0_sel_src.is128bit
408
409  // load flow priority mux
410  def fromNullSource(): FlowSource = {
411    val out = WireInit(0.U.asTypeOf(new FlowSource))
412    out
413  }
414
415  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
416    val out = WireInit(0.U.asTypeOf(new FlowSource))
417    out.vaddr         := src.vaddr
418    out.mask          := src.mask
419    out.uop           := src.uop
420    out.try_l2l       := false.B
421    out.has_rob_entry := false.B
422    out.rep_carry     := src.replayCarry
423    out.mshrid        := src.mshrid
424    out.frm_mabuf     := true.B
425    out.isFirstIssue  := false.B
426    out.fast_rep      := false.B
427    out.ld_rep        := false.B
428    out.l2l_fwd       := false.B
429    out.prf           := false.B
430    out.prf_rd        := false.B
431    out.prf_wr        := false.B
432    out.sched_idx     := src.schedIndex
433    out.isvec         := false.B
434    out.is128bit      := src.is128bit
435    out.vecActive     := true.B
436    out
437  }
438
439  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
440    val out = WireInit(0.U.asTypeOf(new FlowSource))
441    out.vaddr         := src.vaddr
442    out.paddr         := src.paddr
443    out.mask          := src.mask
444    out.uop           := src.uop
445    out.try_l2l       := false.B
446    out.has_rob_entry := src.hasROBEntry
447    out.rep_carry     := src.rep_info.rep_carry
448    out.mshrid        := src.rep_info.mshr_id
449    out.frm_mabuf     := src.isFrmMisAlignBuf
450    out.isFirstIssue  := false.B
451    out.fast_rep      := true.B
452    out.ld_rep        := src.isLoadReplay
453    out.l2l_fwd       := false.B
454    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
455    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
456    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
457    out.prf_i         := false.B
458    out.sched_idx     := src.schedIndex
459    out.isvec         := src.isvec
460    out.is128bit      := src.is128bit
461    out.uop_unit_stride_fof := src.uop_unit_stride_fof
462    out.reg_offset    := src.reg_offset
463    out.vecActive     := src.vecActive
464    out.is_first_ele  := src.is_first_ele
465    out.usSecondInv   := src.usSecondInv
466    out.mbIndex       := src.mbIndex
467    out.elemIdx       := src.elemIdx
468    out.elemIdxInsideVd := src.elemIdxInsideVd
469    out.alignedType   := src.alignedType
470    out.isnc          := src.nc
471    out.data          := src.data
472    out
473  }
474
475  // TODO: implement vector mmio
476  def fromMmioSource(src: MemExuOutput) = {
477    val out = WireInit(0.U.asTypeOf(new FlowSource))
478    out.mask          := 0.U
479    out.uop           := src.uop
480    out.try_l2l       := false.B
481    out.has_rob_entry := false.B
482    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
483    out.mshrid        := 0.U
484    out.frm_mabuf     := false.B
485    out.isFirstIssue  := false.B
486    out.fast_rep      := false.B
487    out.ld_rep        := false.B
488    out.l2l_fwd       := false.B
489    out.prf           := false.B
490    out.prf_rd        := false.B
491    out.prf_wr        := false.B
492    out.prf_i         := false.B
493    out.sched_idx     := 0.U
494    out.vecActive     := true.B
495    out
496  }
497
498  def fromNcSource(src: LsPipelineBundle): FlowSource = {
499    val out = WireInit(0.U.asTypeOf(new FlowSource))
500    out.vaddr := src.vaddr
501    out.paddr := src.paddr
502    out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1,0))
503    out.uop := src.uop
504    out.has_rob_entry := true.B
505    out.sched_idx := src.schedIndex
506    out.isvec := src.isvec
507    out.is128bit := src.is128bit
508    out.vecActive := src.vecActive
509    out.isnc := true.B
510    out.data := src.data
511    out
512  }
513
514  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
515    val out = WireInit(0.U.asTypeOf(new FlowSource))
516    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
517    out.uop           := src.uop
518    out.try_l2l       := false.B
519    out.has_rob_entry := true.B
520    out.rep_carry     := src.replayCarry
521    out.mshrid        := src.mshrid
522    out.frm_mabuf     := false.B
523    out.isFirstIssue  := false.B
524    out.fast_rep      := false.B
525    out.ld_rep        := true.B
526    out.l2l_fwd       := false.B
527    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
528    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
529    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
530    out.prf_i         := false.B
531    out.sched_idx     := src.schedIndex
532    out.isvec         := src.isvec
533    out.is128bit      := src.is128bit
534    out.uop_unit_stride_fof := src.uop_unit_stride_fof
535    out.reg_offset    := src.reg_offset
536    out.vecActive     := src.vecActive
537    out.is_first_ele  := src.is_first_ele
538    out.usSecondInv   := src.usSecondInv
539    out.mbIndex       := src.mbIndex
540    out.elemIdx       := src.elemIdx
541    out.elemIdxInsideVd := src.elemIdxInsideVd
542    out.alignedType   := src.alignedType
543    out
544  }
545
546  // TODO: implement vector prefetch
547  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
548    val out = WireInit(0.U.asTypeOf(new FlowSource))
549    out.mask          := 0.U
550    out.uop           := DontCare
551    out.try_l2l       := false.B
552    out.has_rob_entry := false.B
553    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
554    out.mshrid        := 0.U
555    out.frm_mabuf     := false.B
556    out.isFirstIssue  := false.B
557    out.fast_rep      := false.B
558    out.ld_rep        := false.B
559    out.l2l_fwd       := false.B
560    out.prf           := true.B
561    out.prf_rd        := !src.is_store
562    out.prf_wr        := src.is_store
563    out.prf_i         := false.B
564    out.sched_idx     := 0.U
565    out
566  }
567
568  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
569    val out = WireInit(0.U.asTypeOf(new FlowSource))
570    out.mask          := src.mask
571    out.uop           := src.uop
572    out.try_l2l       := false.B
573    out.has_rob_entry := true.B
574    // TODO: VLSU, implement replay carry
575    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
576    out.mshrid        := 0.U
577    out.frm_mabuf     := false.B
578    // TODO: VLSU, implement first issue
579//    out.isFirstIssue  := src.isFirstIssue
580    out.fast_rep      := false.B
581    out.ld_rep        := false.B
582    out.l2l_fwd       := false.B
583    out.prf           := false.B
584    out.prf_rd        := false.B
585    out.prf_wr        := false.B
586    out.prf_i         := false.B
587    out.sched_idx     := 0.U
588    // Vector load interface
589    out.isvec               := true.B
590    // vector loads only access a single element at a time, so 128-bit path is not used for now
591    out.is128bit            := is128Bit(src.alignedType)
592    out.uop_unit_stride_fof := src.uop_unit_stride_fof
593    // out.rob_idx_valid       := src.rob_idx_valid
594    // out.inner_idx           := src.inner_idx
595    // out.rob_idx             := src.rob_idx
596    out.reg_offset          := src.reg_offset
597    // out.offset              := src.offset
598    out.vecActive           := src.vecActive
599    out.is_first_ele        := src.is_first_ele
600    // out.flowPtr             := src.flowPtr
601    out.usSecondInv         := src.usSecondInv
602    out.mbIndex             := src.mBIndex
603    out.elemIdx             := src.elemIdx
604    out.elemIdxInsideVd     := src.elemIdxInsideVd
605    out.vecBaseVaddr        := src.basevaddr
606    out.alignedType         := src.alignedType
607    out
608  }
609
610  def fromIntIssueSource(src: MemExuInput): FlowSource = {
611    val out = WireInit(0.U.asTypeOf(new FlowSource))
612    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
613    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
614    out.uop           := src.uop
615    out.try_l2l       := false.B
616    out.has_rob_entry := true.B
617    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
618    out.mshrid        := 0.U
619    out.frm_mabuf     := false.B
620    out.isFirstIssue  := true.B
621    out.fast_rep      := false.B
622    out.ld_rep        := false.B
623    out.l2l_fwd       := false.B
624    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
625    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
626    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
627    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
628    out.sched_idx     := 0.U
629    out.vecActive     := true.B // true for scala load
630    out
631  }
632
633  // TODO: implement vector l2l
634  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
635    val out = WireInit(0.U.asTypeOf(new FlowSource))
636    out.mask               := genVWmask(0.U, LSUOpType.ld)
637    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
638    // Assume the pointer chasing is always ld.
639    out.uop.fuOpType       := LSUOpType.ld
640    out.try_l2l            := true.B
641    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
642    // because these signals will be updated in S1
643    out.has_rob_entry      := false.B
644    out.mshrid             := 0.U
645    out.frm_mabuf          := false.B
646    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
647    out.isFirstIssue       := true.B
648    out.fast_rep           := false.B
649    out.ld_rep             := false.B
650    out.l2l_fwd            := true.B
651    out.prf                := false.B
652    out.prf_rd             := false.B
653    out.prf_wr             := false.B
654    out.prf_i              := false.B
655    out.sched_idx          := 0.U
656    out
657  }
658
659  // set default
660  val s0_src_selector = WireInit(s0_src_valid_vec)
661  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
662  val s0_src_format = Seq(
663    fromMisAlignBufferSource(io.misalign_ldin.bits),
664    fromNormalReplaySource(io.replay.bits),
665    fromFastReplaySource(io.fast_rep_in.bits),
666    fromMmioSource(io.lsq.uncache.bits),
667    fromNcSource(io.lsq.nc_ldin.bits),
668    fromNormalReplaySource(io.replay.bits),
669    fromPrefetchSource(io.prefetch_req.bits),
670    fromVecIssueSource(io.vecldin.bits),
671    fromIntIssueSource(io.ldin.bits),
672    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
673    fromPrefetchSource(io.prefetch_req.bits)
674  )
675  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
676
677  // fast replay and hardware prefetch don't need to query tlb
678  val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
679  val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr)
680  s0_tlb_vaddr := Mux(
681    s0_src_valid_vec(mab_idx),
682    io.misalign_ldin.bits.vaddr,
683    Mux(
684      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
685      io.replay.bits.vaddr,
686      int_vec_vaddr
687    )
688  )
689
690  // only first issue of int / vec load intructions need to check full vaddr
691  s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx),
692    io.misalign_ldin.bits.fullva,
693    Mux(s0_src_select_vec(vec_iss_idx),
694      io.vecldin.bits.vaddr,
695      Mux(
696        s0_src_select_vec(int_iss_idx),
697        io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN),
698        s0_dcache_vaddr
699      )
700    )
701  )
702
703  s0_dcache_vaddr :=
704    Mux(s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.vaddr,
705    Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(),
706    Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.vaddr, // not for dcache access, but for address alignment check
707    s0_tlb_vaddr)))
708
709  s0_tlb_hlv := Mux(
710    s0_src_valid_vec(mab_idx),
711    LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType),
712    Mux(
713      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
714      LSUOpType.isHlv(io.replay.bits.uop.fuOpType),
715      Mux(
716        s0_src_valid_vec(int_iss_idx),
717        LSUOpType.isHlv(io.ldin.bits.uop.fuOpType),
718        false.B
719      )
720    )
721  )
722  s0_tlb_hlvx := Mux(
723    s0_src_valid_vec(mab_idx),
724    LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType),
725    Mux(
726      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
727      LSUOpType.isHlvx(io.replay.bits.uop.fuOpType),
728      Mux(
729        s0_src_valid_vec(int_iss_idx),
730        LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType),
731        false.B
732      )
733    )
734  )
735
736  // address align check
737  val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List(
738    "b00".U   -> true.B,                   //b
739    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
740    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
741    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
742  ))
743  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
744
745  // accept load flow if dcache ready (tlb is always ready)
746  // TODO: prefetch need writeback to loadQueueFlag
747  s0_out               := DontCare
748  s0_out.vaddr         := Mux(s0_nc_with_data, s0_sel_src.vaddr, s0_dcache_vaddr)
749  s0_out.fullva        := s0_tlb_fullva
750  s0_out.mask          := s0_sel_src.mask
751  s0_out.uop           := s0_sel_src.uop
752  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
753  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
754  s0_out.isPrefetch    := s0_sel_src.prf
755  s0_out.isHWPrefetch  := s0_hw_prf_select
756  s0_out.isFastReplay  := s0_sel_src.fast_rep
757  s0_out.isLoadReplay  := s0_sel_src.ld_rep
758  s0_out.isFastPath    := s0_sel_src.l2l_fwd
759  s0_out.mshrid        := s0_sel_src.mshrid
760  s0_out.isvec           := s0_sel_src.isvec
761  s0_out.is128bit        := s0_sel_src.is128bit
762  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
763  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
764  s0_out.paddr         :=
765    Mux(s0_src_valid_vec(nc_idx), io.lsq.nc_ldin.bits.paddr,
766    Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr,
767    Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U,
768    io.prefetch_req.bits.paddr))) // only for nc, fast_rep, prefetch
769  s0_out.tlbNoQuery    := s0_tlb_no_query
770  // s0_out.rob_idx_valid   := s0_rob_idx_valid
771  // s0_out.inner_idx       := s0_inner_idx
772  // s0_out.rob_idx         := s0_rob_idx
773  s0_out.reg_offset      := s0_sel_src.reg_offset
774  // s0_out.offset          := s0_offset
775  s0_out.vecActive             := s0_sel_src.vecActive
776  s0_out.usSecondInv    := s0_sel_src.usSecondInv
777  s0_out.is_first_ele   := s0_sel_src.is_first_ele
778  s0_out.elemIdx        := s0_sel_src.elemIdx
779  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
780  s0_out.alignedType    := s0_sel_src.alignedType
781  s0_out.mbIndex        := s0_sel_src.mbIndex
782  s0_out.vecBaseVaddr   := s0_sel_src.vecBaseVaddr
783  // s0_out.flowPtr         := s0_sel_src.flowPtr
784  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
785  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
786  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
787    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
788  }.otherwise{
789    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
790  }
791  s0_out.schedIndex     := s0_sel_src.sched_idx
792  //for Svpbmt Nc
793  s0_out.nc := s0_sel_src.isnc
794  s0_out.data := s0_sel_src.data
795
796  // load fast replay
797  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
798
799  // mmio
800  io.lsq.uncache.ready := s0_mmio_fire
801  io.lsq.nc_ldin.ready := s0_src_ready_vec(nc_idx) && s0_can_go
802
803  // load flow source ready
804  // cache missed load has highest priority
805  // always accept cache missed load flow from load replay queue
806  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
807
808  // accept load flow from rs when:
809  // 1) there is no lsq-replayed load
810  // 2) there is no fast replayed load
811  // 3) there is no high confidence prefetch request
812  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
813  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
814  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
815
816  // for hw prefetch load flow feedback, to be added later
817  // io.prefetch_in.ready := s0_hw_prf_select
818
819  // dcache replacement extra info
820  // TODO: should prefetch load update replacement?
821  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
822
823  // load wakeup
824  // TODO: vector load wakeup? frm_mabuf wakeup?
825  val s0_wakeup_selector = Seq(
826    s0_src_valid_vec(super_rep_idx),
827    s0_src_valid_vec(fast_rep_idx),
828    s0_mmio_fire,
829    s0_nc_fire,
830    s0_src_valid_vec(lsq_rep_idx),
831    s0_src_valid_vec(int_iss_idx)
832  )
833  val s0_wakeup_format = Seq(
834    io.replay.bits.uop,
835    io.fast_rep_in.bits.uop,
836    io.lsq.uncache.bits.uop,
837    io.lsq.nc_ldin.bits.uop,
838    io.replay.bits.uop,
839    io.ldin.bits.uop,
840  )
841  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
842  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && (
843    s0_src_valid_vec(super_rep_idx) ||
844    s0_src_valid_vec(fast_rep_idx) ||
845    s0_src_valid_vec(lsq_rep_idx) ||
846    (s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf &&
847    !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))
848  ) || s0_mmio_fire || s0_nc_fire
849  io.wakeup.bits := s0_wakeup_uop
850
851  // prefetch.i(Zicbop)
852  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
853  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
854
855  XSDebug(io.dcache.req.fire,
856    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
857  )
858  XSDebug(s0_valid,
859    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
860    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
861
862  // Pipeline
863  // --------------------------------------------------------------------------------
864  // stage 1
865  // --------------------------------------------------------------------------------
866  // TLB resp (send paddr to dcache)
867  val s1_valid      = RegInit(false.B)
868  val s1_in         = Wire(new LqWriteBundle)
869  val s1_out        = Wire(new LqWriteBundle)
870  val s1_kill       = Wire(Bool())
871  val s1_can_go     = s2_ready
872  val s1_fire       = s1_valid && !s1_kill && s1_can_go
873  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
874  val s1_nc_with_data = RegNext(s0_nc_with_data)
875
876  s1_ready := !s1_valid || s1_kill || s2_ready
877  when (s0_fire) { s1_valid := true.B }
878  .elsewhen (s1_fire) { s1_valid := false.B }
879  .elsewhen (s1_kill) { s1_valid := false.B }
880  s1_in   := RegEnable(s0_out, s0_fire)
881
882  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
883  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
884  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
885  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
886  val s1_vaddr_hi         = Wire(UInt())
887  val s1_vaddr_lo         = Wire(UInt())
888  val s1_vaddr            = Wire(UInt())
889  val s1_paddr_dup_lsu    = Wire(UInt())
890  val s1_gpaddr_dup_lsu   = Wire(UInt())
891  val s1_paddr_dup_dcache = Wire(UInt())
892  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
893  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
894  val s1_tlb_fast_miss    = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid
895  val s1_pbmt             = Mux(!s1_tlb_miss, io.tlb.resp.bits.pbmt.head, 0.U(Pbmt.width.W))
896  val s1_nc               = s1_in.nc
897  val s1_prf              = s1_in.isPrefetch
898  val s1_hw_prf           = s1_in.isHWPrefetch
899  val s1_sw_prf           = s1_prf && !s1_hw_prf
900  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
901
902  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
903  s1_vaddr_lo         := s1_in.vaddr(5, 0)
904  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
905  s1_paddr_dup_lsu    := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0))
906  s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1))
907  s1_gpaddr_dup_lsu   := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
908
909  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
910    // printf("load idx = %d\n", s1_tlb_memidx.idx)
911    s1_out.uop.debugInfo.tlbRespTime := GTimer()
912  }
913
914  io.tlb.req_kill   := s1_kill || s1_dly_err
915  io.tlb.req.bits.pmp_addr := s1_in.paddr
916  io.tlb.resp.ready := true.B
917
918  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
919  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
920  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
921  io.dcache.s1_kill_data_read   := s1_kill || s1_dly_err || s1_tlb_fast_miss
922
923  // store to load forwarding
924  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
925  io.sbuffer.vaddr := s1_vaddr
926  io.sbuffer.paddr := s1_paddr_dup_lsu
927  io.sbuffer.uop   := s1_in.uop
928  io.sbuffer.sqIdx := s1_in.uop.sqIdx
929  io.sbuffer.mask  := s1_in.mask
930  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
931
932  io.ubuffer.valid := s1_valid && s1_nc_with_data && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
933  io.ubuffer.vaddr := s1_vaddr
934  io.ubuffer.paddr := s1_paddr_dup_lsu
935  io.ubuffer.uop   := s1_in.uop
936  io.ubuffer.sqIdx := s1_in.uop.sqIdx
937  io.ubuffer.mask  := s1_in.mask
938  io.ubuffer.pc    := s1_in.uop.pc // FIXME: remove it
939
940  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
941  io.lsq.forward.vaddr     := s1_vaddr
942  io.lsq.forward.paddr     := s1_paddr_dup_lsu
943  io.lsq.forward.uop       := s1_in.uop
944  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
945  io.lsq.forward.sqIdxMask := 0.U
946  io.lsq.forward.mask      := s1_in.mask
947  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
948
949  // st-ld violation query
950    // if store unit is 128-bits memory access, need match 128-bit
951  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit)))
952  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
953    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
954    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
955  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
956                       io.stld_nuke_query(w).valid && // query valid
957                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
958                       s1_nuke_paddr_match(w) && // paddr match
959                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
960                      })).asUInt.orR && !s1_tlb_miss
961
962  s1_out                   := s1_in
963  s1_out.vaddr             := s1_vaddr
964  s1_out.fullva            := io.tlb.resp.bits.fullva
965  s1_out.vaNeedExt         := io.tlb.resp.bits.excp(0).vaNeedExt
966  s1_out.isHyper           := io.tlb.resp.bits.excp(0).isHyper
967  s1_out.paddr             := s1_paddr_dup_lsu
968  s1_out.gpaddr            := s1_gpaddr_dup_lsu
969  s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE
970  s1_out.tlbMiss           := s1_tlb_miss
971  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
972  s1_out.rep_info.debug    := s1_in.uop.debugInfo
973  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
974  s1_out.delayedLoadError  := s1_dly_err
975  s1_out.nc := s1_nc || Pbmt.isNC(s1_pbmt)
976  s1_out.mmio := Pbmt.isIO(s1_pbmt)
977
978  when (!s1_dly_err) {
979    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
980    // af & pf exception were modified
981    // if is tlbNoQuery request, don't trigger exception from tlb resp
982    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
983    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery
984    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
985    when (!s1_out.isvec && RegNext(io.tlb.req.bits.checkfullva) &&
986      (s1_out.uop.exceptionVec(loadPageFault) ||
987        s1_out.uop.exceptionVec(loadGuestPageFault) ||
988        s1_out.uop.exceptionVec(loadAccessFault))) {
989      s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
990    }
991  } .otherwise {
992    s1_out.uop.exceptionVec(loadPageFault)      := false.B
993    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
994    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
995    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
996  }
997
998  // pointer chasing
999  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
1000  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
1001  val s1_fu_op_type_not_ld     = WireInit(false.B)
1002  val s1_not_fast_match        = WireInit(false.B)
1003  val s1_addr_mismatch         = WireInit(false.B)
1004  val s1_addr_misaligned       = WireInit(false.B)
1005  val s1_fast_mismatch         = WireInit(false.B)
1006  val s1_ptr_chasing_canceled  = WireInit(false.B)
1007  val s1_cancel_ptr_chasing    = WireInit(false.B)
1008
1009  val s1_redirect_reg = Wire(Valid(new Redirect))
1010  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
1011  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
1012
1013  s1_kill := s1_fast_rep_dly_kill ||
1014    s1_cancel_ptr_chasing ||
1015    s1_in.uop.robIdx.needFlush(io.redirect) ||
1016    (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
1017    RegEnable(s0_kill, false.B, io.ldin.valid ||
1018      io.vecldin.valid || io.replay.valid ||
1019      io.l2l_fwd_in.valid || io.fast_rep_in.valid ||
1020      io.misalign_ldin.valid || io.lsq.nc_ldin.valid
1021    )
1022
1023  if (EnableLoadToLoadForward) {
1024    // Sometimes, we need to cancel the load-load forwarding.
1025    // These can be put at S0 if timing is bad at S1.
1026    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
1027    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
1028                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
1029    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
1030    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
1031    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
1032    // Case 2: this load-load uop is cancelled
1033    s1_ptr_chasing_canceled := !io.ldin.valid
1034    // Case 3: fast mismatch
1035    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
1036
1037    when (s1_try_ptr_chasing) {
1038      s1_cancel_ptr_chasing := s1_addr_mismatch ||
1039                               s1_addr_misaligned ||
1040                               s1_fu_op_type_not_ld ||
1041                               s1_ptr_chasing_canceled ||
1042                               s1_fast_mismatch
1043
1044      s1_in.uop           := io.ldin.bits.uop
1045      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
1046      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
1047      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
1048      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
1049
1050      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
1051      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
1052      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
1053    }
1054    when (!s1_cancel_ptr_chasing) {
1055      s0_ptr_chasing_canceled := s1_try_ptr_chasing &&
1056        !io.replay.fire && !io.fast_rep_in.fire &&
1057        !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) &&
1058        !io.misalign_ldin.fire &&
1059        !io.lsq.nc_ldin.valid
1060      when (s1_try_ptr_chasing) {
1061        io.ldin.ready := true.B
1062      }
1063    }
1064  }
1065
1066  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
1067  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
1068  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
1069  // If the timing here is not OK, load-load forwarding has to be disabled.
1070  // Or we calculate sqIdxMask at RS??
1071  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
1072  if (EnableLoadToLoadForward) {
1073    when (s1_try_ptr_chasing) {
1074      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
1075    }
1076  }
1077
1078  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
1079  io.forward_mshr.mshrid := s1_out.mshrid
1080  io.forward_mshr.paddr  := s1_out.paddr
1081
1082  val loadTrigger = Module(new MemTrigger(MemType.LOAD))
1083  loadTrigger.io.fromCsrTrigger.tdataVec             := io.fromCsrTrigger.tdataVec
1084  loadTrigger.io.fromCsrTrigger.tEnableVec           := io.fromCsrTrigger.tEnableVec
1085  loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp
1086  loadTrigger.io.fromCsrTrigger.debugMode            := io.fromCsrTrigger.debugMode
1087  loadTrigger.io.fromLoadStore.vaddr                 := s1_vaddr
1088  loadTrigger.io.fromLoadStore.isVectorUnitStride    := s1_in.isvec && s1_in.is128bit
1089  loadTrigger.io.fromLoadStore.mask                  := s1_in.mask
1090
1091  val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction
1092  val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action)
1093  val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action)
1094  s1_out.uop.trigger                  := s1_trigger_action
1095  s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint
1096  s1_out.vecVaddrOffset := Mux(
1097    s1_trigger_debug_mode || s1_trigger_breakpoint,
1098    loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr,
1099    s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr
1100  )
1101  s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U)
1102
1103  XSDebug(s1_valid,
1104    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1105    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
1106
1107  // Pipeline
1108  // --------------------------------------------------------------------------------
1109  // stage 2
1110  // --------------------------------------------------------------------------------
1111  // s2: DCache resp
1112  val s2_valid  = RegInit(false.B)
1113  val s2_in     = Wire(new LqWriteBundle)
1114  val s2_out    = Wire(new LqWriteBundle)
1115  val s2_kill   = Wire(Bool())
1116  val s2_can_go = s3_ready
1117  val s2_fire   = s2_valid && !s2_kill && s2_can_go
1118  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
1119  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
1120  val s2_data_select  = genRdataOH(s2_out.uop)
1121  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(2, 0))
1122  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
1123  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
1124  val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire)
1125  val s2_nc_with_data = RegNext(s1_nc_with_data)
1126
1127  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
1128  s2_ready := !s2_valid || s2_kill || s3_ready
1129  when (s1_fire) { s2_valid := true.B }
1130  .elsewhen (s2_fire) { s2_valid := false.B }
1131  .elsewhen (s2_kill) { s2_valid := false.B }
1132  s2_in := RegEnable(s1_out, s1_fire)
1133
1134  val s2_pmp = WireInit(io.pmp)
1135
1136  val s2_prf    = s2_in.isPrefetch
1137  val s2_hw_prf = s2_in.isHWPrefetch
1138
1139  // exception that may cause load addr to be invalid / illegal
1140  // if such exception happen, that inst and its exception info
1141  // will be force writebacked to rob
1142  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
1143  val s2_actually_uncache = Pbmt.isPMA(s2_pbmt) && s2_pmp.mmio || s2_in.nc || s2_in.mmio
1144  when (!s2_in.delayedLoadError) {
1145    s2_exception_vec(loadAccessFault) := s2_vecActive && (
1146      s2_in.uop.exceptionVec(loadAccessFault) ||
1147      s2_pmp.ld ||
1148      s2_isvec && s2_actually_uncache && !s2_prf && !s2_in.tlbMiss ||
1149      io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable)
1150    )
1151  }
1152
1153  // soft prefetch will not trigger any exception (but ecc error interrupt may
1154  // be triggered)
1155  val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) ||
1156                                s2_in.uop.exceptionVec(breakPoint)
1157  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) {
1158    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
1159  }
1160  val s2_exception = s2_vecActive &&
1161                    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR)
1162  val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !s2_in.isvec &&
1163                     s2_exception_vec(loadAddrMisaligned) && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode
1164  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
1165  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward()
1166  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
1167
1168  // writeback access fault caused by ecc error / bus error
1169  // * ecc data error is slow to generate, so we will not use it until load stage 3
1170  // * in load stage 3, an extra signal io.load_error will be used to
1171  // * if pbmt =/= 0, mmio is up to pbmt; otherwise, it's up to pmp
1172  val s2_mmio = !s2_prf &&
1173    !s2_exception && !s2_in.tlbMiss &&
1174    Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_pmp.mmio)
1175  val s2_uncache = !s2_prf && !s2_exception && !s2_in.tlbMiss && s2_actually_uncache
1176
1177  val s2_full_fwd      = Wire(Bool())
1178  val s2_mem_amb       = s2_in.uop.storeSetHit &&
1179                         io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid)
1180
1181  val s2_tlb_miss      = s2_in.tlbMiss
1182  val s2_fwd_fail      = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid)
1183  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1184                         !s2_fwd_frm_d_chan_or_mshr &&
1185                         !s2_full_fwd && !s2_in.nc
1186
1187  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1188                         !s2_fwd_frm_d_chan_or_mshr &&
1189                         !s2_full_fwd && !s2_in.nc
1190
1191  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1192                         !s2_fwd_frm_d_chan_or_mshr &&
1193                         !s2_full_fwd && !s2_in.nc
1194
1195  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1196                        !s2_fwd_frm_d_chan_or_mshr &&
1197                        !s2_full_fwd && !s2_in.nc
1198
1199  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1200                         !io.lsq.ldld_nuke_query.req.ready
1201
1202  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1203                         !io.lsq.stld_nuke_query.req.ready
1204  // st-ld violation query
1205  //  NeedFastRecovery Valid when
1206  //  1. Fast recovery query request Valid.
1207  //  2. Load instruction is younger than requestors(store instructions).
1208  //  3. Physical address match.
1209  //  4. Data contains.
1210  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit)))
1211  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
1212    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1213    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
1214  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
1215                          io.stld_nuke_query(w).valid && // query valid
1216                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
1217                          s2_nuke_paddr_match(w) && // paddr match
1218                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1219                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1220
1221  val s2_cache_handled   = io.dcache.resp.bits.handled
1222
1223  //if it is NC with data, it should handle the replayed situation.
1224  //else s2_uncache will enter uncache buffer.
1225  val s2_troublem        = !s2_exception &&
1226                           (!s2_uncache || s2_nc_with_data) &&
1227                           !s2_prf &&
1228                           !s2_in.delayedLoadError
1229
1230  io.dcache.resp.ready  := true.B
1231  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_uncache || s2_prf)
1232  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
1233
1234  // fast replay require
1235  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1236  val s2_nuke_fast_rep   = !s2_mq_nack &&
1237                           !s2_dcache_miss &&
1238                           !s2_bank_conflict &&
1239                           !s2_wpu_pred_fail &&
1240                           !s2_rar_nack &&
1241                           !s2_raw_nack &&
1242                           s2_nuke
1243
1244  val s2_fast_rep = !s2_mem_amb &&
1245                    !s2_tlb_miss &&
1246                    !s2_fwd_fail &&
1247                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
1248                    s2_troublem
1249
1250  // need allocate new entry
1251  val s2_can_query = !s2_mem_amb &&
1252                     !s2_tlb_miss &&
1253                     !s2_fwd_fail &&
1254                     !s2_frm_mabuf &&
1255                     s2_troublem
1256
1257  val s2_data_fwded = s2_dcache_miss && s2_full_fwd
1258
1259  val s2_fwd_vp_match_invalid = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid || io.ubuffer.matchInvalid
1260  val s2_vp_match_fail = s2_fwd_vp_match_invalid && s2_troublem
1261  val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && (!s2_in.nc || s2_nc_with_data) && !s2_mis_align && !s2_exception // don't need to replay and is not a mmio\misalign no data
1262  val s2_safe_writeback = s2_exception || s2_safe_wakeup || s2_vp_match_fail
1263
1264  // ld-ld violation require
1265  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
1266  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
1267  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
1268  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1269  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1270  io.lsq.ldld_nuke_query.req.bits.is_nc := s2_nc_with_data
1271
1272  // st-ld violation require
1273  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
1274  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
1275  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
1276  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1277  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1278  io.lsq.stld_nuke_query.req.bits.is_nc := s2_nc_with_data
1279
1280  // merge forward result
1281  // lsq has higher priority than sbuffer
1282  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1283  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
1284  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
1285  // generate XLEN/8 Muxs
1286  for (i <- 0 until VLEN / 8) {
1287    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.ubuffer.forwardMask(i)
1288    s2_fwd_data(i) :=
1289      Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i),
1290      Mux(s2_nc_with_data, io.ubuffer.forwardData(i),
1291      io.sbuffer.forwardData(i)))
1292  }
1293
1294  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1295    s2_in.uop.pc,
1296    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
1297    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
1298  )
1299
1300  //
1301  s2_out                     := s2_in
1302  s2_out.uop.fpWen           := s2_in.uop.fpWen
1303  s2_out.nc                  := s2_in.nc
1304  s2_out.mmio                := s2_mmio
1305  s2_out.uop.flushPipe       := false.B
1306  s2_out.uop.exceptionVec    := s2_exception_vec
1307  s2_out.forwardMask         := s2_fwd_mask
1308  s2_out.forwardData         := s2_fwd_data
1309  s2_out.handledByMSHR       := s2_cache_handled
1310  s2_out.miss                := s2_dcache_miss && s2_troublem
1311  s2_out.feedbacked          := io.feedback_fast.valid
1312  s2_out.uop.vpu.vstart      := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew)
1313
1314  // Generate replay signal caused by:
1315  // * st-ld violation check
1316  // * tlb miss
1317  // * dcache replay
1318  // * forward data invalid
1319  // * dcache miss
1320  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1321  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1322  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1323  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1324  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
1325  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1326  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
1327  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
1328  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1329  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
1330  s2_out.rep_info.full_fwd        := s2_data_fwded
1331  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
1332  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
1333  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
1334  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
1335  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
1336  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1337  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1338  s2_out.rep_info.tlb_full        := io.tlb_hint.full
1339
1340  // if forward fail, replay this inst from fetch
1341  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
1342  // if ld-ld violation is detected, replay from this inst from fetch
1343  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
1344
1345  // to be removed
1346  io.feedback_fast.valid                 := false.B
1347  io.feedback_fast.bits.hit              := false.B
1348  io.feedback_fast.bits.flushState       := s2_in.ptwBack
1349  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
1350  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
1351  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
1352  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
1353  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
1354
1355  io.ldCancel.ld1Cancel := false.B
1356
1357  // fast wakeup
1358  val s1_fast_uop_valid = WireInit(false.B)
1359  s1_fast_uop_valid :=
1360    !io.dcache.s1_disable_fast_wakeup &&
1361    s1_valid &&
1362    !s1_kill &&
1363    !io.tlb.resp.bits.miss &&
1364    !io.lsq.forward.dataInvalidFast
1365  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_uncache && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
1366  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
1367
1368  //
1369  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
1370
1371  // RegNext prefetch train for better timing
1372  // ** Now, prefetch train is valid at load s3 **
1373  val s2_prefetch_train_valid = WireInit(false.B)
1374  s2_prefetch_train_valid              := s2_valid && !s2_actually_uncache && (!s2_in.tlbMiss || s2_hw_prf)
1375  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
1376  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
1377  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
1378  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
1379  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
1380  io.s1_prefetch_spec := s1_fire
1381  io.s2_prefetch_spec := s2_prefetch_train_valid
1382
1383  val s2_prefetch_train_l1_valid = WireInit(false.B)
1384  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_uncache
1385  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
1386  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
1387  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
1388  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
1389  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
1390  if (env.FPGAPlatform){
1391    io.dcache.s0_pc := DontCare
1392    io.dcache.s1_pc := DontCare
1393    io.dcache.s2_pc := DontCare
1394  }else{
1395    io.dcache.s0_pc := s0_out.uop.pc
1396    io.dcache.s1_pc := s1_out.uop.pc
1397    io.dcache.s2_pc := s2_out.uop.pc
1398  }
1399  io.dcache.s2_kill := s2_pmp.ld || s2_actually_uncache || s2_kill
1400
1401  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
1402  val s2_ld_valid_dup = RegInit(0.U(6.W))
1403  s2_ld_valid_dup := 0x0.U(6.W)
1404  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1405  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
1406  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1407
1408  // Pipeline
1409  // --------------------------------------------------------------------------------
1410  // stage 3
1411  // --------------------------------------------------------------------------------
1412  // writeback and update load queue
1413  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
1414  val s3_in           = RegEnable(s2_out, s2_fire)
1415  val s3_out          = Wire(Valid(new MemExuOutput))
1416  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
1417  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
1418  val s3_fast_rep     = Wire(Bool())
1419  val s3_nc_with_data = RegNext(s2_nc_with_data)
1420  val s3_troublem     = GatedValidRegNext(s2_troublem)
1421  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
1422  val s3_vecout       = Wire(new OnlyVecExuOutput)
1423  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
1424  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
1425  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
1426  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
1427  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
1428  val s3_mmio         = Wire(Valid(new MemExuOutput))
1429  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
1430  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
1431  val s3_dly_ld_err   =
1432      if (EnableAccurateLoadError) {
1433        io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
1434      } else {
1435        WireInit(false.B)
1436      }
1437  val s3_safe_wakeup  = RegEnable(s2_safe_wakeup, s2_fire)
1438  val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_dly_ld_err
1439  val s3_exception = RegEnable(s2_exception, s2_fire)
1440  val s3_mis_align = RegEnable(s2_mis_align, s2_fire)
1441  val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire)
1442  // TODO: Fix vector load merge buffer nack
1443  val s3_vec_mb_nack  = Wire(Bool())
1444  s3_vec_mb_nack     := false.B
1445  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
1446
1447  s3_ready := !s3_valid || s3_kill || io.ldout.ready
1448  s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B))
1449  s3_mmio.bits  := RegNextN(io.lsq.uncache.bits, 3)
1450
1451  // forwrad last beat
1452  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1453
1454  // s3 load fast replay
1455  io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect)
1456  io.fast_rep_out.bits := s3_in
1457
1458  io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_frm_mabuf && !s3_nc_with_data
1459  // TODO: check this --by hx
1460  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
1461  io.lsq.ldin.bits := s3_in
1462  io.lsq.ldin.bits.miss := s3_in.miss
1463
1464  // connect to misalignBuffer
1465  io.misalign_buf.valid := io.lsq.ldin.valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !io.lsq.ldin.bits.isvec
1466  io.misalign_buf.bits  := s3_in
1467
1468  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1469  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
1470  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
1471  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1472
1473  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1474  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1475  io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
1476
1477  val s3_vp_match_fail = GatedValidRegNext(s2_fwd_vp_match_invalid) && s3_troublem
1478  val s3_rep_frm_fetch = s3_vp_match_fail
1479  val s3_ldld_rep_inst =
1480      io.lsq.ldld_nuke_query.resp.valid &&
1481      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
1482      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
1483  val s3_flushPipe = s3_ldld_rep_inst
1484
1485  val s3_rep_info = WireInit(s3_in.rep_info)
1486  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
1487
1488  when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) {
1489    io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
1490  } .otherwise {
1491    io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
1492  }
1493
1494  // Int load, if hit, will be writebacked at s3
1495  s3_out.valid                := s3_valid && s3_safe_writeback
1496  s3_out.bits.uop             := s3_in.uop
1497  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen
1498  s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive
1499  s3_out.bits.uop.flushPipe   := false.B
1500  s3_out.bits.uop.replayInst  := false.B
1501  s3_out.bits.data            := s3_in.data
1502  s3_out.bits.isFromLoadUnit  := true.B
1503  s3_out.bits.debug.isMMIO    := s3_in.mmio
1504  s3_out.bits.debug.isNC      := s3_in.nc
1505  s3_out.bits.debug.isPerfCnt := false.B
1506  s3_out.bits.debug.paddr     := s3_in.paddr
1507  s3_out.bits.debug.vaddr     := s3_in.vaddr
1508
1509  // Vector load, writeback to merge buffer
1510  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
1511  s3_vecout.isvec             := s3_isvec
1512  s3_vecout.vecdata           := 0.U // Data will be assigned later
1513  s3_vecout.mask              := s3_in.mask
1514  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
1515  // s3_vecout.inner_idx         := s3_in.inner_idx
1516  // s3_vecout.rob_idx           := s3_in.rob_idx
1517  // s3_vecout.offset            := s3_in.offset
1518  s3_vecout.reg_offset        := s3_in.reg_offset
1519  s3_vecout.vecActive         := s3_vecActive
1520  s3_vecout.is_first_ele      := s3_in.is_first_ele
1521  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
1522  // s3_vecout.flowPtr           := s3_in.flowPtr
1523  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
1524  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1525  s3_vecout.trigger           := s3_in.uop.trigger
1526  s3_vecout.vstart            := s3_in.uop.vpu.vstart
1527  s3_vecout.vecTriggerMask    := s3_in.vecTriggerMask
1528  val s3_usSecondInv          = s3_in.usSecondInv
1529
1530  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception
1531  io.rollback.bits             := DontCare
1532  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
1533  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
1534  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
1535  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
1536  io.rollback.bits.level       := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter)
1537  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
1538  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1539  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1540
1541  io.lsq.ldin.bits.uop := s3_out.bits.uop
1542
1543  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep
1544  io.lsq.ldld_nuke_query.revoke := s3_revoke
1545  io.lsq.stld_nuke_query.revoke := s3_revoke
1546
1547  // feedback slow
1548  s3_fast_rep := RegNext(s2_fast_rep)
1549
1550  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1551                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1552                        !s3_in.feedbacked
1553
1554  // feedback: scalar load will send feedback to RS
1555  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
1556  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1557  io.feedback_slow.bits.hit              := !s3_rep_info.need_rep || io.lsq.ldin.ready
1558  io.feedback_slow.bits.flushState       := s3_in.ptwBack
1559  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
1560  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
1561  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
1562  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
1563  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1564
1565  // TODO: vector wakeup?
1566  io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && !s3_frm_mabuf
1567
1568  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits)
1569
1570  // data from load queue refill
1571  val s3_ld_raw_data_frm_mmio = RegNextN(io.lsq.ld_raw_data, 3)
1572  val s3_merged_data_frm_mmio = s3_ld_raw_data_frm_mmio.mergedData()
1573  val s3_picked_data_frm_mmio = LookupTree(s3_ld_raw_data_frm_mmio.addrOffset, List(
1574    "b000".U -> s3_merged_data_frm_mmio(63,  0),
1575    "b001".U -> s3_merged_data_frm_mmio(63,  8),
1576    "b010".U -> s3_merged_data_frm_mmio(63, 16),
1577    "b011".U -> s3_merged_data_frm_mmio(63, 24),
1578    "b100".U -> s3_merged_data_frm_mmio(63, 32),
1579    "b101".U -> s3_merged_data_frm_mmio(63, 40),
1580    "b110".U -> s3_merged_data_frm_mmio(63, 48),
1581    "b111".U -> s3_merged_data_frm_mmio(63, 56)
1582  ))
1583  val s3_ld_data_frm_mmio = rdataHelper(s3_ld_raw_data_frm_mmio.uop, s3_picked_data_frm_mmio)
1584
1585  /* data from pipe, which forward from respectively
1586   *  dcache hit: [D channel, mshr, sbuffer, sq]
1587   *  nc_with_data: [sq]
1588   */
1589
1590  val s2_ld_data_frm_nc = shiftDataToHigh(s2_out.paddr, s2_out.data)
1591
1592  val s3_ld_raw_data_frm_pipe = Wire(new LoadDataFromDcacheBundle)
1593  s3_ld_raw_data_frm_pipe.respDcacheData       := Mux(s2_nc_with_data, s2_ld_data_frm_nc, io.dcache.resp.bits.data)
1594  s3_ld_raw_data_frm_pipe.forward_D            := s2_fwd_frm_d_chan && !s2_nc_with_data
1595  s3_ld_raw_data_frm_pipe.forwardData_D        := s2_fwd_data_frm_d_chan
1596  s3_ld_raw_data_frm_pipe.forward_mshr         := s2_fwd_frm_mshr && !s2_nc_with_data
1597  s3_ld_raw_data_frm_pipe.forwardData_mshr     := s2_fwd_data_frm_mshr
1598  s3_ld_raw_data_frm_pipe.forward_result_valid := s2_fwd_data_valid
1599
1600  s3_ld_raw_data_frm_pipe.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
1601  s3_ld_raw_data_frm_pipe.forwardData          := RegEnable(s2_fwd_data, s2_valid)
1602  s3_ld_raw_data_frm_pipe.uop                  := RegEnable(s2_out.uop, s2_valid)
1603  s3_ld_raw_data_frm_pipe.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
1604
1605  val s3_merged_data_frm_tlD   = RegEnable(s3_ld_raw_data_frm_pipe.mergeTLData(), s2_valid)
1606  val s3_merged_data_frm_pipe  = s3_ld_raw_data_frm_pipe.mergeLsqFwdData(s3_merged_data_frm_tlD)
1607
1608  // duplicate reg for ldout and vecldout
1609  private val LdDataDup = 3
1610  require(LdDataDup >= 2)
1611  // truncate forward data and cache data to XLEN width to writeback
1612  val s3_fwd_mask_clip = VecInit(List.fill(LdDataDup)(
1613    RegEnable(Mux(
1614      s2_out.paddr(3),
1615      (s2_fwd_mask.asUInt)(VLEN / 8 - 1, 8),
1616      (s2_fwd_mask.asUInt)(7, 0)
1617    ).asTypeOf(Vec(XLEN / 8, Bool())), s2_valid)
1618  ))
1619  val s3_fwd_data_clip = VecInit(List.fill(LdDataDup)(
1620    RegEnable(Mux(
1621      s2_out.paddr(3),
1622      (s2_fwd_data.asUInt)(VLEN - 1, 64),
1623      (s2_fwd_data.asUInt)(63, 0)
1624    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
1625  ))
1626  val s3_merged_data_frm_tld_clip = VecInit(List.fill(LdDataDup)(
1627    RegEnable(Mux(
1628      s2_out.paddr(3),
1629      s3_ld_raw_data_frm_pipe.mergeTLData()(VLEN - 1, 64),
1630      s3_ld_raw_data_frm_pipe.mergeTLData()(63, 0)
1631    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
1632  ))
1633  val s3_merged_data_frm_pipe_clip = VecInit((0 until LdDataDup).map(i => {
1634    VecInit((0 until XLEN / 8).map(j =>
1635      Mux(s3_fwd_mask_clip(i)(j), s3_fwd_data_clip(i)(j), s3_merged_data_frm_tld_clip(i)(j))
1636    )).asUInt
1637  }))
1638
1639  val s3_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1640    VecInit(Seq(
1641      s3_merged_data_frm_pipe_clip(i)(63,    0),
1642      s3_merged_data_frm_pipe_clip(i)(63,    8),
1643      s3_merged_data_frm_pipe_clip(i)(63,   16),
1644      s3_merged_data_frm_pipe_clip(i)(63,   24),
1645      s3_merged_data_frm_pipe_clip(i)(63,   32),
1646      s3_merged_data_frm_pipe_clip(i)(63,   40),
1647      s3_merged_data_frm_pipe_clip(i)(63,   48),
1648      s3_merged_data_frm_pipe_clip(i)(63,   56),
1649    ))
1650  }))
1651  val s3_picked_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1652    Mux1H(s3_data_select_by_offset, s3_data_frm_pipe(i))
1653  }))
1654  val s3_ld_data_frm_pipe = newRdataHelper(s3_data_select, s3_picked_data_frm_pipe(0))
1655
1656  // FIXME: add 1 cycle delay ?
1657  // io.lsq.uncache.ready := !s3_valid
1658  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
1659  io.ldout.bits        := s3_ld_wb_meta
1660  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio)
1661
1662  io.ldout.valid       := (s3_mmio.valid ||
1663                          (s3_out.valid && !s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf))
1664  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1665  io.ldout.bits.isFromLoadUnit := true.B
1666  io.ldout.bits.uop.fuType := Mux(
1667                                  s3_valid && s3_isvec,
1668                                  FuType.vldu.U,
1669                                  FuType.ldu.U
1670  )
1671
1672  // TODO: check this --hx
1673  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
1674  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1675  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio)
1676  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
1677  //                         s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
1678
1679  // s3 load fast replay
1680  io.fast_rep_out.valid := s3_valid && s3_fast_rep
1681  io.fast_rep_out.bits := s3_in
1682  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1683
1684  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
1685
1686  // vector output
1687  io.vecldout.bits.alignedType := s3_vec_alignedType
1688  // vec feedback
1689  io.vecldout.bits.vecFeedback := vecFeedback
1690  // TODO: VLSU, uncache data logic
1691  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_pipe(1))
1692  io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_pipe, vecdata)
1693  io.vecldout.bits.isvec := s3_vecout.isvec
1694  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1695  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
1696  io.vecldout.bits.mask := s3_vecout.mask
1697  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1698  io.vecldout.bits.usSecondInv := s3_usSecondInv
1699  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1700  io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready
1701  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1702  io.vecldout.bits.trigger := s3_vecout.trigger
1703  io.vecldout.bits.flushState := DontCare
1704  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
1705  io.vecldout.bits.vaddr := s3_in.fullva
1706  io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt
1707  io.vecldout.bits.gpaddr := s3_in.gpaddr
1708  io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE
1709  io.vecldout.bits.mmio := DontCare
1710  io.vecldout.bits.vstart := s3_vecout.vstart
1711  io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask
1712  io.vecldout.bits.nc := DontCare
1713
1714  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec //||
1715  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
1716  // Now vector instruction don't support mmio.
1717    // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
1718    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1719
1720  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf
1721  io.misalign_ldout.bits      := io.lsq.ldin.bits
1722  io.misalign_ldout.bits.data := Mux(s3_in.is128bit, s3_merged_data_frm_pipe, s3_picked_data_frm_pipe(2))
1723
1724  // fast load to load forward
1725  if (EnableLoadToLoadForward) {
1726    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_in.nc && !s3_rep_info.need_rep
1727    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_pipe(127, 64), s3_merged_data_frm_pipe(63, 0))
1728    io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error
1729                                 s3_ldld_rep_inst ||
1730                                 s3_rep_frm_fetch
1731  } else {
1732    io.l2l_fwd_out.valid := false.B
1733    io.l2l_fwd_out.data := DontCare
1734    io.l2l_fwd_out.dly_ld_err := DontCare
1735  }
1736
1737  // s1
1738  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
1739  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
1740  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
1741  // s2
1742  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
1743  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
1744  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
1745  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
1746  // s3
1747  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
1748  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
1749  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
1750  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
1751  io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay
1752  io.debug_ls.replayCause := s3_rep_info.cause
1753  io.debug_ls.replayCnt := 1.U
1754
1755  // Topdown
1756  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
1757  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
1758  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
1759  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
1760  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
1761  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
1762  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
1763  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
1764
1765  // perf cnt
1766  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
1767  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1768  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1769  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1770  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1771  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1772  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1773  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
1774  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1775  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
1776  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
1777  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1778  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1779  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1780  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1781  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1782  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1783  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
1784  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
1785  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1786  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
1787  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
1788  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
1789
1790  XSPerfAccumulate("s1_in_valid",                  s1_valid)
1791  XSPerfAccumulate("s1_in_fire",                   s1_fire)
1792  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
1793  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
1794  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
1795  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1796  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
1797
1798  XSPerfAccumulate("s2_in_valid",                  s2_valid)
1799  XSPerfAccumulate("s2_in_fire",                   s2_fire)
1800  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1801  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1802  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1803  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1804  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1805  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1806  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1807  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
1808  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
1809  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
1810  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1811  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1812  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
1813  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1814  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1815  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1816  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
1817
1818  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
1819  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
1820  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
1821  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
1822  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
1823  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
1824  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
1825  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1826
1827  XSPerfAccumulate("nc_ld_writeback", io.ldout.valid && s3_nc_with_data)
1828  XSPerfAccumulate("nc_ld_exception", s3_valid && s3_nc_with_data && s3_in.uop.exceptionVec.reduce(_ || _))
1829  XSPerfAccumulate("nc_ldld_vio", s3_valid && s3_nc_with_data && s3_ldld_rep_inst)
1830  XSPerfAccumulate("nc_stld_vio", s3_valid && s3_nc_with_data && s3_in.rep_info.nuke)
1831  XSPerfAccumulate("nc_ldld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.rar_nack)
1832  XSPerfAccumulate("nc_stld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.raw_nack)
1833  XSPerfAccumulate("nc_stld_fwd", s3_valid && s3_nc_with_data && RegNext(s2_full_fwd))
1834  XSPerfAccumulate("nc_stld_fwdNotReady", s3_valid && s3_nc_with_data && RegNext(s2_mem_amb || s2_fwd_fail))
1835  XSPerfAccumulate("nc_stld_fwdAddrMismatch", s3_valid && s3_nc_with_data && s3_vp_match_fail)
1836
1837  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1838  // hardware performance counter
1839  val perfEvents = Seq(
1840    ("load_s0_in_fire         ", s0_fire                                                        ),
1841    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
1842    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
1843    ("load_s1_in_fire         ", s0_fire                                                        ),
1844    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
1845    ("load_s2_in_fire         ", s1_fire                                                        ),
1846    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1847  )
1848  generatePerfEvent()
1849
1850  when(io.ldout.fire){
1851    XSDebug("ldout %x\n", io.ldout.bits.uop.pc)
1852  }
1853  // end
1854}
1855