1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27import xiangshan.backend.fu.PMPRespBundle 28import xiangshan.backend.fu.FuConfig._ 29import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30import xiangshan.backend.rob.RobPtr 31import xiangshan.backend.ctrlblock.DebugLsInfoBundle 32import xiangshan.backend.fu.util.SdtrigExt 33 34import xiangshan.cache._ 35import xiangshan.cache.wpu.ReplayCarry 36import xiangshan.cache.mmu._ 37import xiangshan.mem.mdp._ 38 39class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 40 with HasDCacheParameters 41 with HasTlbConst 42{ 43 // mshr refill index 44 val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 45 // get full data from store queue and sbuffer 46 val full_fwd = Bool() 47 // wait for data from store inst's store queue index 48 val data_inv_sq_idx = new SqPtr 49 // wait for address from store queue index 50 val addr_inv_sq_idx = new SqPtr 51 // replay carry 52 val rep_carry = new ReplayCarry(nWays) 53 // data in last beat 54 val last_beat = Bool() 55 // replay cause 56 val cause = Vec(LoadReplayCauses.allCauses, Bool()) 57 // performance debug information 58 val debug = new PerfDebugInfo 59 // tlb hint 60 val tlb_id = UInt(log2Up(loadfiltersize).W) 61 val tlb_full = Bool() 62 63 // alias 64 def mem_amb = cause(LoadReplayCauses.C_MA) 65 def tlb_miss = cause(LoadReplayCauses.C_TM) 66 def fwd_fail = cause(LoadReplayCauses.C_FF) 67 def dcache_rep = cause(LoadReplayCauses.C_DR) 68 def dcache_miss = cause(LoadReplayCauses.C_DM) 69 def wpu_fail = cause(LoadReplayCauses.C_WF) 70 def bank_conflict = cause(LoadReplayCauses.C_BC) 71 def rar_nack = cause(LoadReplayCauses.C_RAR) 72 def raw_nack = cause(LoadReplayCauses.C_RAW) 73 def nuke = cause(LoadReplayCauses.C_NK) 74 def need_rep = cause.asUInt.orR 75} 76 77 78class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 79 val ldin = DecoupledIO(new LqWriteBundle) 80 val uncache = Flipped(DecoupledIO(new MemExuOutput)) 81 val ld_raw_data = Input(new LoadDataFromLQBundle) 82 val forward = new PipeLoadForwardQueryIO 83 val stld_nuke_query = new LoadNukeQueryIO 84 val ldld_nuke_query = new LoadNukeQueryIO 85 val trigger = Flipped(new LqTriggerIO) 86} 87 88class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 89 val valid = Bool() 90 val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 91 val dly_ld_err = Bool() 92} 93 94class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 95 val tdata2 = Input(UInt(64.W)) 96 val matchType = Input(UInt(2.W)) 97 val tEnable = Input(Bool()) // timing is calculated before this 98 val addrHit = Output(Bool()) 99} 100 101class LoadUnit(implicit p: Parameters) extends XSModule 102 with HasLoadHelper 103 with HasPerfEvents 104 with HasDCacheParameters 105 with HasCircularQueuePtrHelper 106 with HasVLSUParameters 107 with SdtrigExt 108{ 109 val io = IO(new Bundle() { 110 // control 111 val redirect = Flipped(ValidIO(new Redirect)) 112 val csrCtrl = Flipped(new CustomCSRCtrlIO) 113 114 // int issue path 115 val ldin = Flipped(Decoupled(new MemExuInput)) 116 val ldout = Decoupled(new MemExuOutput) 117 118 // vec issue path 119 val vecldin = Flipped(Decoupled(new VecPipeBundle)) 120 val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false)) 121 122 // data path 123 val tlb = new TlbRequestIO(2) 124 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 125 val dcache = new DCacheLoadIO 126 val sbuffer = new LoadForwardQueryIO 127 val lsq = new LoadToLsqIO 128 val tl_d_channel = Input(new DcacheToLduForwardIO) 129 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 130 // val refill = Flipped(ValidIO(new Refill)) 131 val l2_hint = Input(Valid(new L2ToL1Hint)) 132 val tlb_hint = Flipped(new TlbHintReq) 133 // fast wakeup 134 // TODO: implement vector fast wakeup 135 val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 136 137 // trigger 138 val trigger = Vec(TriggerNum, new LoadUnitTriggerIO) 139 140 // prefetch 141 val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 142 val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 143 // speculative for gated control 144 val s1_prefetch_spec = Output(Bool()) 145 val s2_prefetch_spec = Output(Bool()) 146 147 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 148 val canAcceptLowConfPrefetch = Output(Bool()) 149 val canAcceptHighConfPrefetch = Output(Bool()) 150 151 // IfetchPrefetch 152 val IfetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle) 153 154 // load to load fast path 155 val l2l_fwd_in = Input(new LoadToLoadIO) 156 val l2l_fwd_out = Output(new LoadToLoadIO) 157 158 val ld_fast_match = Input(Bool()) 159 val ld_fast_fuOpType = Input(UInt()) 160 val ld_fast_imm = Input(UInt(12.W)) 161 162 // rs feedback 163 val wakeup = ValidIO(new DynInst) 164 val feedback_fast = ValidIO(new RSFeedback) // stage 2 165 val feedback_slow = ValidIO(new RSFeedback) // stage 3 166 val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 167 168 // load ecc error 169 val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 170 171 // schedule error query 172 val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 173 174 // queue-based replay 175 val replay = Flipped(Decoupled(new LsPipelineBundle)) 176 val lq_rep_full = Input(Bool()) 177 178 // misc 179 val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 180 181 // Load fast replay path 182 val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 183 val fast_rep_out = Decoupled(new LqWriteBundle) 184 185 // Load RAR rollback 186 val rollback = Valid(new Redirect) 187 188 // perf 189 val debug_ls = Output(new DebugLsInfoBundle) 190 val lsTopdownInfo = Output(new LsTopdownInfo) 191 val correctMissTrain = Input(Bool()) 192 }) 193 194 val s1_ready, s2_ready, s3_ready = WireInit(false.B) 195 196 // Pipeline 197 // -------------------------------------------------------------------------------- 198 // stage 0 199 // -------------------------------------------------------------------------------- 200 // generate addr, use addr to query DCache and DTLB 201 val s0_valid = Wire(Bool()) 202 val s0_mmio_select = Wire(Bool()) 203 val s0_kill = Wire(Bool()) 204 val s0_can_go = s1_ready 205 val s0_fire = s0_valid && s0_can_go 206 val s0_mmio_fire = s0_mmio_select && s0_can_go 207 val s0_out = Wire(new LqWriteBundle) 208 val s0_tlb_vaddr = Wire(UInt(VAddrBits.W)) 209 val s0_dcache_vaddr = Wire(UInt(VAddrBits.W)) 210 211 // flow source bundle 212 class FlowSource extends Bundle { 213 val vaddr = UInt(VAddrBits.W) 214 val mask = UInt((VLEN/8).W) 215 val uop = new DynInst 216 val try_l2l = Bool() 217 val has_rob_entry = Bool() 218 val rep_carry = new ReplayCarry(nWays) 219 val mshrid = UInt(log2Up(cfg.nMissEntries).W) 220 val isFirstIssue = Bool() 221 val fast_rep = Bool() 222 val ld_rep = Bool() 223 val l2l_fwd = Bool() 224 val prf = Bool() 225 val prf_rd = Bool() 226 val prf_wr = Bool() 227 val prf_i = Bool() 228 val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 229 val hlv = Bool() 230 val hlvx = Bool() 231 // Record the issue port idx of load issue queue. This signal is used by load cancel. 232 val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 233 // vec only 234 val isvec = Bool() 235 val is128bit = Bool() 236 val uop_unit_stride_fof = Bool() 237 val reg_offset = UInt(vOffsetBits.W) 238 val vecActive = Bool() // 1: vector active element or scala mem operation, 0: vector not active element 239 val is_first_ele = Bool() 240 // val flowPtr = new VlflowPtr 241 val usSecondInv = Bool() 242 val mbIndex = UInt(vlmBindexBits.W) 243 val elemIdx = UInt(elemIdxBits.W) 244 val elemIdxInsideVd = UInt(elemIdxBits.W) 245 val alignedType = UInt(alignTypeBits.W) 246 } 247 val s0_sel_src = Wire(new FlowSource) 248 249 // load flow select/gen 250 // src0: super load replayed by LSQ (cache miss replay) (io.replay) 251 // src1: fast load replay (io.fast_rep_in) 252 // src2: mmio (io.lsq.uncache) 253 // src3: load replayed by LSQ (io.replay) 254 // src4: hardware prefetch from prefetchor (high confidence) (io.prefetch) 255 // NOTE: Now vec/int loads are sent from same RS 256 // A vec load will be splited into multiple uops, 257 // so as long as one uop is issued, 258 // the other uops should have higher priority 259 // src5: vec read from RS (io.vecldin) 260 // src6: int read / software prefetch first issue from RS (io.in) 261 // src7: load try pointchaising when no issued or replayed load (io.fastpath) 262 // src8: hardware prefetch from prefetchor (high confidence) (io.prefetch) 263 // priority: high to low 264 val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 265 val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 266 val s0_ld_fast_rep_valid = io.fast_rep_in.valid 267 val s0_ld_mmio_valid = io.lsq.uncache.valid 268 val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 269 val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 270 val s0_vec_iss_valid = io.vecldin.valid 271 val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 272 val s0_l2l_fwd_valid = io.l2l_fwd_in.valid 273 val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 274 dontTouch(s0_super_ld_rep_valid) 275 dontTouch(s0_ld_fast_rep_valid) 276 dontTouch(s0_ld_mmio_valid) 277 dontTouch(s0_ld_rep_valid) 278 dontTouch(s0_high_conf_prf_valid) 279 dontTouch(s0_vec_iss_valid) 280 dontTouch(s0_int_iss_valid) 281 dontTouch(s0_l2l_fwd_valid) 282 dontTouch(s0_low_conf_prf_valid) 283 284 // load flow source ready 285 val s0_super_ld_rep_ready = WireInit(true.B) 286 val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 287 val s0_ld_mmio_ready = !s0_super_ld_rep_valid && 288 !s0_ld_fast_rep_valid 289 val s0_ld_rep_ready = !s0_super_ld_rep_valid && 290 !s0_ld_fast_rep_valid && 291 !s0_ld_mmio_valid 292 val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 293 !s0_ld_fast_rep_valid && 294 !s0_ld_mmio_valid && 295 !s0_ld_rep_valid 296 297 val s0_vec_iss_ready = !s0_super_ld_rep_valid && 298 !s0_ld_fast_rep_valid && 299 !s0_ld_mmio_valid && 300 !s0_ld_rep_valid && 301 !s0_high_conf_prf_valid 302 303 val s0_int_iss_ready = !s0_super_ld_rep_valid && 304 !s0_ld_fast_rep_valid && 305 !s0_ld_mmio_valid && 306 !s0_ld_rep_valid && 307 !s0_high_conf_prf_valid && 308 !s0_vec_iss_valid 309 310 val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 311 !s0_ld_fast_rep_valid && 312 !s0_ld_mmio_valid && 313 !s0_ld_rep_valid && 314 !s0_high_conf_prf_valid && 315 !s0_int_iss_valid && 316 !s0_vec_iss_valid 317 318 val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 319 !s0_ld_fast_rep_valid && 320 !s0_ld_mmio_valid && 321 !s0_ld_rep_valid && 322 !s0_high_conf_prf_valid && 323 !s0_int_iss_valid && 324 !s0_vec_iss_valid && 325 !s0_l2l_fwd_valid 326 dontTouch(s0_super_ld_rep_ready) 327 dontTouch(s0_ld_fast_rep_ready) 328 dontTouch(s0_ld_mmio_ready) 329 dontTouch(s0_ld_rep_ready) 330 dontTouch(s0_high_conf_prf_ready) 331 dontTouch(s0_vec_iss_ready) 332 dontTouch(s0_int_iss_ready) 333 dontTouch(s0_l2l_fwd_ready) 334 dontTouch(s0_low_conf_prf_ready) 335 336 // load flow source select (OH) 337 val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 338 val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 339 val s0_ld_mmio_select = s0_ld_mmio_valid && s0_ld_mmio_ready 340 val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 341 val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 342 s0_low_conf_prf_ready && s0_low_conf_prf_valid 343 val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 344 val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 345 val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 346 dontTouch(s0_super_ld_rep_select) 347 dontTouch(s0_ld_fast_rep_select) 348 dontTouch(s0_ld_mmio_select) 349 dontTouch(s0_ld_rep_select) 350 dontTouch(s0_hw_prf_select) 351 dontTouch(s0_vec_iss_select) 352 dontTouch(s0_int_iss_select) 353 dontTouch(s0_l2l_fwd_select) 354 355 s0_valid := (s0_super_ld_rep_valid || 356 s0_ld_fast_rep_valid || 357 s0_ld_rep_valid || 358 s0_high_conf_prf_valid || 359 s0_vec_iss_valid || 360 s0_int_iss_valid || 361 s0_l2l_fwd_valid || 362 s0_low_conf_prf_valid) && !s0_ld_mmio_select && io.dcache.req.ready && !s0_kill 363 364 s0_mmio_select := s0_ld_mmio_select && !s0_kill 365 366 // which is S0's out is ready and dcache is ready 367 val s0_try_ptr_chasing = s0_l2l_fwd_select 368 val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 369 val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 370 val s0_ptr_chasing_canceled = WireInit(false.B) 371 s0_kill := s0_ptr_chasing_canceled 372 373 // prefetch related ctrl signal 374 io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready && io.dcache.req.ready 375 io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready && io.dcache.req.ready 376 377 // query DTLB 378 io.tlb.req.valid := s0_valid && !s0_hw_prf_select && !s0_sel_src.prf_i // if is hardware prefetch, don't send valid to tlb, but need no_translate 379 io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 380 Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 381 TlbCmd.read 382 ) 383 io.tlb.req.bits.vaddr := s0_tlb_vaddr 384 io.tlb.req.bits.hyperinst := s0_sel_src.hlv 385 io.tlb.req.bits.hlvx := s0_sel_src.hlvx 386 io.tlb.req.bits.size := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType)) 387 io.tlb.req.bits.kill := s0_kill 388 io.tlb.req.bits.memidx.is_ld := true.B 389 io.tlb.req.bits.memidx.is_st := false.B 390 io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 391 io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 392 io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated, need this signal for pmp check 393 io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 394 io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 395 396 // query DCache 397 io.dcache.req.valid := s0_valid && !s0_sel_src.prf_i 398 io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 399 MemoryOpConstants.M_PFR, 400 Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 401 ) 402 io.dcache.req.bits.vaddr := s0_dcache_vaddr 403 io.dcache.req.bits.mask := s0_sel_src.mask 404 io.dcache.req.bits.data := DontCare 405 io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 406 io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 407 io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 408 io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 409 io.dcache.req.bits.id := DontCare // TODO: update cache meta 410 io.dcache.req.bits.lqIdx := s0_sel_src.uop.lqIdx 411 io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 412 io.dcache.is128Req := s0_sel_src.is128bit 413 414 // load flow priority mux 415 def fromNullSource(): FlowSource = { 416 val out = WireInit(0.U.asTypeOf(new FlowSource)) 417 out 418 } 419 420 def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 421 val out = WireInit(0.U.asTypeOf(new FlowSource)) 422 out.mask := src.mask 423 out.uop := src.uop 424 out.try_l2l := false.B 425 out.has_rob_entry := src.hasROBEntry 426 out.rep_carry := src.rep_info.rep_carry 427 out.mshrid := src.rep_info.mshr_id 428 out.isFirstIssue := false.B 429 out.fast_rep := true.B 430 out.ld_rep := src.isLoadReplay 431 out.l2l_fwd := false.B 432 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 433 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 434 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 435 out.prf_i := false.B 436 out.sched_idx := src.schedIndex 437 out.isvec := src.isvec 438 out.is128bit := src.is128bit 439 out.uop_unit_stride_fof := src.uop_unit_stride_fof 440 out.reg_offset := src.reg_offset 441 out.vecActive := src.vecActive 442 out.is_first_ele := src.is_first_ele 443 out.usSecondInv := src.usSecondInv 444 out.mbIndex := src.mbIndex 445 out.elemIdx := src.elemIdx 446 out.elemIdxInsideVd := src.elemIdxInsideVd 447 out.alignedType := src.alignedType 448 out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 449 out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 450 out 451 } 452 453 // TODO: implement vector mmio 454 def fromMmioSource(src: MemExuOutput) = { 455 val out = WireInit(0.U.asTypeOf(new FlowSource)) 456 out.mask := 0.U 457 out.uop := src.uop 458 out.try_l2l := false.B 459 out.has_rob_entry := false.B 460 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 461 out.mshrid := 0.U 462 out.isFirstIssue := false.B 463 out.fast_rep := false.B 464 out.ld_rep := false.B 465 out.l2l_fwd := false.B 466 out.prf := false.B 467 out.prf_rd := false.B 468 out.prf_wr := false.B 469 out.prf_i := false.B 470 out.sched_idx := 0.U 471 out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 472 out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 473 out.vecActive := true.B 474 out 475 } 476 477 def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 478 val out = WireInit(0.U.asTypeOf(new FlowSource)) 479 out.mask := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0))) 480 out.uop := src.uop 481 out.try_l2l := false.B 482 out.has_rob_entry := true.B 483 out.rep_carry := src.replayCarry 484 out.mshrid := src.mshrid 485 out.isFirstIssue := false.B 486 out.fast_rep := false.B 487 out.ld_rep := true.B 488 out.l2l_fwd := false.B 489 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 490 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 491 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 492 out.prf_i := false.B 493 out.sched_idx := src.schedIndex 494 out.isvec := src.isvec 495 out.is128bit := src.is128bit 496 out.uop_unit_stride_fof := src.uop_unit_stride_fof 497 out.reg_offset := src.reg_offset 498 out.vecActive := src.vecActive 499 out.is_first_ele := src.is_first_ele 500 out.usSecondInv := src.usSecondInv 501 out.mbIndex := src.mbIndex 502 out.elemIdx := src.elemIdx 503 out.elemIdxInsideVd := src.elemIdxInsideVd 504 out.alignedType := src.alignedType 505 out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 506 out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 507 out 508 } 509 510 // TODO: implement vector prefetch 511 def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 512 val out = WireInit(0.U.asTypeOf(new FlowSource)) 513 out.mask := 0.U 514 out.uop := DontCare 515 out.try_l2l := false.B 516 out.has_rob_entry := false.B 517 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 518 out.mshrid := 0.U 519 out.isFirstIssue := false.B 520 out.fast_rep := false.B 521 out.ld_rep := false.B 522 out.l2l_fwd := false.B 523 out.prf := true.B 524 out.prf_rd := !src.is_store 525 out.prf_wr := src.is_store 526 out.prf_i := false.B 527 out.sched_idx := 0.U 528 out 529 } 530 531 def fromVecIssueSource(src: VecPipeBundle): FlowSource = { 532 val out = WireInit(0.U.asTypeOf(new FlowSource)) 533 out.mask := src.mask 534 out.uop := src.uop 535 out.try_l2l := false.B 536 out.has_rob_entry := true.B 537 // TODO: VLSU, implement replay carry 538 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 539 out.mshrid := 0.U 540 // TODO: VLSU, implement first issue 541// out.isFirstIssue := src.isFirstIssue 542 out.fast_rep := false.B 543 out.ld_rep := false.B 544 out.l2l_fwd := false.B 545 out.prf := false.B 546 out.prf_rd := false.B 547 out.prf_wr := false.B 548 out.prf_i := false.B 549 out.sched_idx := 0.U 550 // Vector load interface 551 out.isvec := true.B 552 // vector loads only access a single element at a time, so 128-bit path is not used for now 553 out.is128bit := is128Bit(src.alignedType) 554 out.uop_unit_stride_fof := src.uop_unit_stride_fof 555 // out.rob_idx_valid := src.rob_idx_valid 556 // out.inner_idx := src.inner_idx 557 // out.rob_idx := src.rob_idx 558 out.reg_offset := src.reg_offset 559 // out.offset := src.offset 560 out.vecActive := src.vecActive 561 out.is_first_ele := src.is_first_ele 562 // out.flowPtr := src.flowPtr 563 out.usSecondInv := src.usSecondInv 564 out.mbIndex := src.mBIndex 565 out.elemIdx := src.elemIdx 566 out.elemIdxInsideVd := src.elemIdxInsideVd 567 out.alignedType := src.alignedType 568 out.hlv := false.B 569 out.hlvx := false.B 570 out 571 } 572 573 def fromIntIssueSource(src: MemExuInput): FlowSource = { 574 val out = WireInit(0.U.asTypeOf(new FlowSource)) 575 val addr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 576 out.mask := genVWmask(addr, src.uop.fuOpType(1,0)) 577 out.uop := src.uop 578 out.try_l2l := false.B 579 out.has_rob_entry := true.B 580 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 581 out.mshrid := 0.U 582 out.isFirstIssue := true.B 583 out.fast_rep := false.B 584 out.ld_rep := false.B 585 out.l2l_fwd := false.B 586 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 587 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 588 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 589 out.prf_i := src.uop.fuOpType === LSUOpType.prefetch_i 590 out.sched_idx := 0.U 591 out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 592 out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 593 out.vecActive := true.B // true for scala load 594 out 595 } 596 597 // TODO: implement vector l2l 598 def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 599 val out = WireInit(0.U.asTypeOf(new FlowSource)) 600 out.mask := genVWmask(0.U, LSUOpType.ld) 601 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 602 // Assume the pointer chasing is always ld. 603 out.uop.fuOpType := LSUOpType.ld 604 out.try_l2l := true.B 605 // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing 606 // because these signals will be updated in S1 607 out.has_rob_entry := false.B 608 out.mshrid := 0.U 609 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 610 out.isFirstIssue := true.B 611 out.fast_rep := false.B 612 out.ld_rep := false.B 613 out.l2l_fwd := true.B 614 out.prf := false.B 615 out.prf_rd := false.B 616 out.prf_wr := false.B 617 out.prf_i := false.B 618 out.sched_idx := 0.U 619 out.hlv := LSUOpType.isHlv(out.uop.fuOpType) 620 out.hlvx := LSUOpType.isHlvx(out.uop.fuOpType) 621 out 622 } 623 624 // set default 625 val s0_src_selector = Seq( 626 s0_super_ld_rep_valid, 627 s0_ld_fast_rep_valid, 628 s0_ld_mmio_valid, 629 s0_ld_rep_valid, 630 s0_high_conf_prf_valid, 631 s0_vec_iss_valid, 632 s0_int_iss_valid, 633 (if (EnableLoadToLoadForward) s0_l2l_fwd_valid else false.B), 634 s0_low_conf_prf_valid 635 ) 636 val s0_src_format = Seq( 637 fromNormalReplaySource(io.replay.bits), 638 fromFastReplaySource(io.fast_rep_in.bits), 639 fromMmioSource(io.lsq.uncache.bits), 640 fromNormalReplaySource(io.replay.bits), 641 fromPrefetchSource(io.prefetch_req.bits), 642 fromVecIssueSource(io.vecldin.bits), 643 fromIntIssueSource(io.ldin.bits), 644 (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()), 645 fromPrefetchSource(io.prefetch_req.bits) 646 ) 647 s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 648 649 val s0_addr_selector = Seq( 650 s0_super_ld_rep_valid, 651 s0_ld_fast_rep_valid, 652 s0_ld_rep_valid, 653 s0_vec_iss_valid, 654 s0_int_iss_valid, 655 (if (EnableLoadToLoadForward) s0_l2l_fwd_valid else false.B), 656 ) 657 val s0_addr_format = Seq( 658 io.replay.bits.vaddr, 659 io.fast_rep_in.bits.vaddr, 660 io.replay.bits.vaddr, 661 io.vecldin.bits.vaddr, 662 io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits), 663 (if (EnableLoadToLoadForward) Cat(io.l2l_fwd_in.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) else 0.U(VAddrBits.W)), 664 ) 665 s0_tlb_vaddr := ParallelPriorityMux(s0_addr_selector, s0_addr_format) 666 s0_dcache_vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(), s0_tlb_vaddr) 667 668 // address align check 669 val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List( 670 "b00".U -> true.B, //b 671 "b01".U -> (s0_dcache_vaddr(0) === 0.U), //h 672 "b10".U -> (s0_dcache_vaddr(1, 0) === 0.U), //w 673 "b11".U -> (s0_dcache_vaddr(2, 0) === 0.U) //d 674 )) 675 XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!") 676 677 // accept load flow if dcache ready (tlb is always ready) 678 // TODO: prefetch need writeback to loadQueueFlag 679 s0_out := DontCare 680 s0_out.vaddr := s0_dcache_vaddr 681 s0_out.mask := s0_sel_src.mask 682 s0_out.uop := s0_sel_src.uop 683 s0_out.isFirstIssue := s0_sel_src.isFirstIssue 684 s0_out.hasROBEntry := s0_sel_src.has_rob_entry 685 s0_out.isPrefetch := s0_sel_src.prf 686 s0_out.isHWPrefetch := s0_hw_prf_select 687 s0_out.isFastReplay := s0_sel_src.fast_rep 688 s0_out.isLoadReplay := s0_sel_src.ld_rep 689 s0_out.isFastPath := s0_sel_src.l2l_fwd 690 s0_out.mshrid := s0_sel_src.mshrid 691 s0_out.isvec := s0_sel_src.isvec 692 s0_out.is128bit := s0_sel_src.is128bit 693 s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 694 s0_out.paddr := io.prefetch_req.bits.paddr // only for prefetch 695 // s0_out.rob_idx_valid := s0_rob_idx_valid 696 // s0_out.inner_idx := s0_inner_idx 697 // s0_out.rob_idx := s0_rob_idx 698 s0_out.reg_offset := s0_sel_src.reg_offset 699 // s0_out.offset := s0_offset 700 s0_out.vecActive := s0_sel_src.vecActive 701 s0_out.usSecondInv := s0_sel_src.usSecondInv 702 s0_out.is_first_ele := s0_sel_src.is_first_ele 703 s0_out.elemIdx := s0_sel_src.elemIdx 704 s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd 705 s0_out.alignedType := s0_sel_src.alignedType 706 s0_out.mbIndex := s0_sel_src.mbIndex 707 // s0_out.flowPtr := s0_sel_src.flowPtr 708 s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_sel_src.vecActive 709 s0_out.forward_tlDchannel := s0_super_ld_rep_select 710 when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 711 s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 712 }.otherwise{ 713 s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 714 } 715 s0_out.schedIndex := s0_sel_src.sched_idx 716 717 // load fast replay 718 io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 719 720 // mmio 721 io.lsq.uncache.ready := s0_mmio_fire 722 723 // load flow source ready 724 // cache missed load has highest priority 725 // always accept cache missed load flow from load replay queue 726 io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 727 728 // accept load flow from rs when: 729 // 1) there is no lsq-replayed load 730 // 2) there is no fast replayed load 731 // 3) there is no high confidence prefetch request 732 io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_vec_iss_ready 733 io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_int_iss_ready 734 735 // for hw prefetch load flow feedback, to be added later 736 // io.prefetch_in.ready := s0_hw_prf_select 737 738 // dcache replacement extra info 739 // TODO: should prefetch load update replacement? 740 io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 741 742 // load wakeup 743 // TODO: vector load wakeup? 744 val s0_wakeup_selector = Seq( 745 s0_super_ld_rep_valid, 746 s0_ld_fast_rep_valid, 747 s0_mmio_fire, 748 s0_ld_rep_valid, 749 s0_int_iss_valid 750 ) 751 val s0_wakeup_format = Seq( 752 io.replay.bits.uop, 753 io.fast_rep_in.bits.uop, 754 io.lsq.uncache.bits.uop, 755 io.replay.bits.uop, 756 io.ldin.bits.uop, 757 ) 758 val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format) 759 io.wakeup.valid := !s0_sel_src.isvec && s0_fire && (s0_super_ld_rep_valid || s0_ld_fast_rep_valid || s0_ld_rep_valid || (s0_int_iss_valid && !s0_sel_src.prf) && !s0_vec_iss_valid && !s0_high_conf_prf_valid) || s0_mmio_fire 760 io.wakeup.bits := s0_wakeup_uop 761 762 // prefetch.i(Zicbop) 763 io.IfetchPrefetch.valid := s0_int_iss_valid && s0_sel_src.prf_i 764 io.IfetchPrefetch.bits.vaddr := s0_out.vaddr 765 766 XSDebug(io.dcache.req.fire, 767 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n" 768 ) 769 XSDebug(s0_valid, 770 p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 771 p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 772 773 // Pipeline 774 // -------------------------------------------------------------------------------- 775 // stage 1 776 // -------------------------------------------------------------------------------- 777 // TLB resp (send paddr to dcache) 778 val s1_valid = RegInit(false.B) 779 val s1_in = Wire(new LqWriteBundle) 780 val s1_out = Wire(new LqWriteBundle) 781 val s1_kill = Wire(Bool()) 782 val s1_can_go = s2_ready 783 val s1_fire = s1_valid && !s1_kill && s1_can_go 784 val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 785 786 s1_ready := !s1_valid || s1_kill || s2_ready 787 when (s0_fire) { s1_valid := true.B } 788 .elsewhen (s1_fire) { s1_valid := false.B } 789 .elsewhen (s1_kill) { s1_valid := false.B } 790 s1_in := RegEnable(s0_out, s0_fire) 791 792 val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay 793 val s1_fast_rep_dly_err = RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay 794 val s1_l2l_fwd_dly_err = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath 795 val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 796 val s1_vaddr_hi = Wire(UInt()) 797 val s1_vaddr_lo = Wire(UInt()) 798 val s1_vaddr = Wire(UInt()) 799 val s1_paddr_dup_lsu = Wire(UInt()) 800 val s1_gpaddr_dup_lsu = Wire(UInt()) 801 val s1_paddr_dup_dcache = Wire(UInt()) 802 val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 803 val s1_tlb_miss = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid 804 val s1_prf = s1_in.isPrefetch 805 val s1_hw_prf = s1_in.isHWPrefetch 806 val s1_sw_prf = s1_prf && !s1_hw_prf 807 val s1_tlb_memidx = io.tlb.resp.bits.memidx 808 809 s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 810 s1_vaddr_lo := s1_in.vaddr(5, 0) 811 s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 812 s1_paddr_dup_lsu := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.paddr(0)) 813 s1_paddr_dup_dcache := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.paddr(1)) 814 s1_gpaddr_dup_lsu := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.gpaddr(0)) 815 816 when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 817 // printf("load idx = %d\n", s1_tlb_memidx.idx) 818 s1_out.uop.debugInfo.tlbRespTime := GTimer() 819 } 820 821 io.tlb.req_kill := s1_kill || s1_dly_err 822 io.tlb.req.bits.pmp_addr := s1_in.paddr 823 io.tlb.resp.ready := true.B 824 825 io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 826 io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 827 io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 828 829 // store to load forwarding 830 io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 831 io.sbuffer.vaddr := s1_vaddr 832 io.sbuffer.paddr := s1_paddr_dup_lsu 833 io.sbuffer.uop := s1_in.uop 834 io.sbuffer.sqIdx := s1_in.uop.sqIdx 835 io.sbuffer.mask := s1_in.mask 836 io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 837 838 io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 839 io.lsq.forward.vaddr := s1_vaddr 840 io.lsq.forward.paddr := s1_paddr_dup_lsu 841 io.lsq.forward.uop := s1_in.uop 842 io.lsq.forward.sqIdx := s1_in.uop.sqIdx 843 io.lsq.forward.sqIdxMask := 0.U 844 io.lsq.forward.mask := s1_in.mask 845 io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 846 847 // st-ld violation query 848 // if store unit is 128-bits memory access, need match 128-bit 849 private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit))) 850 val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s, 851 s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 852 s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 853 val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 854 io.stld_nuke_query(w).valid && // query valid 855 isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 856 s1_nuke_paddr_match(w) && // paddr match 857 (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 858 })).asUInt.orR && !s1_tlb_miss 859 860 s1_out := s1_in 861 s1_out.vaddr := s1_vaddr 862 s1_out.paddr := s1_paddr_dup_lsu 863 s1_out.gpaddr := s1_gpaddr_dup_lsu 864 s1_out.tlbMiss := s1_tlb_miss 865 s1_out.ptwBack := io.tlb.resp.bits.ptwBack 866 s1_out.rep_info.debug := s1_in.uop.debugInfo 867 s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 868 s1_out.delayedLoadError := s1_dly_err 869 870 when (!s1_dly_err) { 871 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 872 // af & pf exception were modified 873 s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss 874 s1_out.uop.exceptionVec(loadGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss 875 s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss 876 } .otherwise { 877 s1_out.uop.exceptionVec(loadPageFault) := false.B 878 s1_out.uop.exceptionVec(loadGuestPageFault) := false.B 879 s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 880 s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_vecActive 881 } 882 883 // pointer chasing 884 val s1_try_ptr_chasing = GatedValidRegNext(s0_do_try_ptr_chasing, false.B) 885 val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 886 val s1_fu_op_type_not_ld = WireInit(false.B) 887 val s1_not_fast_match = WireInit(false.B) 888 val s1_addr_mismatch = WireInit(false.B) 889 val s1_addr_misaligned = WireInit(false.B) 890 val s1_fast_mismatch = WireInit(false.B) 891 val s1_ptr_chasing_canceled = WireInit(false.B) 892 val s1_cancel_ptr_chasing = WireInit(false.B) 893 894 val s1_redirect_reg = Wire(Valid(new Redirect)) 895 s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid) 896 s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid) 897 898 s1_kill := s1_fast_rep_dly_kill || 899 s1_cancel_ptr_chasing || 900 s1_in.uop.robIdx.needFlush(io.redirect) || 901 (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) || 902 RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid) 903 904 if (EnableLoadToLoadForward) { 905 // Sometimes, we need to cancel the load-load forwarding. 906 // These can be put at S0 if timing is bad at S1. 907 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 908 s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 909 RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 910 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 911 s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 912 s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 913 // Case 2: this load-load uop is cancelled 914 s1_ptr_chasing_canceled := !io.ldin.valid 915 // Case 3: fast mismatch 916 s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 917 918 when (s1_try_ptr_chasing) { 919 s1_cancel_ptr_chasing := s1_addr_mismatch || 920 s1_addr_misaligned || 921 s1_fu_op_type_not_ld || 922 s1_ptr_chasing_canceled || 923 s1_fast_mismatch 924 925 s1_in.uop := io.ldin.bits.uop 926 s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 927 s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 928 s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 929 s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 930 931 // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 932 s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 933 s1_in.uop.debugInfo.tlbRespTime := GTimer() 934 } 935 when (!s1_cancel_ptr_chasing) { 936 s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire && !(s0_high_conf_prf_valid && io.canAcceptHighConfPrefetch) 937 when (s1_try_ptr_chasing) { 938 io.ldin.ready := true.B 939 } 940 } 941 } 942 943 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 944 val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire) 945 // to enable load-load, sqIdxMask must be calculated based on ldin.uop 946 // If the timing here is not OK, load-load forwarding has to be disabled. 947 // Or we calculate sqIdxMask at RS?? 948 io.lsq.forward.sqIdxMask := s1_sqIdx_mask 949 if (EnableLoadToLoadForward) { 950 when (s1_try_ptr_chasing) { 951 io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 952 } 953 } 954 955 io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 956 io.forward_mshr.mshrid := s1_out.mshrid 957 io.forward_mshr.paddr := s1_out.paddr 958 959 XSDebug(s1_valid, 960 p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 961 p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 962 963 // Pipeline 964 // -------------------------------------------------------------------------------- 965 // stage 2 966 // -------------------------------------------------------------------------------- 967 // s2: DCache resp 968 val s2_valid = RegInit(false.B) 969 val s2_in = Wire(new LqWriteBundle) 970 val s2_out = Wire(new LqWriteBundle) 971 val s2_kill = Wire(Bool()) 972 val s2_can_go = s3_ready 973 val s2_fire = s2_valid && !s2_kill && s2_can_go 974 val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 975 val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 976 val s2_data_select = genRdataOH(s2_out.uop) 977 val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(3, 0)) 978 979 s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 980 s2_ready := !s2_valid || s2_kill || s3_ready 981 when (s1_fire) { s2_valid := true.B } 982 .elsewhen (s2_fire) { s2_valid := false.B } 983 .elsewhen (s2_kill) { s2_valid := false.B } 984 s2_in := RegEnable(s1_out, s1_fire) 985 986 val s2_pmp = WireInit(io.pmp) 987 988 val s2_prf = s2_in.isPrefetch 989 val s2_hw_prf = s2_in.isHWPrefetch 990 991 // exception that may cause load addr to be invalid / illegal 992 // if such exception happen, that inst and its exception info 993 // will be force writebacked to rob 994 val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 995 when (!s2_in.delayedLoadError) { 996 s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || 997 s2_pmp.ld || 998 s2_isvec && s2_pmp.mmio && !s2_prf && !s2_in.tlbMiss || 999 (io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable)) 1000 ) && s2_vecActive 1001 } 1002 1003 // soft prefetch will not trigger any exception (but ecc error interrupt may 1004 // be triggered) 1005 when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss)) { 1006 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 1007 } 1008 val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_vecActive 1009 1010 val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 1011 val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 1012 val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 1013 1014 // writeback access fault caused by ecc error / bus error 1015 // * ecc data error is slow to generate, so we will not use it until load stage 3 1016 // * in load stage 3, an extra signal io.load_error will be used to 1017 val s2_actually_mmio = s2_pmp.mmio 1018 val s2_mmio = !s2_prf && 1019 s2_actually_mmio && 1020 !s2_exception && 1021 !s2_in.tlbMiss 1022 1023 val s2_full_fwd = Wire(Bool()) 1024 val s2_mem_amb = s2_in.uop.storeSetHit && 1025 io.lsq.forward.addrInvalid 1026 1027 val s2_tlb_miss = s2_in.tlbMiss 1028 val s2_fwd_fail = io.lsq.forward.dataInvalid 1029 val s2_dcache_miss = io.dcache.resp.bits.miss && 1030 !s2_fwd_frm_d_chan_or_mshr && 1031 !s2_full_fwd 1032 1033 val s2_mq_nack = io.dcache.s2_mq_nack && 1034 !s2_fwd_frm_d_chan_or_mshr && 1035 !s2_full_fwd 1036 1037 val s2_bank_conflict = io.dcache.s2_bank_conflict && 1038 !s2_fwd_frm_d_chan_or_mshr && 1039 !s2_full_fwd 1040 1041 val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 1042 !s2_fwd_frm_d_chan_or_mshr && 1043 !s2_full_fwd 1044 1045 val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 1046 !io.lsq.ldld_nuke_query.req.ready 1047 1048 val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 1049 !io.lsq.stld_nuke_query.req.ready 1050 // st-ld violation query 1051 // NeedFastRecovery Valid when 1052 // 1. Fast recovery query request Valid. 1053 // 2. Load instruction is younger than requestors(store instructions). 1054 // 3. Physical address match. 1055 // 4. Data contains. 1056 private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit))) 1057 val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s, 1058 s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 1059 s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 1060 val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 1061 io.stld_nuke_query(w).valid && // query valid 1062 isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 1063 s2_nuke_paddr_match(w) && // paddr match 1064 (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1065 })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 1066 1067 val s2_cache_handled = io.dcache.resp.bits.handled 1068 val s2_cache_tag_error = GatedValidRegNext(io.csrCtrl.cache_error_enable) && 1069 io.dcache.resp.bits.tag_error 1070 1071 val s2_troublem = !s2_exception && 1072 !s2_mmio && 1073 !s2_prf && 1074 !s2_in.delayedLoadError 1075 1076 io.dcache.resp.ready := true.B 1077 val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf) 1078 assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 1079 1080 // fast replay require 1081 val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 1082 val s2_nuke_fast_rep = !s2_mq_nack && 1083 !s2_dcache_miss && 1084 !s2_bank_conflict && 1085 !s2_wpu_pred_fail && 1086 !s2_rar_nack && 1087 !s2_raw_nack && 1088 s2_nuke 1089 1090 val s2_fast_rep = !s2_mem_amb && 1091 !s2_tlb_miss && 1092 !s2_fwd_fail && 1093 (s2_dcache_fast_rep || s2_nuke_fast_rep) && 1094 s2_troublem 1095 1096 // need allocate new entry 1097 val s2_can_query = !s2_mem_amb && 1098 !s2_tlb_miss && 1099 !s2_fwd_fail && 1100 s2_troublem 1101 1102 val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 1103 1104 // ld-ld violation require 1105 io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 1106 io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 1107 io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 1108 io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 1109 io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 1110 1111 // st-ld violation require 1112 io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 1113 io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 1114 io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 1115 io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 1116 io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 1117 1118 // merge forward result 1119 // lsq has higher priority than sbuffer 1120 val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 1121 val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 1122 s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 1123 // generate XLEN/8 Muxs 1124 for (i <- 0 until VLEN / 8) { 1125 s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) 1126 s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i)) 1127 } 1128 1129 XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 1130 s2_in.uop.pc, 1131 io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 1132 s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 1133 ) 1134 1135 // 1136 s2_out := s2_in 1137 s2_out.data := 0.U // data will be generated in load s3 1138 s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 1139 s2_out.mmio := s2_mmio 1140 s2_out.uop.flushPipe := false.B 1141 s2_out.uop.exceptionVec := s2_exception_vec 1142 s2_out.forwardMask := s2_fwd_mask 1143 s2_out.forwardData := s2_fwd_data 1144 s2_out.handledByMSHR := s2_cache_handled 1145 s2_out.miss := s2_dcache_miss && s2_troublem 1146 s2_out.feedbacked := io.feedback_fast.valid 1147 1148 // Generate replay signal caused by: 1149 // * st-ld violation check 1150 // * tlb miss 1151 // * dcache replay 1152 // * forward data invalid 1153 // * dcache miss 1154 s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1155 s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1156 s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1157 s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1158 s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 1159 s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1160 s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 1161 s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 1162 s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1163 s2_out.rep_info.nuke := s2_nuke && s2_troublem 1164 s2_out.rep_info.full_fwd := s2_data_fwded 1165 s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 1166 s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 1167 s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 1168 s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 1169 s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 1170 s2_out.rep_info.debug := s2_in.uop.debugInfo 1171 s2_out.rep_info.tlb_id := io.tlb_hint.id 1172 s2_out.rep_info.tlb_full := io.tlb_hint.full 1173 1174 // if forward fail, replay this inst from fetch 1175 val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 1176 // if ld-ld violation is detected, replay from this inst from fetch 1177 val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 1178 1179 // to be removed 1180 io.feedback_fast.valid := false.B 1181 io.feedback_fast.bits.hit := false.B 1182 io.feedback_fast.bits.flushState := s2_in.ptwBack 1183 io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 1184 io.feedback_fast.bits.sqIdx := s2_in.uop.sqIdx 1185 io.feedback_fast.bits.lqIdx := s2_in.uop.lqIdx 1186 io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 1187 io.feedback_fast.bits.dataInvalidSqIdx := DontCare 1188 1189 io.ldCancel.ld1Cancel := false.B 1190 1191 // fast wakeup 1192 val s1_fast_uop_valid = WireInit(false.B) 1193 s1_fast_uop_valid := 1194 !io.dcache.s1_disable_fast_wakeup && 1195 s1_valid && 1196 !s1_kill && 1197 !io.tlb.resp.bits.miss && 1198 !io.lsq.forward.dataInvalidFast 1199 io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio && !(s2_prf && !s2_hw_prf)) && !s2_isvec 1200 io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid) 1201 1202 // 1203 io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 1204 1205 // RegNext prefetch train for better timing 1206 // ** Now, prefetch train is valid at load s3 ** 1207 val s2_prefetch_train_valid = WireInit(false.B) 1208 s2_prefetch_train_valid := s2_valid && !s2_actually_mmio && (!s2_in.tlbMiss || s2_hw_prf) 1209 io.prefetch_train.valid := GatedValidRegNext(s2_prefetch_train_valid) 1210 io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid) 1211 io.prefetch_train.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict? 1212 io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid) 1213 io.prefetch_train.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid) 1214 io.s1_prefetch_spec := s1_fire 1215 io.s2_prefetch_spec := s2_prefetch_train_valid 1216 1217 val s2_prefetch_train_l1_valid = WireInit(false.B) 1218 s2_prefetch_train_l1_valid := s2_valid && !s2_actually_mmio 1219 io.prefetch_train_l1.valid := GatedValidRegNext(s2_prefetch_train_l1_valid) 1220 io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid) 1221 io.prefetch_train_l1.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid) 1222 io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid) 1223 io.prefetch_train_l1.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid) 1224 if (env.FPGAPlatform){ 1225 io.dcache.s0_pc := DontCare 1226 io.dcache.s1_pc := DontCare 1227 io.dcache.s2_pc := DontCare 1228 }else{ 1229 io.dcache.s0_pc := s0_out.uop.pc 1230 io.dcache.s1_pc := s1_out.uop.pc 1231 io.dcache.s2_pc := s2_out.uop.pc 1232 } 1233 io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 1234 1235 val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 1236 val s2_ld_valid_dup = RegInit(0.U(6.W)) 1237 s2_ld_valid_dup := 0x0.U(6.W) 1238 when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1239 when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 1240 assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1241 1242 // Pipeline 1243 // -------------------------------------------------------------------------------- 1244 // stage 3 1245 // -------------------------------------------------------------------------------- 1246 // writeback and update load queue 1247 val s3_valid = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 1248 val s3_in = RegEnable(s2_out, s2_fire) 1249 val s3_out = Wire(Valid(new MemExuOutput)) 1250 val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 1251 val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 1252 val s3_fast_rep = Wire(Bool()) 1253 val s3_troublem = GatedValidRegNext(s2_troublem) 1254 val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 1255 val s3_vecout = Wire(new OnlyVecExuOutput) 1256 val s3_vecActive = RegEnable(s2_out.vecActive, true.B, s2_fire) 1257 val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 1258 val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire) 1259 val s3_vec_mBIndex = RegEnable(s2_out.mbIndex, s2_fire) 1260 val s3_mmio = Wire(Valid(new MemExuOutput)) 1261 val s3_data_select = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire) 1262 val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire) 1263 // TODO: Fix vector load merge buffer nack 1264 val s3_vec_mb_nack = Wire(Bool()) 1265 s3_vec_mb_nack := false.B 1266 XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!") 1267 1268 s3_ready := !s3_valid || s3_kill || io.ldout.ready 1269 s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B)) 1270 s3_mmio.bits := RegNextN(io.lsq.uncache.bits, 3) 1271 1272 // forwrad last beat 1273 val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1274 val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1275 val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR) 1276 val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || !io.dcache.req.ready 1277 1278 // s3 load fast replay 1279 io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) 1280 io.fast_rep_out.bits := s3_in 1281 1282 io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked 1283 // TODO: check this --by hx 1284 // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 1285 io.lsq.ldin.bits := s3_in 1286 io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1287 1288 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1289 io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 1290 io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 1291 io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1292 1293 val s3_dly_ld_err = 1294 if (EnableAccurateLoadError) { 1295 io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem 1296 } else { 1297 WireInit(false.B) 1298 } 1299 io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1300 io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1301 io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1302 1303 val s3_vp_match_fail = GatedValidRegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 1304 val s3_rep_frm_fetch = s3_vp_match_fail 1305 val s3_ldld_rep_inst = 1306 io.lsq.ldld_nuke_query.resp.valid && 1307 io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1308 GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable) 1309 val s3_flushPipe = s3_ldld_rep_inst 1310 1311 val s3_rep_info = WireInit(s3_in.rep_info) 1312 s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid 1313 val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1314 1315 val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1316 when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) { 1317 io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1318 } .otherwise { 1319 io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1320 } 1321 1322 // Int load, if hit, will be writebacked at s3 1323 s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 1324 s3_out.bits.uop := s3_in.uop 1325 s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive 1326 s3_out.bits.uop.flushPipe := false.B 1327 s3_out.bits.uop.replayInst := s3_rep_frm_fetch || s3_flushPipe 1328 s3_out.bits.data := s3_in.data 1329 s3_out.bits.debug.isMMIO := s3_in.mmio 1330 s3_out.bits.debug.isPerfCnt := false.B 1331 s3_out.bits.debug.paddr := s3_in.paddr 1332 s3_out.bits.debug.vaddr := s3_in.vaddr 1333 1334 // Vector load, writeback to merge buffer 1335 // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback 1336 s3_vecout.isvec := s3_isvec 1337 s3_vecout.vecdata := 0.U // Data will be assigned later 1338 s3_vecout.mask := s3_in.mask 1339 // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 1340 // s3_vecout.inner_idx := s3_in.inner_idx 1341 // s3_vecout.rob_idx := s3_in.rob_idx 1342 // s3_vecout.offset := s3_in.offset 1343 s3_vecout.reg_offset := s3_in.reg_offset 1344 s3_vecout.vecActive := s3_vecActive 1345 s3_vecout.is_first_ele := s3_in.is_first_ele 1346 // s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 1347 // s3_vecout.flowPtr := s3_in.flowPtr 1348 s3_vecout.elemIdx := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO: 1349 s3_vecout.elemIdxInsideVd := s3_in.elemIdxInsideVd 1350 val s3_usSecondInv = s3_in.usSecondInv 1351 1352 io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception 1353 io.rollback.bits := DontCare 1354 io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 1355 io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 1356 io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 1357 io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 1358 io.rollback.bits.level := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter) 1359 io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 1360 io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1361 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1362 1363 io.lsq.ldin.bits.uop := s3_out.bits.uop 1364 1365 val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 1366 io.lsq.ldld_nuke_query.revoke := s3_revoke 1367 io.lsq.stld_nuke_query.revoke := s3_revoke 1368 1369 // feedback slow 1370 s3_fast_rep := GatedValidRegNext(s2_fast_rep) 1371 1372 val s3_fb_no_waiting = !s3_in.isLoadReplay && 1373 (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1374 !s3_in.feedbacked 1375 1376 // feedback: scalar load will send feedback to RS 1377 // vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops 1378 io.feedback_slow.valid := s3_valid && s3_fb_no_waiting && !s3_isvec 1379 io.feedback_slow.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 1380 io.feedback_slow.bits.flushState := s3_in.ptwBack 1381 io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 1382 io.feedback_slow.bits.sqIdx := s3_in.uop.sqIdx 1383 io.feedback_slow.bits.lqIdx := s3_in.uop.lqIdx 1384 io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 1385 io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1386 1387 io.ldCancel.ld2Cancel := s3_valid && ( 1388 io.lsq.ldin.bits.rep_info.need_rep || // exe fail or 1389 s3_in.mmio // is mmio 1390 ) && !s3_isvec 1391 1392 val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits) 1393 1394 // data from load queue refill 1395 val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3) 1396 val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 1397 val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 1398 "b000".U -> s3_merged_data_frm_uncache(63, 0), 1399 "b001".U -> s3_merged_data_frm_uncache(63, 8), 1400 "b010".U -> s3_merged_data_frm_uncache(63, 16), 1401 "b011".U -> s3_merged_data_frm_uncache(63, 24), 1402 "b100".U -> s3_merged_data_frm_uncache(63, 32), 1403 "b101".U -> s3_merged_data_frm_uncache(63, 40), 1404 "b110".U -> s3_merged_data_frm_uncache(63, 48), 1405 "b111".U -> s3_merged_data_frm_uncache(63, 56) 1406 )) 1407 val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1408 1409 // data from dcache hit 1410 val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 1411 s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 1412 s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 1413 s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 1414 s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1415 s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1416 s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid 1417 s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 1418 s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid) 1419 s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 1420 s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1421 1422 val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 1423 val s3_data_frm_cache = Seq( 1424 s3_merged_data_frm_cache(63, 0), 1425 s3_merged_data_frm_cache(63, 8), 1426 s3_merged_data_frm_cache(63, 16), 1427 s3_merged_data_frm_cache(63, 24), 1428 s3_merged_data_frm_cache(63, 32), 1429 s3_merged_data_frm_cache(63, 40), 1430 s3_merged_data_frm_cache(63, 48), 1431 s3_merged_data_frm_cache(63, 56), 1432 s3_merged_data_frm_cache(127, 64), 1433 s3_merged_data_frm_cache(127, 72), 1434 s3_merged_data_frm_cache(127, 80), 1435 s3_merged_data_frm_cache(127, 88), 1436 s3_merged_data_frm_cache(127, 96), 1437 s3_merged_data_frm_cache(127, 104), 1438 s3_merged_data_frm_cache(127, 112), 1439 s3_merged_data_frm_cache(127, 120) 1440 ) 1441 val s3_picked_data_frm_cache = Mux1H(s3_data_select_by_offset, s3_data_frm_cache) 1442 val s3_ld_data_frm_cache = newRdataHelper(s3_data_select, s3_picked_data_frm_cache) 1443 1444 // FIXME: add 1 cycle delay ? 1445 // io.lsq.uncache.ready := !s3_valid 1446 val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1447 io.ldout.bits := s3_ld_wb_meta 1448 io.ldout.bits.data := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1449 io.ldout.valid := (s3_out.valid && !s3_vecout.isvec || (s3_mmio.valid && !s3_valid)) 1450 io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg) 1451 1452 // TODO: check this --hx 1453 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec || 1454 // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1455 // io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1456 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 1457 // s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 1458 1459 // s3 load fast replay 1460 io.fast_rep_out.valid := s3_valid && s3_fast_rep 1461 io.fast_rep_out.bits := s3_in 1462 io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 1463 1464 val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec 1465 1466 // vector output 1467 io.vecldout.bits.alignedType := s3_vec_alignedType 1468 // vec feedback 1469 io.vecldout.bits.vecFeedback := vecFeedback 1470 // TODO: VLSU, uncache data logic 1471 val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache) 1472 io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata) 1473 io.vecldout.bits.isvec := s3_vecout.isvec 1474 io.vecldout.bits.elemIdx := s3_vecout.elemIdx 1475 io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd 1476 io.vecldout.bits.mask := s3_vecout.mask 1477 io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset 1478 io.vecldout.bits.usSecondInv := s3_usSecondInv 1479 io.vecldout.bits.mBIndex := s3_vec_mBIndex 1480 io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 1481 io.vecldout.bits.sourceType := RSFeedbackType.lrqFull 1482 io.vecldout.bits.flushState := DontCare 1483 io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg) 1484 io.vecldout.bits.vaddr := s3_in.vaddr 1485 io.vecldout.bits.mmio := DontCare 1486 1487 io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec || 1488 // TODO: check this, why !io.lsq.uncache.bits.isVls before? 1489 io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls 1490 //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1491 1492 // fast load to load forward 1493 if (EnableLoadToLoadForward) { 1494 io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep 1495 io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0)) 1496 io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error 1497 s3_ldld_rep_inst || 1498 s3_rep_frm_fetch 1499 } else { 1500 io.l2l_fwd_out.valid := false.B 1501 io.l2l_fwd_out.data := DontCare 1502 io.l2l_fwd_out.dly_ld_err := DontCare 1503 } 1504 1505 // trigger 1506 val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 1507 val hit_ld_addr_trig_hit_vec = Wire(Vec(TriggerNum, Bool())) 1508 val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1509 (0 until TriggerNum).map{i => { 1510 val tdata2 = GatedRegNext(io.trigger(i).tdata2) 1511 val matchType = RegNext(io.trigger(i).matchType) 1512 val tEnable = RegNext(io.trigger(i).tEnable) 1513 1514 hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegEnable(s2_out.vaddr, 0.U, s2_valid), tdata2, matchType, tEnable) 1515 io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 1516 }} 1517 io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1518 1519 // s1 1520 io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 1521 io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled 1522 io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue 1523 // s2 1524 io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value 1525 io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict) 1526 io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue 1527 io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail 1528 // s3 1529 io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value 1530 io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled 1531 io.debug_ls.s3_isReplayRS := RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit) 1532 io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep 1533 io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay 1534 io.debug_ls.replayCause := s3_rep_info.cause 1535 io.debug_ls.replayCnt := 1.U 1536 1537 // Topdown 1538 io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 1539 io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 1540 io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 1541 io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 1542 io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 1543 io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 1544 io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 1545 io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 1546 1547 // perf cnt 1548 XSPerfAccumulate("s0_in_valid", io.ldin.valid) 1549 XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1550 XSPerfAccumulate("s0_vecin_valid", io.vecldin.valid) 1551 XSPerfAccumulate("s0_vecin_block", io.vecldin.valid && !io.vecldin.fire) 1552 XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 1553 XSPerfAccumulate("s0_lsq_replay_issue", io.replay.fire) 1554 XSPerfAccumulate("s0_lsq_replay_vecissue", io.replay.fire && io.replay.bits.isvec) 1555 XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 1556 XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 1557 XSPerfAccumulate("s0_fast_replay_vecissue", io.fast_rep_in.fire && io.fast_rep_in.bits.isvec) 1558 XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 1559 XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1560 XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1561 XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1562 XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1563 XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1564 XSPerfAccumulate("s0_vec_addr_vlen_aligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U) 1565 XSPerfAccumulate("s0_vec_addr_vlen_unaligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U) 1566 XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 1567 XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1568 XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_int_iss_select) 1569 XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 1570 XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 1571 1572 XSPerfAccumulate("s1_in_valid", s1_valid) 1573 XSPerfAccumulate("s1_in_fire", s1_fire) 1574 XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 1575 XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 1576 XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 1577 XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1578 XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 1579 1580 XSPerfAccumulate("s2_in_valid", s2_valid) 1581 XSPerfAccumulate("s2_in_fire", s2_fire) 1582 XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1583 XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1584 XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1585 XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1586 XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1587 XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1588 XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1589 XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 1590 XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 1591 XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1592 XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1593 XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1594 XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1595 XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1596 XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1597 XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1598 XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 1599 1600 XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 1601 1602 XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 1603 XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 1604 XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 1605 XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 1606 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 1607 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 1608 XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 1609 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1610 1611 // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1612 // hardware performance counter 1613 val perfEvents = Seq( 1614 ("load_s0_in_fire ", s0_fire ), 1615 ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 1616 ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 1617 ("load_s1_in_fire ", s0_fire ), 1618 ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 1619 ("load_s2_in_fire ", s1_fire ), 1620 ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1621 ) 1622 generatePerfEvent() 1623 1624 when(io.ldout.fire){ 1625 XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1626 } 1627 // end 1628}