xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LoadQueue.scala (revision dfcfec8968d5ba89d1fba6a357ac425ee52d2851)
1package xiangshan.mem
2
3import chisel3._
4import chisel3.util._
5import freechips.rocketchip.tile.HasFPUParameters
6import utils._
7import xiangshan._
8import xiangshan.cache._
9import xiangshan.cache.{DCacheLineIO, DCacheWordIO, MemoryOpConstants, TlbRequestIO}
10import xiangshan.backend.LSUOpType
11import xiangshan.mem._
12import xiangshan.backend.roq.RoqPtr
13import xiangshan.backend.fu.HasExceptionNO
14
15
16class LqPtr extends CircularQueuePtr(LqPtr.LoadQueueSize) { }
17
18object LqPtr extends HasXSParameter {
19  def apply(f: Bool, v: UInt): LqPtr = {
20    val ptr = Wire(new LqPtr)
21    ptr.flag := f
22    ptr.value := v
23    ptr
24  }
25}
26
27trait HasLoadHelper { this: XSModule =>
28  def rdataHelper(uop: MicroOp, rdata: UInt): UInt = {
29    val fpWen = uop.ctrl.fpWen
30    LookupTree(uop.ctrl.fuOpType, List(
31      LSUOpType.lb   -> SignExt(rdata(7, 0) , XLEN),
32      LSUOpType.lh   -> SignExt(rdata(15, 0), XLEN),
33      LSUOpType.lw   -> Mux(fpWen, rdata, SignExt(rdata(31, 0), XLEN)),
34      LSUOpType.ld   -> Mux(fpWen, rdata, SignExt(rdata(63, 0), XLEN)),
35      LSUOpType.lbu  -> ZeroExt(rdata(7, 0) , XLEN),
36      LSUOpType.lhu  -> ZeroExt(rdata(15, 0), XLEN),
37      LSUOpType.lwu  -> ZeroExt(rdata(31, 0), XLEN),
38    ))
39  }
40
41  def fpRdataHelper(uop: MicroOp, rdata: UInt): UInt = {
42    LookupTree(uop.ctrl.fuOpType, List(
43      LSUOpType.lw   -> recode(rdata(31, 0), S),
44      LSUOpType.ld   -> recode(rdata(63, 0), D)
45    ))
46  }
47}
48
49class LqEnqIO extends XSBundle {
50  val canAccept = Output(Bool())
51  val sqCanAccept = Input(Bool())
52  val needAlloc = Vec(RenameWidth, Input(Bool()))
53  val req = Vec(RenameWidth, Flipped(ValidIO(new MicroOp)))
54  val resp = Vec(RenameWidth, Output(new LqPtr))
55}
56
57// Load Queue
58class LoadQueue extends XSModule
59  with HasDCacheParameters
60  with HasCircularQueuePtrHelper
61  with HasLoadHelper
62  with HasExceptionNO
63{
64  val io = IO(new Bundle() {
65    val enq = new LqEnqIO
66    val brqRedirect = Input(Valid(new Redirect))
67    val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle)))
68    val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
69    val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load
70    val load_s1 = Vec(LoadPipelineWidth, Flipped(new LoadForwardQueryIO))
71    val commits = Flipped(new RoqCommitIO)
72    val rollback = Output(Valid(new Redirect)) // replay now starts from load instead of store
73    val dcache = Flipped(ValidIO(new Refill))
74    val uncache = new DCacheWordIO
75    val roqDeqPtr = Input(new RoqPtr)
76    val exceptionAddr = new ExceptionAddrIO
77  })
78
79  val uop = Reg(Vec(LoadQueueSize, new MicroOp))
80  // val data = Reg(Vec(LoadQueueSize, new LsRoqEntry))
81  val dataModule = Module(new LoadQueueData(LoadQueueSize, wbNumRead = LoadPipelineWidth, wbNumWrite = LoadPipelineWidth))
82  dataModule.io := DontCare
83  val vaddrModule = Module(new AsyncDataModuleTemplate(UInt(VAddrBits.W), LoadQueueSize, numRead = 1, numWrite = LoadPipelineWidth))
84  vaddrModule.io := DontCare
85  val allocated = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // lq entry has been allocated
86  val datavalid = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // data is valid
87  val writebacked = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // inst has been writebacked to CDB
88  val commited = Reg(Vec(LoadQueueSize, Bool())) // inst has been writebacked to CDB
89  val miss = Reg(Vec(LoadQueueSize, Bool())) // load inst missed, waiting for miss queue to accept miss request
90  // val listening = Reg(Vec(LoadQueueSize, Bool())) // waiting for refill result
91  val pending = Reg(Vec(LoadQueueSize, Bool())) // mmio pending: inst is an mmio inst, it will not be executed until it reachs the end of roq
92
93  val debug_mmio = Reg(Vec(LoadQueueSize, Bool())) // mmio: inst is an mmio inst
94
95  val enqPtrExt = RegInit(VecInit((0 until RenameWidth).map(_.U.asTypeOf(new LqPtr))))
96  val deqPtrExt = RegInit(0.U.asTypeOf(new LqPtr))
97  val deqPtrExtNext = Wire(new LqPtr)
98  val validCounter = RegInit(0.U(log2Ceil(LoadQueueSize + 1).W))
99  val allowEnqueue = RegInit(true.B)
100
101  val enqPtr = enqPtrExt(0).value
102  val deqPtr = deqPtrExt.value
103  val sameFlag = enqPtrExt(0).flag === deqPtrExt.flag
104  val isEmpty = enqPtr === deqPtr && sameFlag
105  val isFull = enqPtr === deqPtr && !sameFlag
106  val allowIn = !isFull
107
108  val loadCommit = (0 until CommitWidth).map(i => io.commits.valid(i) && !io.commits.isWalk && io.commits.info(i).commitType === CommitType.LOAD)
109  val mcommitIdx = (0 until CommitWidth).map(i => io.commits.info(i).lqIdx.value)
110
111  val deqMask = UIntToMask(deqPtr, LoadQueueSize)
112  val enqMask = UIntToMask(enqPtr, LoadQueueSize)
113
114  /**
115    * Enqueue at dispatch
116    *
117    * Currently, LoadQueue only allows enqueue when #emptyEntries > RenameWidth(EnqWidth)
118    */
119  io.enq.canAccept := allowEnqueue
120
121  for (i <- 0 until RenameWidth) {
122    val offset = if (i == 0) 0.U else PopCount(io.enq.needAlloc.take(i))
123    val lqIdx = enqPtrExt(offset)
124    val index = lqIdx.value
125    when (io.enq.req(i).valid && io.enq.canAccept && io.enq.sqCanAccept && !io.brqRedirect.valid) {
126      uop(index) := io.enq.req(i).bits
127      allocated(index) := true.B
128      datavalid(index) := false.B
129      writebacked(index) := false.B
130      commited(index) := false.B
131      miss(index) := false.B
132      // listening(index) := false.B
133      pending(index) := false.B
134    }
135    io.enq.resp(i) := lqIdx
136  }
137  XSDebug(p"(ready, valid): ${io.enq.canAccept}, ${Binary(Cat(io.enq.req.map(_.valid)))}\n")
138
139  /**
140    * Writeback load from load units
141    *
142    * Most load instructions writeback to regfile at the same time.
143    * However,
144    *   (1) For an mmio instruction with exceptions, it writes back to ROB immediately.
145    *   (2) For an mmio instruction without exceptions, it does not write back.
146    * The mmio instruction will be sent to lower level when it reaches ROB's head.
147    * After uncache response, it will write back through arbiter with loadUnit.
148    *   (3) For cache misses, it is marked miss and sent to dcache later.
149    * After cache refills, it will write back through arbiter with loadUnit.
150    */
151  for (i <- 0 until LoadPipelineWidth) {
152    dataModule.io.wb.wen(i) := false.B
153    vaddrModule.io.wen(i) := false.B
154    when(io.loadIn(i).fire()) {
155      when(io.loadIn(i).bits.miss) {
156        XSInfo(io.loadIn(i).valid, "load miss write to lq idx %d pc 0x%x vaddr %x paddr %x data %x mask %x forwardData %x forwardMask: %x mmio %x\n",
157          io.loadIn(i).bits.uop.lqIdx.asUInt,
158          io.loadIn(i).bits.uop.cf.pc,
159          io.loadIn(i).bits.vaddr,
160          io.loadIn(i).bits.paddr,
161          io.loadIn(i).bits.data,
162          io.loadIn(i).bits.mask,
163          io.loadIn(i).bits.forwardData.asUInt,
164          io.loadIn(i).bits.forwardMask.asUInt,
165          io.loadIn(i).bits.mmio
166        )
167      }.otherwise {
168        XSInfo(io.loadIn(i).valid, "load hit write to cbd lqidx %d pc 0x%x vaddr %x paddr %x data %x mask %x forwardData %x forwardMask: %x mmio %x\n",
169        io.loadIn(i).bits.uop.lqIdx.asUInt,
170        io.loadIn(i).bits.uop.cf.pc,
171        io.loadIn(i).bits.vaddr,
172        io.loadIn(i).bits.paddr,
173        io.loadIn(i).bits.data,
174        io.loadIn(i).bits.mask,
175        io.loadIn(i).bits.forwardData.asUInt,
176        io.loadIn(i).bits.forwardMask.asUInt,
177        io.loadIn(i).bits.mmio
178      )}
179      val loadWbIndex = io.loadIn(i).bits.uop.lqIdx.value
180      datavalid(loadWbIndex) := !io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio
181      writebacked(loadWbIndex) := !io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio
182
183      val loadWbData = Wire(new LQDataEntry)
184      loadWbData.paddr := io.loadIn(i).bits.paddr
185      loadWbData.mask := io.loadIn(i).bits.mask
186      loadWbData.data := io.loadIn(i).bits.data // fwd data
187      loadWbData.fwdMask := io.loadIn(i).bits.forwardMask
188      dataModule.io.wbWrite(i, loadWbIndex, loadWbData)
189      dataModule.io.wb.wen(i) := true.B
190
191      vaddrModule.io.waddr(i) := loadWbIndex
192      vaddrModule.io.wdata(i) := io.loadIn(i).bits.vaddr
193      vaddrModule.io.wen(i) := true.B
194
195      debug_mmio(loadWbIndex) := io.loadIn(i).bits.mmio
196
197      val dcacheMissed = io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio
198      miss(loadWbIndex) := dcacheMissed
199      pending(loadWbIndex) := io.loadIn(i).bits.mmio
200      uop(loadWbIndex).debugInfo.issueTime := io.loadIn(i).bits.uop.debugInfo.issueTime
201    }
202  }
203
204  when(io.dcache.valid) {
205    XSDebug("miss resp: paddr:0x%x data %x\n", io.dcache.bits.addr, io.dcache.bits.data)
206  }
207
208  // Refill 64 bit in a cycle
209  // Refill data comes back from io.dcache.resp
210  dataModule.io.refill.valid := io.dcache.valid
211  dataModule.io.refill.paddr := io.dcache.bits.addr
212  dataModule.io.refill.data := io.dcache.bits.data
213
214  (0 until LoadQueueSize).map(i => {
215    dataModule.io.refill.refillMask(i) := allocated(i) && miss(i)
216    when(dataModule.io.refill.valid && dataModule.io.refill.refillMask(i) && dataModule.io.refill.matchMask(i)) {
217      datavalid(i) := true.B
218      miss(i) := false.B
219    }
220  })
221
222  // Writeback up to 2 missed load insts to CDB
223  //
224  // Pick 2 missed load (data refilled), write them back to cdb
225  // 2 refilled load will be selected from even/odd entry, separately
226
227  // Stage 0
228  // Generate writeback indexes
229
230  def getEvenBits(input: UInt): UInt = {
231    require(input.getWidth == LoadQueueSize)
232    VecInit((0 until LoadQueueSize/2).map(i => {input(2*i)})).asUInt
233  }
234  def getOddBits(input: UInt): UInt = {
235    require(input.getWidth == LoadQueueSize)
236    VecInit((0 until LoadQueueSize/2).map(i => {input(2*i+1)})).asUInt
237  }
238
239  val loadWbSel = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueSize).W))) // index selected last cycle
240  val loadWbSelV = RegInit(VecInit(List.fill(LoadPipelineWidth)(false.B))) // index selected in last cycle is valid
241
242  val loadWbSelVec = VecInit((0 until LoadQueueSize).map(i => {
243    allocated(i) && !writebacked(i) && datavalid(i)
244  })).asUInt() // use uint instead vec to reduce verilog lines
245  val evenDeqMask = getEvenBits(deqMask)
246  val oddDeqMask = getOddBits(deqMask)
247  // generate lastCycleSelect mask
248  val evenSelectMask = Mux(io.ldout(0).fire(), getEvenBits(UIntToOH(loadWbSel(0))), 0.U)
249  val oddSelectMask = Mux(io.ldout(1).fire(), getOddBits(UIntToOH(loadWbSel(1))), 0.U)
250  // generate real select vec
251  val loadEvenSelVec = getEvenBits(loadWbSelVec) & ~evenSelectMask
252  val loadOddSelVec = getOddBits(loadWbSelVec) & ~oddSelectMask
253
254  def toVec(a: UInt): Vec[Bool] = {
255    VecInit(a.asBools)
256  }
257
258  val loadWbSelGen = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueSize).W)))
259  val loadWbSelVGen = Wire(Vec(LoadPipelineWidth, Bool()))
260  loadWbSelGen(0) := Cat(getFirstOne(toVec(loadEvenSelVec), evenDeqMask), 0.U(1.W))
261  loadWbSelVGen(0):= loadEvenSelVec.asUInt.orR
262  loadWbSelGen(1) := Cat(getFirstOne(toVec(loadOddSelVec), oddDeqMask), 1.U(1.W))
263  loadWbSelVGen(1) := loadOddSelVec.asUInt.orR
264
265  (0 until LoadPipelineWidth).map(i => {
266    val canGo = io.ldout(i).fire() || !loadWbSelV(i)
267    val valid = loadWbSelVGen(i)
268    loadWbSel(i) := RegEnable(loadWbSelGen(i), valid && canGo)
269    when(io.ldout(i).fire()){
270      // Mark them as writebacked, so they will not be selected in the next cycle
271      writebacked(loadWbSel(i)) := true.B
272      // update loadWbSelValidReg
273      loadWbSelV(i) := false.B
274    }
275    when(valid && canGo){
276      loadWbSelV(i) := true.B
277    }
278  })
279
280  // Stage 1
281  // Use indexes generated in cycle 0 to read data
282  // writeback data to cdb
283  (0 until LoadPipelineWidth).map(i => {
284    // data select
285    dataModule.io.wb.raddr(i) := loadWbSelGen(i)
286    val rdata = dataModule.io.wb.rdata(i).data
287    val seluop = uop(loadWbSel(i))
288    val func = seluop.ctrl.fuOpType
289    val raddr = dataModule.io.wb.rdata(i).paddr
290    val rdataSel = LookupTree(raddr(2, 0), List(
291      "b000".U -> rdata(63, 0),
292      "b001".U -> rdata(63, 8),
293      "b010".U -> rdata(63, 16),
294      "b011".U -> rdata(63, 24),
295      "b100".U -> rdata(63, 32),
296      "b101".U -> rdata(63, 40),
297      "b110".U -> rdata(63, 48),
298      "b111".U -> rdata(63, 56)
299    ))
300    val rdataPartialLoad = rdataHelper(seluop, rdataSel)
301
302    // writeback missed int/fp load
303    //
304    // Int load writeback will finish (if not blocked) in one cycle
305    io.ldout(i).bits.uop := seluop
306    io.ldout(i).bits.uop.lqIdx := loadWbSel(i).asTypeOf(new LqPtr)
307    io.ldout(i).bits.data := rdataPartialLoad
308    io.ldout(i).bits.redirectValid := false.B
309    io.ldout(i).bits.redirect := DontCare
310    io.ldout(i).bits.brUpdate := DontCare
311    io.ldout(i).bits.debug.isMMIO := debug_mmio(loadWbSel(i))
312    io.ldout(i).bits.debug.isPerfCnt := false.B
313    io.ldout(i).bits.fflags := DontCare
314    io.ldout(i).valid := loadWbSelV(i)
315
316    when(io.ldout(i).fire()) {
317      XSInfo("int load miss write to cbd roqidx %d lqidx %d pc 0x%x mmio %x\n",
318        io.ldout(i).bits.uop.roqIdx.asUInt,
319        io.ldout(i).bits.uop.lqIdx.asUInt,
320        io.ldout(i).bits.uop.cf.pc,
321        debug_mmio(loadWbSel(i))
322      )
323    }
324
325  })
326
327  /**
328    * Load commits
329    *
330    * When load commited, mark it as !allocated and move deqPtrExt forward.
331    */
332  (0 until CommitWidth).map(i => {
333    when(loadCommit(i)) {
334      allocated(mcommitIdx(i)) := false.B
335      XSDebug("load commit %d: idx %d %x\n", i.U, mcommitIdx(i), uop(mcommitIdx(i)).cf.pc)
336    }
337  })
338
339  def getFirstOne(mask: Vec[Bool], startMask: UInt) = {
340    val length = mask.length
341    val highBits = (0 until length).map(i => mask(i) & ~startMask(i))
342    val highBitsUint = Cat(highBits.reverse)
343    PriorityEncoder(Mux(highBitsUint.orR(), highBitsUint, mask.asUInt))
344  }
345
346  def getOldestInTwo(valid: Seq[Bool], uop: Seq[MicroOp]) = {
347    assert(valid.length == uop.length)
348    assert(valid.length == 2)
349    Mux(valid(0) && valid(1),
350      Mux(isAfter(uop(0).roqIdx, uop(1).roqIdx), uop(1), uop(0)),
351      Mux(valid(0) && !valid(1), uop(0), uop(1)))
352  }
353
354  def getAfterMask(valid: Seq[Bool], uop: Seq[MicroOp]) = {
355    assert(valid.length == uop.length)
356    val length = valid.length
357    (0 until length).map(i => {
358      (0 until length).map(j => {
359        Mux(valid(i) && valid(j),
360          isAfter(uop(i).roqIdx, uop(j).roqIdx),
361          Mux(!valid(i), true.B, false.B))
362      })
363    })
364  }
365
366  /**
367    * Memory violation detection
368    *
369    * When store writes back, it searches LoadQueue for younger load instructions
370    * with the same load physical address. They loaded wrong data and need re-execution.
371    *
372    * Cycle 0: Store Writeback
373    *   Generate match vector for store address with rangeMask(stPtr, enqPtr).
374    *   Besides, load instructions in LoadUnit_S1 and S2 are also checked.
375    * Cycle 1: Redirect Generation
376    *   There're three possible types of violations. Choose the oldest load.
377    *   Prepare redirect request according to the detected violation.
378    * Cycle 2: Redirect Fire
379    *   Fire redirect request (if valid)
380    */
381  io.load_s1 := DontCare
382  def detectRollback(i: Int) = {
383    val startIndex = io.storeIn(i).bits.uop.lqIdx.value
384    val lqIdxMask = UIntToMask(startIndex, LoadQueueSize)
385    val xorMask = lqIdxMask ^ enqMask
386    val sameFlag = io.storeIn(i).bits.uop.lqIdx.flag === enqPtrExt(0).flag
387    val toEnqPtrMask = Mux(sameFlag, xorMask, ~xorMask)
388
389    // check if load already in lq needs to be rolledback
390    dataModule.io.violation(i).paddr := io.storeIn(i).bits.paddr
391    dataModule.io.violation(i).mask := io.storeIn(i).bits.mask
392    val addrMaskMatch = RegNext(dataModule.io.violation(i).violationMask)
393    val entryNeedCheck = RegNext(VecInit((0 until LoadQueueSize).map(j => {
394      allocated(j) && toEnqPtrMask(j) && (datavalid(j) || miss(j))
395    })))
396    val lqViolationVec = VecInit((0 until LoadQueueSize).map(j => {
397      addrMaskMatch(j) && entryNeedCheck(j)
398    }))
399    val lqViolation = lqViolationVec.asUInt().orR()
400    val lqViolationIndex = getFirstOne(lqViolationVec, RegNext(lqIdxMask))
401    val lqViolationUop = uop(lqViolationIndex)
402    // lqViolationUop.lqIdx.flag := deqMask(lqViolationIndex) ^ deqPtrExt.flag
403    // lqViolationUop.lqIdx.value := lqViolationIndex
404    XSDebug(lqViolation, p"${Binary(Cat(lqViolationVec))}, $startIndex, $lqViolationIndex\n")
405
406    // when l/s writeback to roq together, check if rollback is needed
407    val wbViolationVec = RegNext(VecInit((0 until LoadPipelineWidth).map(j => {
408      io.loadIn(j).valid &&
409        isAfter(io.loadIn(j).bits.uop.roqIdx, io.storeIn(i).bits.uop.roqIdx) &&
410        io.storeIn(i).bits.paddr(PAddrBits - 1, 3) === io.loadIn(j).bits.paddr(PAddrBits - 1, 3) &&
411        (io.storeIn(i).bits.mask & io.loadIn(j).bits.mask).orR
412    })))
413    val wbViolation = wbViolationVec.asUInt().orR()
414    val wbViolationUop = getOldestInTwo(wbViolationVec, RegNext(VecInit(io.loadIn.map(_.bits.uop))))
415    XSDebug(wbViolation, p"${Binary(Cat(wbViolationVec))}, $wbViolationUop\n")
416
417    // check if rollback is needed for load in l1
418    val l1ViolationVec = RegNext(VecInit((0 until LoadPipelineWidth).map(j => {
419      io.load_s1(j).valid && // L1 valid
420        isAfter(io.load_s1(j).uop.roqIdx, io.storeIn(i).bits.uop.roqIdx) &&
421        io.storeIn(i).bits.paddr(PAddrBits - 1, 3) === io.load_s1(j).paddr(PAddrBits - 1, 3) &&
422        (io.storeIn(i).bits.mask & io.load_s1(j).mask).orR
423    })))
424    val l1Violation = l1ViolationVec.asUInt().orR()
425    val l1ViolationUop = getOldestInTwo(l1ViolationVec, RegNext(VecInit(io.load_s1.map(_.uop))))
426    XSDebug(l1Violation, p"${Binary(Cat(l1ViolationVec))}, $l1ViolationUop\n")
427
428    val rollbackValidVec = Seq(lqViolation, wbViolation, l1Violation)
429    val rollbackUopVec = Seq(lqViolationUop, wbViolationUop, l1ViolationUop)
430
431    val mask = getAfterMask(rollbackValidVec, rollbackUopVec)
432    val oneAfterZero = mask(1)(0)
433    val rollbackUop = Mux(oneAfterZero && mask(2)(0),
434      rollbackUopVec(0),
435      Mux(!oneAfterZero && mask(2)(1), rollbackUopVec(1), rollbackUopVec(2)))
436
437    XSDebug(
438      l1Violation,
439      "need rollback (l4 load) pc %x roqidx %d target %x\n",
440      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, l1ViolationUop.roqIdx.asUInt
441    )
442    XSDebug(
443      lqViolation,
444      "need rollback (ld wb before store) pc %x roqidx %d target %x\n",
445      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, lqViolationUop.roqIdx.asUInt
446    )
447    XSDebug(
448      wbViolation,
449      "need rollback (ld/st wb together) pc %x roqidx %d target %x\n",
450      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, wbViolationUop.roqIdx.asUInt
451    )
452
453    (RegNext(io.storeIn(i).valid) && Cat(rollbackValidVec).orR, rollbackUop)
454  }
455
456  // rollback check
457  val rollback = Wire(Vec(StorePipelineWidth, Valid(new MicroOp)))
458  for (i <- 0 until StorePipelineWidth) {
459    val detectedRollback = detectRollback(i)
460    rollback(i).valid := detectedRollback._1
461    rollback(i).bits := detectedRollback._2
462  }
463
464  def rollbackSel(a: Valid[MicroOp], b: Valid[MicroOp]): ValidIO[MicroOp] = {
465    Mux(
466      a.valid,
467      Mux(
468        b.valid,
469        Mux(isAfter(a.bits.roqIdx, b.bits.roqIdx), b, a), // a,b both valid, sel oldest
470        a // sel a
471      ),
472      b // sel b
473    )
474  }
475
476  val rollbackSelected = ParallelOperation(rollback, rollbackSel)
477  val lastCycleRedirect = RegNext(io.brqRedirect)
478
479  // S2: select rollback and generate rollback request
480  // Note that we use roqIdx - 1.U to flush the load instruction itself.
481  // Thus, here if last cycle's roqIdx equals to this cycle's roqIdx, it still triggers the redirect.
482  val rollbackGen = Wire(Valid(new Redirect))
483  val rollbackReg = Reg(Valid(new Redirect))
484  rollbackGen.valid := rollbackSelected.valid &&
485    (!lastCycleRedirect.valid || !isAfter(rollbackSelected.bits.roqIdx, lastCycleRedirect.bits.roqIdx)) &&
486    !(lastCycleRedirect.valid && lastCycleRedirect.bits.isUnconditional())
487
488  rollbackGen.bits.roqIdx := rollbackSelected.bits.roqIdx
489  rollbackGen.bits.level := RedirectLevel.flush
490  rollbackGen.bits.interrupt := DontCare
491  rollbackGen.bits.pc := DontCare
492  rollbackGen.bits.target := rollbackSelected.bits.cf.pc
493  rollbackGen.bits.brTag := rollbackSelected.bits.brTag
494
495  rollbackReg := rollbackGen
496
497  // S3: fire rollback request
498  io.rollback := rollbackReg
499  io.rollback.valid := rollbackReg.valid &&
500    (!lastCycleRedirect.valid || !isAfter(rollbackReg.bits.roqIdx, lastCycleRedirect.bits.roqIdx)) &&
501    !(lastCycleRedirect.valid && lastCycleRedirect.bits.isUnconditional())
502
503  when(io.rollback.valid) {
504    XSDebug("Mem rollback: pc %x roqidx %d\n", io.rollback.bits.pc, io.rollback.bits.roqIdx.asUInt)
505  }
506
507  /**
508    * Memory mapped IO / other uncached operations
509    *
510    */
511  io.uncache.req.valid := pending(deqPtr) && allocated(deqPtr) &&
512    io.commits.info(0).commitType === CommitType.LOAD &&
513    io.roqDeqPtr === uop(deqPtr).roqIdx &&
514    !io.commits.isWalk
515
516  dataModule.io.uncache.raddr := deqPtrExtNext.value
517
518  io.uncache.req.bits.cmd  := MemoryOpConstants.M_XRD
519  io.uncache.req.bits.addr := dataModule.io.uncache.rdata.paddr
520  io.uncache.req.bits.data := dataModule.io.uncache.rdata.data
521  io.uncache.req.bits.mask := dataModule.io.uncache.rdata.mask
522
523  io.uncache.req.bits.meta.id       := DontCare
524  io.uncache.req.bits.meta.vaddr    := DontCare
525  io.uncache.req.bits.meta.paddr    := dataModule.io.uncache.rdata.paddr
526  io.uncache.req.bits.meta.uop      := uop(deqPtr)
527  io.uncache.req.bits.meta.mmio     := true.B
528  io.uncache.req.bits.meta.tlb_miss := false.B
529  io.uncache.req.bits.meta.mask     := dataModule.io.uncache.rdata.mask
530  io.uncache.req.bits.meta.replay   := false.B
531
532  io.uncache.resp.ready := true.B
533
534  when (io.uncache.req.fire()) {
535    pending(deqPtr) := false.B
536
537    XSDebug("uncache req: pc %x addr %x data %x op %x mask %x\n",
538      uop(deqPtr).cf.pc,
539      io.uncache.req.bits.addr,
540      io.uncache.req.bits.data,
541      io.uncache.req.bits.cmd,
542      io.uncache.req.bits.mask
543    )
544  }
545
546  dataModule.io.uncache.wen := false.B
547  when(io.uncache.resp.fire()){
548    datavalid(deqPtr) := true.B
549    dataModule.io.uncacheWrite(deqPtr, io.uncache.resp.bits.data(XLEN-1, 0))
550    dataModule.io.uncache.wen := true.B
551
552    XSDebug("uncache resp: data %x\n", io.dcache.bits.data)
553  }
554
555  // Read vaddr for mem exception
556  vaddrModule.io.raddr(0) := io.exceptionAddr.lsIdx.lqIdx.value
557  io.exceptionAddr.vaddr := vaddrModule.io.rdata(0)
558
559  // misprediction recovery / exception redirect
560  // invalidate lq term using robIdx
561  val needCancel = Wire(Vec(LoadQueueSize, Bool()))
562  for (i <- 0 until LoadQueueSize) {
563    needCancel(i) := uop(i).roqIdx.needFlush(io.brqRedirect) && allocated(i) && !commited(i)
564    when (needCancel(i)) {
565        allocated(i) := false.B
566    }
567  }
568
569  /**
570    * update pointers
571    */
572  val lastCycleCancelCount = PopCount(RegNext(needCancel))
573  // when io.brqRedirect.valid, we don't allow eneuque even though it may fire.
574  val enqNumber = Mux(io.enq.canAccept && io.enq.sqCanAccept && !io.brqRedirect.valid, PopCount(io.enq.req.map(_.valid)), 0.U)
575  when (lastCycleRedirect.valid) {
576    // we recover the pointers in the next cycle after redirect
577    enqPtrExt := VecInit(enqPtrExt.map(_ - lastCycleCancelCount))
578  }.otherwise {
579    enqPtrExt := VecInit(enqPtrExt.map(_ + enqNumber))
580  }
581
582  val commitCount = PopCount(loadCommit)
583  deqPtrExtNext := deqPtrExt + commitCount
584  deqPtrExt := deqPtrExtNext
585
586  val lastLastCycleRedirect = RegNext(lastCycleRedirect.valid)
587  val trueValidCounter = distanceBetween(enqPtrExt(0), deqPtrExt)
588  validCounter := Mux(lastLastCycleRedirect,
589    trueValidCounter,
590    validCounter + enqNumber - commitCount
591  )
592
593  allowEnqueue := Mux(io.brqRedirect.valid,
594    false.B,
595    Mux(lastLastCycleRedirect,
596      trueValidCounter <= (LoadQueueSize - RenameWidth).U,
597      validCounter + enqNumber <= (LoadQueueSize - RenameWidth).U
598    )
599  )
600
601  // debug info
602  XSDebug("enqPtrExt %d:%d deqPtrExt %d:%d\n", enqPtrExt(0).flag, enqPtr, deqPtrExt.flag, deqPtr)
603
604  def PrintFlag(flag: Bool, name: String): Unit = {
605    when(flag) {
606      XSDebug(false, true.B, name)
607    }.otherwise {
608      XSDebug(false, true.B, " ")
609    }
610  }
611
612  for (i <- 0 until LoadQueueSize) {
613    if (i % 4 == 0) XSDebug("")
614    XSDebug(false, true.B, "%x [%x] ", uop(i).cf.pc, dataModule.io.debug(i).paddr)
615    PrintFlag(allocated(i), "a")
616    PrintFlag(allocated(i) && datavalid(i), "v")
617    PrintFlag(allocated(i) && writebacked(i), "w")
618    PrintFlag(allocated(i) && commited(i), "c")
619    PrintFlag(allocated(i) && miss(i), "m")
620    // PrintFlag(allocated(i) && listening(i), "l")
621    PrintFlag(allocated(i) && pending(i), "p")
622    XSDebug(false, true.B, " ")
623    if (i % 4 == 3 || i == LoadQueueSize - 1) XSDebug(false, true.B, "\n")
624  }
625
626}
627