xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision a273862e37f1d43bee748f2a6353320a2f52f6f4)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import xiangshan._
24import xiangshan.cache._
25import xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
26import xiangshan.cache.mmu.{TlbRequestIO}
27import xiangshan.mem._
28import xiangshan.backend.rob.RobLsqIO
29
30class ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
31  val lsIdx = Input(new LSIdx)
32  val isStore = Input(Bool())
33  val vaddr = Output(UInt(VAddrBits.W))
34}
35
36class FwdEntry extends Bundle {
37  val validFast = Bool() // validFast is generated the same cycle with query
38  val valid = Bool() // valid is generated 1 cycle after query request
39  val data = UInt(8.W) // data is generated 1 cycle after query request
40}
41
42// inflight miss block reqs
43class InflightBlockInfo(implicit p: Parameters) extends XSBundle {
44  val block_addr = UInt(PAddrBits.W)
45  val valid = Bool()
46}
47
48class LsqEnqIO(implicit p: Parameters) extends XSBundle {
49  val canAccept = Output(Bool())
50  val needAlloc = Vec(exuParameters.LsExuCnt, Input(UInt(2.W)))
51  val req = Vec(exuParameters.LsExuCnt, Flipped(ValidIO(new MicroOp)))
52  val resp = Vec(exuParameters.LsExuCnt, Output(new LSIdx))
53}
54
55// Load / Store Queue Wrapper for XiangShan Out of Order LSU
56class LsqWrappper(implicit p: Parameters) extends XSModule with HasDCacheParameters {
57  val io = IO(new Bundle() {
58    val enq = new LsqEnqIO
59    val brqRedirect = Flipped(ValidIO(new Redirect))
60    val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle)))
61    val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
62    val storeInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle()))
63    val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreDataBundle))) // store data, send to sq from rs
64    val loadDataForwarded = Vec(LoadPipelineWidth, Input(Bool()))
65    val needReplayFromRS = Vec(LoadPipelineWidth, Input(Bool()))
66    val sbuffer = Vec(StorePipelineWidth, Decoupled(new DCacheWordReqWithVaddr))
67    val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load
68    val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store
69    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
70    val loadViolationQuery = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO))
71    val rob = Flipped(new RobLsqIO)
72    val rollback = Output(Valid(new Redirect))
73    val dcache = Flipped(ValidIO(new Refill))
74    val release = Flipped(ValidIO(new Release))
75    val uncache = new DCacheWordIO
76    val exceptionAddr = new ExceptionAddrIO
77    val sqempty = Output(Bool())
78    val issuePtrExt = Output(new SqPtr)
79    val sqFull = Output(Bool())
80    val lqFull = Output(Bool())
81  })
82
83  val loadQueue = Module(new LoadQueue)
84  val storeQueue = Module(new StoreQueue)
85
86  // io.enq logic
87  // LSQ: send out canAccept when both load queue and store queue are ready
88  // Dispatch: send instructions to LSQ only when they are ready
89  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
90  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
91  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
92  for (i <- io.enq.req.indices) {
93    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
94    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
95    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
96    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
97
98    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
99    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
100    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
101    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
102    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
103
104    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
105    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
106  }
107
108  // load queue wiring
109  loadQueue.io.brqRedirect <> io.brqRedirect
110  loadQueue.io.loadIn <> io.loadIn
111  loadQueue.io.storeIn <> io.storeIn
112  loadQueue.io.loadDataForwarded <> io.loadDataForwarded
113  loadQueue.io.needReplayFromRS <> io.needReplayFromRS
114  loadQueue.io.ldout <> io.ldout
115  loadQueue.io.rob <> io.rob
116  loadQueue.io.rollback <> io.rollback
117  loadQueue.io.dcache <> io.dcache
118  loadQueue.io.release <> io.release
119  loadQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx
120  loadQueue.io.exceptionAddr.isStore := DontCare
121
122  // store queue wiring
123  // storeQueue.io <> DontCare
124  storeQueue.io.brqRedirect <> io.brqRedirect
125  storeQueue.io.storeIn <> io.storeIn
126  storeQueue.io.storeInRe <> io.storeInRe
127  storeQueue.io.storeDataIn <> io.storeDataIn
128  storeQueue.io.sbuffer <> io.sbuffer
129  storeQueue.io.mmioStout <> io.mmioStout
130  storeQueue.io.rob <> io.rob
131  storeQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx
132  storeQueue.io.exceptionAddr.isStore := DontCare
133  storeQueue.io.issuePtrExt <> io.issuePtrExt
134
135  loadQueue.io.load_s1 <> io.forward
136  storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
137
138  loadQueue.io.loadViolationQuery <> io.loadViolationQuery
139
140  storeQueue.io.sqempty <> io.sqempty
141
142  io.exceptionAddr.vaddr := Mux(io.exceptionAddr.isStore, storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
143
144  // naive uncache arbiter
145  val s_idle :: s_load :: s_store :: Nil = Enum(3)
146  val pendingstate = RegInit(s_idle)
147
148  switch(pendingstate){
149    is(s_idle){
150      when(io.uncache.req.fire()){
151        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, s_store)
152      }
153    }
154    is(s_load){
155      when(io.uncache.resp.fire()){
156        pendingstate := s_idle
157      }
158    }
159    is(s_store){
160      when(io.uncache.resp.fire()){
161        pendingstate := s_idle
162      }
163    }
164  }
165
166  loadQueue.io.uncache := DontCare
167  storeQueue.io.uncache := DontCare
168  loadQueue.io.uncache.resp.valid := false.B
169  storeQueue.io.uncache.resp.valid := false.B
170  when(loadQueue.io.uncache.req.valid){
171    io.uncache.req <> loadQueue.io.uncache.req
172  }.otherwise{
173    io.uncache.req <> storeQueue.io.uncache.req
174  }
175  when(pendingstate === s_load){
176    io.uncache.resp <> loadQueue.io.uncache.resp
177  }.otherwise{
178    io.uncache.resp <> storeQueue.io.uncache.resp
179  }
180
181  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
182  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
183  assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
184
185  io.lqFull := loadQueue.io.lqFull
186  io.sqFull := storeQueue.io.sqFull
187
188  val ldq_perf = loadQueue.perfEvents.map(_._1).zip(loadQueue.perfinfo.perfEvents.perf_events)
189  val stq_perf = storeQueue.perfEvents.map(_._1).zip(storeQueue.perfinfo.perfEvents.perf_events)
190  val perfEvents = ldq_perf ++ stq_perf
191  val perf_list = storeQueue.perfinfo.perfEvents.perf_events ++ loadQueue.perfinfo.perfEvents.perf_events
192  val perfinfo = IO(new Bundle(){
193    val perfEvents = Output(new PerfEventsBundle(perf_list.length))
194  })
195  perfinfo.perfEvents.perf_events := perf_list
196}
197