xref: /XiangShan/src/main/scala/xiangshan/mem/MemBlock.scala (revision 8cfc24b28454f1915c339ce79485711f8e438f59)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.diplomacy._
23import freechips.rocketchip.diplomacy.{BundleBridgeSource, LazyModule, LazyModuleImp}
24import freechips.rocketchip.interrupts.{IntSinkNode, IntSinkPortSimple}
25import freechips.rocketchip.tile.HasFPUParameters
26import freechips.rocketchip.tilelink._
27import utils._
28import utility._
29import utility.mbist.{MbistInterface, MbistPipeline}
30import utility.sram.{SramMbistBundle, SramBroadcastBundle, SramHelper}
31import system.{HasSoCParameter, SoCParamsKey}
32import xiangshan._
33import xiangshan.ExceptionNO._
34import xiangshan.frontend.HasInstrMMIOConst
35import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
36import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
37import xiangshan.backend.exu.MemExeUnit
38import xiangshan.backend.fu._
39import xiangshan.backend.fu.FuType._
40import xiangshan.backend.fu.NewCSR.{CsrTriggerBundle, TriggerUtil, PFEvent}
41import xiangshan.backend.fu.util.{CSRConst, SdtrigExt}
42import xiangshan.backend.{BackendToTopBundle, TopToBackendBundle}
43import xiangshan.backend.rob.{RobDebugRollingIO, RobPtr, RobLsqIO}
44import xiangshan.backend.datapath.NewPipelineConnect
45import xiangshan.backend.trace.{Itype, TraceCoreInterface}
46import xiangshan.backend.Bundles._
47import xiangshan.mem._
48import xiangshan.mem.mdp._
49import xiangshan.mem.Bundles._
50import xiangshan.mem.prefetch.{BasePrefecher, L1Prefetcher, SMSParams, SMSPrefetcher}
51import xiangshan.cache._
52import xiangshan.cache.mmu._
53import coupledL2.PrefetchRecv
54import utility.mbist.{MbistInterface, MbistPipeline}
55import utility.sram.{SramBroadcastBundle, SramHelper}
56
57trait HasMemBlockParameters extends HasXSParameter {
58  // number of memory units
59  val LduCnt  = backendParams.LduCnt
60  val StaCnt  = backendParams.StaCnt
61  val StdCnt  = backendParams.StdCnt
62  val HyuCnt  = backendParams.HyuCnt
63  val VlduCnt = backendParams.VlduCnt
64  val VstuCnt = backendParams.VstuCnt
65
66  val LdExuCnt  = LduCnt + HyuCnt
67  val StAddrCnt = StaCnt + HyuCnt
68  val StDataCnt = StdCnt
69  val MemExuCnt = LduCnt + HyuCnt + StaCnt + StdCnt
70  val MemAddrExtCnt = LdExuCnt + StaCnt
71  val MemVExuCnt = VlduCnt + VstuCnt
72
73  val AtomicWBPort   = 0
74  val MisalignWBPort = 1
75  val UncacheWBPort  = 2
76  val NCWBPorts = Seq(1, 2)
77}
78
79abstract class MemBlockBundle(implicit val p: Parameters) extends Bundle with HasMemBlockParameters
80
81class Std(cfg: FuConfig)(implicit p: Parameters) extends FuncUnit(cfg) {
82  io.in.ready := io.out.ready
83  io.out.valid := io.in.valid
84  io.out.bits := 0.U.asTypeOf(io.out.bits)
85  io.out.bits.res.data := io.in.bits.data.src(0)
86  io.out.bits.ctrl.robIdx := io.in.bits.ctrl.robIdx
87}
88
89class ooo_to_mem(implicit p: Parameters) extends MemBlockBundle {
90  val backendToTopBypass = Flipped(new BackendToTopBundle)
91
92  val loadFastMatch = Vec(LdExuCnt, Input(UInt(LdExuCnt.W)))
93  val loadFastFuOpType = Vec(LdExuCnt, Input(FuOpType()))
94  val loadFastImm = Vec(LdExuCnt, Input(UInt(12.W)))
95  val sfence = Input(new SfenceBundle)
96  val tlbCsr = Input(new TlbCsrBundle)
97  val lsqio = new Bundle {
98    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
99    val scommit = Input(UInt(log2Up(CommitWidth + 1).W))
100    val pendingMMIOld = Input(Bool())
101    val pendingld = Input(Bool())
102    val pendingst = Input(Bool())
103    val pendingVst = Input(Bool())
104    val commit = Input(Bool())
105    val pendingPtr = Input(new RobPtr)
106    val pendingPtrNext = Input(new RobPtr)
107  }
108
109  val isStoreException = Input(Bool())
110  val isVlsException = Input(Bool())
111  val csrCtrl = Flipped(new CustomCSRCtrlIO)
112  val enqLsq = new LsqEnqIO
113  val flushSb = Input(Bool())
114
115  val storePc = Vec(StaCnt, Input(UInt(VAddrBits.W))) // for hw prefetch
116  val hybridPc = Vec(HyuCnt, Input(UInt(VAddrBits.W))) // for hw prefetch
117
118  val issueLda = MixedVec(Seq.fill(LduCnt)(Flipped(DecoupledIO(new MemExuInput))))
119  val issueSta = MixedVec(Seq.fill(StaCnt)(Flipped(DecoupledIO(new MemExuInput))))
120  val issueStd = MixedVec(Seq.fill(StdCnt)(Flipped(DecoupledIO(new MemExuInput))))
121  val issueHya = MixedVec(Seq.fill(HyuCnt)(Flipped(DecoupledIO(new MemExuInput))))
122  val issueVldu = MixedVec(Seq.fill(VlduCnt)(Flipped(DecoupledIO(new MemExuInput(isVector=true)))))
123
124  def issueUops = issueLda ++ issueSta ++ issueStd ++ issueHya ++ issueVldu
125}
126
127class mem_to_ooo(implicit p: Parameters) extends MemBlockBundle {
128  val topToBackendBypass = new TopToBackendBundle
129
130  val otherFastWakeup = Vec(LdExuCnt, ValidIO(new DynInst))
131  val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize + 1).W))
132  val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize + 1).W))
133  val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
134  val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W))
135  // used by VLSU issue queue, the vector store would wait all store before it, and the vector load would wait all load
136  val sqDeqPtr = Output(new SqPtr)
137  val lqDeqPtr = Output(new LqPtr)
138  val stIn = Vec(StAddrCnt, ValidIO(new MemExuInput))
139  val stIssuePtr = Output(new SqPtr())
140
141  val memoryViolation = ValidIO(new Redirect)
142  val sbIsEmpty = Output(Bool())
143
144  val lsTopdownInfo = Vec(LdExuCnt, Output(new LsTopdownInfo))
145
146  val lsqio = new Bundle {
147    val vaddr = Output(UInt(XLEN.W))
148    val vstart = Output(UInt((log2Up(VLEN) + 1).W))
149    val vl = Output(UInt((log2Up(VLEN) + 1).W))
150    val gpaddr = Output(UInt(XLEN.W))
151    val isForVSnonLeafPTE = Output(Bool())
152    val mmio = Output(Vec(LoadPipelineWidth, Bool()))
153    val uop = Output(Vec(LoadPipelineWidth, new DynInst))
154    val lqCanAccept = Output(Bool())
155    val sqCanAccept = Output(Bool())
156  }
157
158  val storeDebugInfo = Vec(EnsbufferWidth, new Bundle {
159    val robidx = Output(new RobPtr)
160    val pc     = Input(UInt(VAddrBits.W))
161  })
162
163  val writebackLda = Vec(LduCnt, DecoupledIO(new MemExuOutput))
164  val writebackSta = Vec(StaCnt, DecoupledIO(new MemExuOutput))
165  val writebackStd = Vec(StdCnt, DecoupledIO(new MemExuOutput))
166  val writebackHyuLda = Vec(HyuCnt, DecoupledIO(new MemExuOutput))
167  val writebackHyuSta = Vec(HyuCnt, DecoupledIO(new MemExuOutput))
168  val writebackVldu = Vec(VlduCnt, DecoupledIO(new MemExuOutput(isVector = true)))
169  def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
170    writebackSta ++
171      writebackHyuLda ++ writebackHyuSta ++
172      writebackLda ++
173      writebackVldu ++
174      writebackStd
175  }
176
177  val ldaIqFeedback = Vec(LduCnt, new MemRSFeedbackIO)
178  val staIqFeedback = Vec(StaCnt, new MemRSFeedbackIO)
179  val hyuIqFeedback = Vec(HyuCnt, new MemRSFeedbackIO)
180  val vstuIqFeedback= Vec(VstuCnt, new MemRSFeedbackIO(isVector = true))
181  val vlduIqFeedback= Vec(VlduCnt, new MemRSFeedbackIO(isVector = true))
182  val ldCancel = Vec(backendParams.LdExuCnt, new LoadCancelIO)
183  val wakeup = Vec(backendParams.LdExuCnt, Valid(new DynInst))
184
185  val s3_delayed_load_error = Vec(LdExuCnt, Output(Bool()))
186}
187
188class MemCoreTopDownIO extends Bundle {
189  val robHeadMissInDCache = Output(Bool())
190  val robHeadTlbReplay = Output(Bool())
191  val robHeadTlbMiss = Output(Bool())
192  val robHeadLoadVio = Output(Bool())
193  val robHeadLoadMSHR = Output(Bool())
194}
195
196class fetch_to_mem(implicit p: Parameters) extends XSBundle{
197  val itlb = Flipped(new TlbPtwIO())
198}
199
200// triple buffer applied in i-mmio path (two at MemBlock, one at L2Top)
201class InstrUncacheBuffer()(implicit p: Parameters) extends LazyModule with HasInstrMMIOConst {
202  val node = new TLBufferNode(BufferParams.default, BufferParams.default, BufferParams.default, BufferParams.default, BufferParams.default)
203  lazy val module = new InstrUncacheBufferImpl
204
205  class InstrUncacheBufferImpl extends LazyModuleImp(this) {
206    (node.in zip node.out) foreach { case ((in, edgeIn), (out, edgeOut)) =>
207      out.a <> BufferParams.default(BufferParams.default(in.a))
208      in.d <> BufferParams.default(BufferParams.default(out.d))
209
210      // only a.valid, a.ready, a.address can change
211      // hoping that the rest would be optimized to keep MemBlock port unchanged after adding buffer
212      out.a.bits.data := 0.U
213      out.a.bits.mask := Fill(mmioBusBytes, 1.U(1.W))
214      out.a.bits.opcode := 4.U // Get
215      out.a.bits.size := log2Ceil(mmioBusBytes).U
216      out.a.bits.source := 0.U
217    }
218  }
219}
220
221// triple buffer applied in L1I$-L2 path (two at MemBlock, one at L2Top)
222class ICacheBuffer()(implicit p: Parameters) extends LazyModule {
223  val node = new TLBufferNode(BufferParams.default, BufferParams.default, BufferParams.default, BufferParams.default, BufferParams.default)
224  lazy val module = new ICacheBufferImpl
225
226  class ICacheBufferImpl extends LazyModuleImp(this) {
227    (node.in zip node.out) foreach { case ((in, edgeIn), (out, edgeOut)) =>
228      out.a <> BufferParams.default(BufferParams.default(in.a))
229      in.d <> BufferParams.default(BufferParams.default(out.d))
230    }
231  }
232}
233
234class ICacheCtrlBuffer()(implicit p: Parameters) extends LazyModule {
235  val node = new TLBufferNode(BufferParams.default, BufferParams.default, BufferParams.default, BufferParams.default, BufferParams.default)
236  lazy val module = new ICacheCtrlBufferImpl
237
238  class ICacheCtrlBufferImpl extends LazyModuleImp(this) {
239    (node.in zip node.out) foreach { case ((in, edgeIn), (out, edgeOut)) =>
240      out.a <> BufferParams.default(BufferParams.default(in.a))
241      in.d <> BufferParams.default(BufferParams.default(out.d))
242    }
243  }
244}
245
246// Frontend bus goes through MemBlock
247class FrontendBridge()(implicit p: Parameters) extends LazyModule {
248  val icache_node = LazyModule(new ICacheBuffer()).suggestName("icache").node// to keep IO port name
249  val icachectrl_node = LazyModule(new ICacheCtrlBuffer()).suggestName("icachectrl").node
250  val instr_uncache_node = LazyModule(new InstrUncacheBuffer()).suggestName("instr_uncache").node
251  lazy val module = new LazyModuleImp(this) {
252  }
253}
254
255class MemBlockInlined()(implicit p: Parameters) extends LazyModule
256  with HasXSParameter {
257  override def shouldBeInlined: Boolean = true
258
259  val dcache = LazyModule(new DCacheWrapper())
260  val uncache = LazyModule(new Uncache())
261  val uncache_port = TLTempNode()
262  val uncache_xbar = TLXbar()
263  val ptw = LazyModule(new L2TLBWrapper())
264  val ptw_to_l2_buffer = if (!coreParams.softPTW) LazyModule(new TLBuffer) else null
265  val l1d_to_l2_buffer = if (coreParams.dcacheParametersOpt.nonEmpty) LazyModule(new TLBuffer) else null
266  val dcache_port = TLNameNode("dcache_client") // to keep dcache-L2 port name
267  val l2_pf_sender_opt = coreParams.prefetcher.map(_ =>
268    BundleBridgeSource(() => new PrefetchRecv)
269  )
270  val l3_pf_sender_opt = if (p(SoCParamsKey).L3CacheParamsOpt.nonEmpty) coreParams.prefetcher.map(_ =>
271    BundleBridgeSource(() => new huancun.PrefetchRecv)
272  ) else None
273  val frontendBridge = LazyModule(new FrontendBridge)
274  // interrupt sinks
275  val clint_int_sink = IntSinkNode(IntSinkPortSimple(1, 2))
276  val debug_int_sink = IntSinkNode(IntSinkPortSimple(1, 1))
277  val plic_int_sink = IntSinkNode(IntSinkPortSimple(2, 1))
278  val nmi_int_sink = IntSinkNode(IntSinkPortSimple(1, (new NonmaskableInterruptIO).elements.size))
279  val beu_local_int_sink = IntSinkNode(IntSinkPortSimple(1, 1))
280
281  if (!coreParams.softPTW) {
282    ptw_to_l2_buffer.node := ptw.node
283  }
284  uncache_xbar := TLBuffer() := uncache.clientNode
285  if (dcache.uncacheNode.isDefined) {
286    dcache.uncacheNode.get := TLBuffer.chainNode(2) := uncache_xbar
287  }
288  uncache_port := TLBuffer.chainNode(2) := uncache_xbar
289
290  lazy val module = new MemBlockInlinedImp(this)
291}
292
293class MemBlockInlinedImp(outer: MemBlockInlined) extends LazyModuleImp(outer)
294  with HasXSParameter
295  with HasFPUParameters
296  with HasPerfEvents
297  with HasSoCParameter
298  with HasL1PrefetchSourceParameter
299  with HasCircularQueuePtrHelper
300  with HasMemBlockParameters
301  with HasTlbConst
302  with SdtrigExt
303{
304  val io = IO(new Bundle {
305    val hartId = Input(UInt(hartIdLen.W))
306    val redirect = Flipped(ValidIO(new Redirect))
307
308    val ooo_to_mem = new ooo_to_mem
309    val mem_to_ooo = new mem_to_ooo
310    val fetch_to_mem = new fetch_to_mem
311
312    val ifetchPrefetch = Vec(LduCnt, ValidIO(new SoftIfetchPrefetchBundle))
313
314    // misc
315    val error = ValidIO(new L1CacheErrorInfo)
316    val memInfo = new Bundle {
317      val sqFull = Output(Bool())
318      val lqFull = Output(Bool())
319      val dcacheMSHRFull = Output(Bool())
320    }
321    val debug_ls = new DebugLSIO
322    val l2_hint = Input(Valid(new L2ToL1Hint()))
323    val l2PfqBusy = Input(Bool())
324    val l2_tlb_req = Flipped(new TlbRequestIO(nRespDups = 2))
325    val l2_pmp_resp = new PMPRespBundle
326    val l2_flush_done = Input(Bool())
327
328    val debugTopDown = new Bundle {
329      val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W)))
330      val toCore = new MemCoreTopDownIO
331    }
332    val debugRolling = Flipped(new RobDebugRollingIO)
333
334    // All the signals from/to frontend/backend to/from bus will go through MemBlock
335    val fromTopToBackend = Input(new Bundle {
336      val msiInfo   = ValidIO(UInt(soc.IMSICParams.MSI_INFO_WIDTH.W))
337      val clintTime = ValidIO(UInt(64.W))
338    })
339    val inner_hartId = Output(UInt(hartIdLen.W))
340    val inner_reset_vector = Output(UInt(PAddrBits.W))
341    val outer_reset_vector = Input(UInt(PAddrBits.W))
342    val outer_cpu_halt = Output(Bool())
343    val outer_l2_flush_en = Output(Bool())
344    val outer_power_down_en = Output(Bool())
345    val outer_cpu_critical_error = Output(Bool())
346    val outer_msi_ack = Output(Bool())
347    val inner_beu_errors_icache = Input(new L1BusErrorUnitInfo)
348    val outer_beu_errors_icache = Output(new L1BusErrorUnitInfo)
349    val inner_hc_perfEvents = Output(Vec(numPCntHc * coreParams.L2NBanks + 1, new PerfEvent))
350    val outer_hc_perfEvents = Input(Vec(numPCntHc * coreParams.L2NBanks + 1, new PerfEvent))
351
352    // reset signals of frontend & backend are generated in memblock
353    val reset_backend = Output(Reset())
354    // Reset singal from frontend.
355    val resetInFrontendBypass = new Bundle{
356      val fromFrontend = Input(Bool())
357      val toL2Top      = Output(Bool())
358    }
359    val traceCoreInterfaceBypass = new Bundle{
360      val fromBackend = Flipped(new TraceCoreInterface(hasOffset = true))
361      val toL2Top     = new TraceCoreInterface
362    }
363
364    val topDownInfo = new Bundle {
365      val fromL2Top = Input(new TopDownFromL2Top)
366      val toBackend = Flipped(new TopDownInfo)
367    }
368    val sramTestBypass = new Bundle() {
369      val fromL2Top = new Bundle() {
370        val mbist      = Option.when(hasMbist)(Input(new SramMbistBundle))
371        val mbistReset = Option.when(hasMbist)(Input(new DFTResetSignals()))
372        val sramCtl    = Option.when(hasSramCtl)(Input(UInt(64.W)))
373      }
374      val toFrontend = new Bundle() {
375        val mbist      = Option.when(hasMbist)(Output(new SramMbistBundle))
376        val mbistReset = Option.when(hasMbist)(Output(new DFTResetSignals()))
377        val sramCtl    = Option.when(hasSramCtl)(Output(UInt(64.W)))
378      }
379      val toBackend = new Bundle() {
380        val mbist      = Option.when(hasMbist)(Output(new SramMbistBundle))
381        val mbistReset = Option.when(hasMbist)(Output(new DFTResetSignals()))
382      }
383    }
384  })
385
386  dontTouch(io.inner_hartId)
387  dontTouch(io.inner_reset_vector)
388  dontTouch(io.outer_reset_vector)
389  dontTouch(io.outer_cpu_halt)
390  dontTouch(io.outer_l2_flush_en)
391  dontTouch(io.outer_power_down_en)
392  dontTouch(io.outer_cpu_critical_error)
393  dontTouch(io.inner_beu_errors_icache)
394  dontTouch(io.outer_beu_errors_icache)
395  dontTouch(io.inner_hc_perfEvents)
396  dontTouch(io.outer_hc_perfEvents)
397
398  val redirect = RegNextWithEnable(io.redirect)
399
400  private val dcache = outer.dcache.module
401  val uncache = outer.uncache.module
402
403  //val delayedDcacheRefill = RegNext(dcache.io.lsu.lsq)
404
405  val csrCtrl = DelayN(io.ooo_to_mem.csrCtrl, 2)
406  dcache.io.l2_pf_store_only := RegNext(io.ooo_to_mem.csrCtrl.pf_ctrl.l2_pf_store_only, false.B)
407  io.error <> DelayNWithValid(dcache.io.error, 2)
408  when(!csrCtrl.cache_error_enable){
409    io.error.bits.report_to_beu := false.B
410    io.error.valid := false.B
411  }
412
413  val loadUnits = Seq.fill(LduCnt)(Module(new LoadUnit))
414  val storeUnits = Seq.fill(StaCnt)(Module(new StoreUnit))
415  val stdExeUnits = Seq.fill(StdCnt)(Module(new MemExeUnit(backendParams.memSchdParams.get.issueBlockParams.find(_.StdCnt != 0).get.exuBlockParams.head)))
416  val hybridUnits = Seq.fill(HyuCnt)(Module(new HybridUnit)) // Todo: replace it with HybridUnit
417  val stData = stdExeUnits.map(_.io.out)
418  val exeUnits = loadUnits ++ storeUnits
419
420  // The number of vector load/store units is decoupled with the number of load/store units
421  val vlSplit = Seq.fill(VlduCnt)(Module(new VLSplitImp))
422  val vsSplit = Seq.fill(VstuCnt)(Module(new VSSplitImp))
423  val vlMergeBuffer = Module(new VLMergeBufferImp)
424  val vsMergeBuffer = Seq.fill(VstuCnt)(Module(new VSMergeBufferImp))
425  val vSegmentUnit  = Module(new VSegmentUnit)
426  val vfofBuffer    = Module(new VfofBuffer)
427
428  // misalign Buffer
429  val loadMisalignBuffer = Module(new LoadMisalignBuffer)
430  val storeMisalignBuffer = Module(new StoreMisalignBuffer)
431
432  val l1_pf_req = Wire(Decoupled(new L1PrefetchReq()))
433  dcache.io.sms_agt_evict_req.ready := false.B
434  val prefetcherOpt: Option[BasePrefecher] = coreParams.prefetcher.map {
435    case _: SMSParams =>
436      val sms = Module(new SMSPrefetcher())
437      sms.io_agt_en := GatedRegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l1D_pf_enable_agt, 2, Some(false.B))
438      sms.io_pht_en := GatedRegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l1D_pf_enable_pht, 2, Some(false.B))
439      sms.io_act_threshold := GatedRegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l1D_pf_active_threshold, 2, Some(12.U))
440      sms.io_act_stride := GatedRegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l1D_pf_active_stride, 2, Some(30.U))
441      sms.io_stride_en := false.B
442      sms.io_dcache_evict <> dcache.io.sms_agt_evict_req
443      val mbistSmsPl = MbistPipeline.PlaceMbistPipeline(1, "MbistPipeSms", hasMbist)
444      sms
445  }
446  prefetcherOpt.foreach{ pf => pf.io.l1_req.ready := false.B }
447  val hartId = p(XSCoreParamsKey).HartId
448  val l1PrefetcherOpt: Option[BasePrefecher] = coreParams.prefetcher.map {
449    case _ =>
450      val l1Prefetcher = Module(new L1Prefetcher())
451      val enableL1StreamPrefetcher = Constantin.createRecord(s"enableL1StreamPrefetcher$hartId", initValue = true)
452      l1Prefetcher.io.enable := enableL1StreamPrefetcher &&
453        GatedRegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l1D_pf_enable, 2, Some(false.B))
454      l1Prefetcher.pf_ctrl <> dcache.io.pf_ctrl
455      l1Prefetcher.l2PfqBusy := io.l2PfqBusy
456
457      // stride will train on miss or prefetch hit
458      for (i <- 0 until LduCnt) {
459        val source = loadUnits(i).io.prefetch_train_l1
460        l1Prefetcher.stride_train(i).valid := source.valid && source.bits.isFirstIssue && (
461          source.bits.miss || isFromStride(source.bits.meta_prefetch)
462        )
463        l1Prefetcher.stride_train(i).bits := source.bits
464        val loadPc = RegNext(io.ooo_to_mem.issueLda(i).bits.uop.pc) // for s1
465        l1Prefetcher.stride_train(i).bits.uop.pc := Mux(
466          loadUnits(i).io.s2_ptr_chasing,
467          RegEnable(loadPc, loadUnits(i).io.s2_prefetch_spec),
468          RegEnable(RegEnable(loadPc, loadUnits(i).io.s1_prefetch_spec), loadUnits(i).io.s2_prefetch_spec)
469        )
470      }
471      for (i <- 0 until HyuCnt) {
472        val source = hybridUnits(i).io.prefetch_train_l1
473        l1Prefetcher.stride_train.drop(LduCnt)(i).valid := source.valid && source.bits.isFirstIssue && (
474          source.bits.miss || isFromStride(source.bits.meta_prefetch)
475        )
476        l1Prefetcher.stride_train.drop(LduCnt)(i).bits := source.bits
477        l1Prefetcher.stride_train.drop(LduCnt)(i).bits.uop.pc := Mux(
478          hybridUnits(i).io.ldu_io.s2_ptr_chasing,
479          RegNext(io.ooo_to_mem.hybridPc(i)),
480          RegNext(RegNext(io.ooo_to_mem.hybridPc(i)))
481        )
482      }
483      l1Prefetcher
484  }
485  // load prefetch to l1 Dcache
486  l1PrefetcherOpt match {
487    case Some(pf) => l1_pf_req <> Pipeline(in = pf.io.l1_req, depth = 1, pipe = false, name = Some("pf_queue_to_ldu_reg"))
488    case None =>
489      l1_pf_req.valid := false.B
490      l1_pf_req.bits := DontCare
491  }
492  val pf_train_on_hit = RegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l1D_pf_train_on_hit, 2, Some(true.B))
493
494  loadUnits.zipWithIndex.map(x => x._1.suggestName("LoadUnit_"+x._2))
495  storeUnits.zipWithIndex.map(x => x._1.suggestName("StoreUnit_"+x._2))
496  hybridUnits.zipWithIndex.map(x => x._1.suggestName("HybridUnit_"+x._2))
497  val atomicsUnit = Module(new AtomicsUnit)
498
499
500  val ldaExeWbReqs = Wire(Vec(LduCnt, Decoupled(new MemExuOutput)))
501  // atomicsUnit will overwrite the source from ldu if it is about to writeback
502  val atomicWritebackOverride = Mux(
503    atomicsUnit.io.out.valid,
504    atomicsUnit.io.out.bits,
505    loadUnits(AtomicWBPort).io.ldout.bits
506  )
507  ldaExeWbReqs(AtomicWBPort).valid := atomicsUnit.io.out.valid || loadUnits(AtomicWBPort).io.ldout.valid
508  ldaExeWbReqs(AtomicWBPort).bits  := atomicWritebackOverride
509  atomicsUnit.io.out.ready := ldaExeWbReqs(AtomicWBPort).ready
510  loadUnits(AtomicWBPort).io.ldout.ready := ldaExeWbReqs(AtomicWBPort).ready
511
512  val st_data_atomics = Seq.tabulate(StdCnt)(i =>
513    stData(i).valid && FuType.storeIsAMO(stData(i).bits.uop.fuType)
514  )
515
516  // misalignBuffer will overwrite the source from ldu if it is about to writeback
517  val misalignWritebackOverride = Mux(
518    loadUnits(MisalignWBPort).io.ldout.valid,
519    loadUnits(MisalignWBPort).io.ldout.bits,
520    loadMisalignBuffer.io.writeBack.bits
521  )
522  ldaExeWbReqs(MisalignWBPort).valid    := loadMisalignBuffer.io.writeBack.valid || loadUnits(MisalignWBPort).io.ldout.valid
523  ldaExeWbReqs(MisalignWBPort).bits     := misalignWritebackOverride
524  loadMisalignBuffer.io.writeBack.ready := ldaExeWbReqs(MisalignWBPort).ready && !loadUnits(MisalignWBPort).io.ldout.valid
525  loadMisalignBuffer.io.loadOutValid    := loadUnits(MisalignWBPort).io.ldout.valid
526  loadMisalignBuffer.io.loadVecOutValid := loadUnits(MisalignWBPort).io.vecldout.valid
527  loadUnits(MisalignWBPort).io.ldout.ready := ldaExeWbReqs(MisalignWBPort).ready
528  ldaExeWbReqs(MisalignWBPort).bits.isFromLoadUnit := loadUnits(MisalignWBPort).io.ldout.bits.isFromLoadUnit || loadMisalignBuffer.io.writeBack.valid
529
530  // loadUnit will overwrite the source from uncache if it is about to writeback
531  ldaExeWbReqs(UncacheWBPort) <> loadUnits(UncacheWBPort).io.ldout
532  io.mem_to_ooo.writebackLda <> ldaExeWbReqs
533  io.mem_to_ooo.writebackSta <> storeUnits.map(_.io.stout)
534  io.mem_to_ooo.writebackStd.zip(stdExeUnits).foreach {x =>
535    x._1.bits  := x._2.io.out.bits
536    // AMOs do not need to write back std now.
537    x._1.valid := x._2.io.out.fire && !FuType.storeIsAMO(x._2.io.out.bits.uop.fuType)
538  }
539  io.mem_to_ooo.writebackHyuLda <> hybridUnits.map(_.io.ldout)
540  io.mem_to_ooo.writebackHyuSta <> hybridUnits.map(_.io.stout)
541  io.mem_to_ooo.otherFastWakeup := DontCare
542  io.mem_to_ooo.otherFastWakeup.drop(HyuCnt).take(LduCnt).zip(loadUnits.map(_.io.fast_uop)).foreach{case(a,b)=> a := b}
543  io.mem_to_ooo.otherFastWakeup.take(HyuCnt).zip(hybridUnits.map(_.io.ldu_io.fast_uop)).foreach{case(a,b)=> a:=b}
544  val stOut = io.mem_to_ooo.writebackSta ++ io.mem_to_ooo.writebackHyuSta
545
546  // prefetch to l1 req
547  // Stream's confidence is always 1
548  // (LduCnt + HyuCnt) l1_pf_reqs ?
549  loadUnits.foreach(load_unit => {
550    load_unit.io.prefetch_req.valid <> l1_pf_req.valid
551    load_unit.io.prefetch_req.bits <> l1_pf_req.bits
552  })
553
554  hybridUnits.foreach(hybrid_unit => {
555    hybrid_unit.io.ldu_io.prefetch_req.valid <> l1_pf_req.valid
556    hybrid_unit.io.ldu_io.prefetch_req.bits <> l1_pf_req.bits
557  })
558
559  // NOTE: loadUnits(0) has higher bank conflict and miss queue arb priority than loadUnits(1) and loadUnits(2)
560  // when loadUnits(1)/loadUnits(2) stage 0 is busy, hw prefetch will never use that pipeline
561  val LowConfPorts = if (LduCnt == 2) Seq(1) else if (LduCnt == 3) Seq(1, 2) else Seq(0)
562  LowConfPorts.map{case i => loadUnits(i).io.prefetch_req.bits.confidence := 0.U}
563  hybridUnits.foreach(hybrid_unit => { hybrid_unit.io.ldu_io.prefetch_req.bits.confidence := 0.U })
564
565  val canAcceptHighConfPrefetch = loadUnits.map(_.io.canAcceptHighConfPrefetch) ++
566                                  hybridUnits.map(_.io.canAcceptLowConfPrefetch)
567  val canAcceptLowConfPrefetch = loadUnits.map(_.io.canAcceptLowConfPrefetch) ++
568                                 hybridUnits.map(_.io.canAcceptLowConfPrefetch)
569  l1_pf_req.ready := (0 until LduCnt + HyuCnt).map{
570    case i => {
571      if (LowConfPorts.contains(i)) {
572        loadUnits(i).io.canAcceptLowConfPrefetch
573      } else {
574        Mux(l1_pf_req.bits.confidence === 1.U, canAcceptHighConfPrefetch(i), canAcceptLowConfPrefetch(i))
575      }
576    }
577  }.reduce(_ || _)
578
579  // l1 pf fuzzer interface
580  val DebugEnableL1PFFuzzer = false
581  if (DebugEnableL1PFFuzzer) {
582    // l1 pf req fuzzer
583    val fuzzer = Module(new L1PrefetchFuzzer())
584    fuzzer.io.vaddr := DontCare
585    fuzzer.io.paddr := DontCare
586
587    // override load_unit prefetch_req
588    loadUnits.foreach(load_unit => {
589      load_unit.io.prefetch_req.valid <> fuzzer.io.req.valid
590      load_unit.io.prefetch_req.bits <> fuzzer.io.req.bits
591    })
592
593    // override hybrid_unit prefetch_req
594    hybridUnits.foreach(hybrid_unit => {
595      hybrid_unit.io.ldu_io.prefetch_req.valid <> fuzzer.io.req.valid
596      hybrid_unit.io.ldu_io.prefetch_req.bits <> fuzzer.io.req.bits
597    })
598
599    fuzzer.io.req.ready := l1_pf_req.ready
600  }
601
602  // TODO: fast load wakeup
603  val lsq     = Module(new LsqWrapper)
604  val sbuffer = Module(new Sbuffer)
605  // if you wants to stress test dcache store, use FakeSbuffer
606  // val sbuffer = Module(new FakeSbuffer) // out of date now
607  io.mem_to_ooo.stIssuePtr := lsq.io.issuePtrExt
608
609  dcache.io.hartId := io.hartId
610  lsq.io.hartId := io.hartId
611  sbuffer.io.hartId := io.hartId
612  atomicsUnit.io.hartId := io.hartId
613
614  dcache.io.lqEmpty := lsq.io.lqEmpty
615
616  // load/store prefetch to l2 cache
617  prefetcherOpt.foreach(sms_pf => {
618    l1PrefetcherOpt.foreach(l1_pf => {
619      val sms_pf_to_l2 = DelayNWithValid(sms_pf.io.l2_req, 2)
620      val l1_pf_to_l2 = DelayNWithValid(l1_pf.io.l2_req, 2)
621
622      outer.l2_pf_sender_opt.get.out.head._1.addr_valid := sms_pf_to_l2.valid || l1_pf_to_l2.valid
623      outer.l2_pf_sender_opt.get.out.head._1.addr := Mux(l1_pf_to_l2.valid, l1_pf_to_l2.bits.addr, sms_pf_to_l2.bits.addr)
624      outer.l2_pf_sender_opt.get.out.head._1.pf_source := Mux(l1_pf_to_l2.valid, l1_pf_to_l2.bits.source, sms_pf_to_l2.bits.source)
625      outer.l2_pf_sender_opt.get.out.head._1.l2_pf_en := RegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l2_pf_enable, 2, Some(true.B))
626
627      sms_pf.io.enable := RegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l1D_pf_enable, 2, Some(false.B))
628
629      val l2_trace = Wire(new LoadPfDbBundle)
630      l2_trace.paddr := outer.l2_pf_sender_opt.get.out.head._1.addr
631      val table = ChiselDB.createTable(s"L2PrefetchTrace$hartId", new LoadPfDbBundle, basicDB = false)
632      table.log(l2_trace, l1_pf_to_l2.valid, "StreamPrefetchTrace", clock, reset)
633      table.log(l2_trace, !l1_pf_to_l2.valid && sms_pf_to_l2.valid, "L2PrefetchTrace", clock, reset)
634
635      val l1_pf_to_l3 = ValidIODelay(l1_pf.io.l3_req, 4)
636      outer.l3_pf_sender_opt.foreach(_.out.head._1.addr_valid := l1_pf_to_l3.valid)
637      outer.l3_pf_sender_opt.foreach(_.out.head._1.addr := l1_pf_to_l3.bits)
638      outer.l3_pf_sender_opt.foreach(_.out.head._1.l2_pf_en := RegNextN(io.ooo_to_mem.csrCtrl.pf_ctrl.l2_pf_enable, 4, Some(true.B)))
639
640      val l3_trace = Wire(new LoadPfDbBundle)
641      l3_trace.paddr := outer.l3_pf_sender_opt.map(_.out.head._1.addr).getOrElse(0.U)
642      val l3_table = ChiselDB.createTable(s"L3PrefetchTrace$hartId", new LoadPfDbBundle, basicDB = false)
643      l3_table.log(l3_trace, l1_pf_to_l3.valid, "StreamPrefetchTrace", clock, reset)
644
645      XSPerfAccumulate("prefetch_fire_l2", outer.l2_pf_sender_opt.get.out.head._1.addr_valid)
646      XSPerfAccumulate("prefetch_fire_l3", outer.l3_pf_sender_opt.map(_.out.head._1.addr_valid).getOrElse(false.B))
647      XSPerfAccumulate("l1pf_fire_l2", l1_pf_to_l2.valid)
648      XSPerfAccumulate("sms_fire_l2", !l1_pf_to_l2.valid && sms_pf_to_l2.valid)
649      XSPerfAccumulate("sms_block_by_l1pf", l1_pf_to_l2.valid && sms_pf_to_l2.valid)
650    })
651  })
652
653  // ptw
654  val sfence = RegNext(RegNext(io.ooo_to_mem.sfence))
655  val tlbcsr = RegNext(RegNext(io.ooo_to_mem.tlbCsr))
656  private val ptw = outer.ptw.module
657  private val ptw_to_l2_buffer = outer.ptw_to_l2_buffer.module
658  private val l1d_to_l2_buffer = outer.l1d_to_l2_buffer.module
659  ptw.io.hartId := io.hartId
660  ptw.io.sfence <> sfence
661  ptw.io.csr.tlb <> tlbcsr
662  ptw.io.csr.distribute_csr <> csrCtrl.distribute_csr
663
664  val perfEventsPTW = if (!coreParams.softPTW) {
665    ptw.getPerfEvents
666  } else {
667    Seq()
668  }
669
670  // dtlb
671  val dtlb_ld_tlb_ld = Module(new TLBNonBlock(LduCnt + HyuCnt + 1, 2, ldtlbParams))
672  val dtlb_st_tlb_st = Module(new TLBNonBlock(StaCnt, 1, sttlbParams))
673  val dtlb_prefetch_tlb_prefetch = Module(new TLBNonBlock(2, 2, pftlbParams))
674  val dtlb_ld = Seq(dtlb_ld_tlb_ld.io)
675  val dtlb_st = Seq(dtlb_st_tlb_st.io)
676  val dtlb_prefetch = Seq(dtlb_prefetch_tlb_prefetch.io)
677  /* tlb vec && constant variable */
678  val dtlb = dtlb_ld ++ dtlb_st ++ dtlb_prefetch
679  val (dtlb_ld_idx, dtlb_st_idx, dtlb_pf_idx) = (0, 1, 2)
680  val TlbSubSizeVec = Seq(LduCnt + HyuCnt + 1, StaCnt, 2) // (load + hyu + stream pf, store, sms+l2bop)
681  val DTlbSize = TlbSubSizeVec.sum
682  val TlbStartVec = TlbSubSizeVec.scanLeft(0)(_ + _).dropRight(1)
683  val TlbEndVec = TlbSubSizeVec.scanLeft(0)(_ + _).drop(1)
684
685  val ptwio = Wire(new VectorTlbPtwIO(DTlbSize))
686  val dtlb_reqs = dtlb.map(_.requestor).flatten
687  val dtlb_pmps = dtlb.map(_.pmp).flatten
688  dtlb.map(_.hartId := io.hartId)
689  dtlb.map(_.sfence := sfence)
690  dtlb.map(_.csr := tlbcsr)
691  dtlb.map(_.flushPipe.map(a => a := false.B)) // non-block doesn't need
692  dtlb.map(_.redirect := redirect)
693  if (refillBothTlb) {
694    require(ldtlbParams.outReplace == sttlbParams.outReplace)
695    require(ldtlbParams.outReplace == hytlbParams.outReplace)
696    require(ldtlbParams.outReplace == pftlbParams.outReplace)
697    require(ldtlbParams.outReplace)
698
699    val replace = Module(new TlbReplace(DTlbSize, ldtlbParams))
700    replace.io.apply_sep(dtlb_ld.map(_.replace) ++ dtlb_st.map(_.replace) ++ dtlb_prefetch.map(_.replace), ptwio.resp.bits.data.s1.entry.tag)
701  } else {
702    // TODO: there will be bugs in TlbReplace when outReplace enable, since the order of Hyu is not right.
703    if (ldtlbParams.outReplace) {
704      val replace_ld = Module(new TlbReplace(LduCnt + 1, ldtlbParams))
705      replace_ld.io.apply_sep(dtlb_ld.map(_.replace), ptwio.resp.bits.data.s1.entry.tag)
706    }
707    if (hytlbParams.outReplace) {
708      val replace_hy = Module(new TlbReplace(HyuCnt, hytlbParams))
709      replace_hy.io.apply_sep(dtlb_ld.map(_.replace), ptwio.resp.bits.data.s1.entry.tag)
710    }
711    if (sttlbParams.outReplace) {
712      val replace_st = Module(new TlbReplace(StaCnt, sttlbParams))
713      replace_st.io.apply_sep(dtlb_st.map(_.replace), ptwio.resp.bits.data.s1.entry.tag)
714    }
715    if (pftlbParams.outReplace) {
716      val replace_pf = Module(new TlbReplace(2, pftlbParams))
717      replace_pf.io.apply_sep(dtlb_prefetch.map(_.replace), ptwio.resp.bits.data.s1.entry.tag)
718    }
719  }
720
721  val ptw_resp_next = RegEnable(ptwio.resp.bits, ptwio.resp.valid)
722  val ptw_resp_v = RegNext(ptwio.resp.valid && !(sfence.valid && tlbcsr.satp.changed && tlbcsr.vsatp.changed && tlbcsr.hgatp.changed), init = false.B)
723  ptwio.resp.ready := true.B
724
725  val tlbreplay = WireInit(VecInit(Seq.fill(LdExuCnt)(false.B)))
726  val tlbreplay_reg = GatedValidRegNext(tlbreplay)
727  val dtlb_ld0_tlbreplay_reg = GatedValidRegNext(dtlb_ld(0).tlbreplay)
728
729  if (backendParams.debugEn){ dontTouch(tlbreplay) }
730
731  for (i <- 0 until LdExuCnt) {
732    tlbreplay(i) := dtlb_ld(0).ptw.req(i).valid && ptw_resp_next.vector(0) && ptw_resp_v &&
733      ptw_resp_next.data.hit(dtlb_ld(0).ptw.req(i).bits.vpn, tlbcsr.satp.asid, tlbcsr.vsatp.asid, tlbcsr.hgatp.vmid, allType = true, ignoreAsid = true)
734  }
735
736  dtlb.flatMap(a => a.ptw.req)
737    .zipWithIndex
738    .foreach{ case (tlb, i) =>
739      tlb.ready := ptwio.req(i).ready
740      ptwio.req(i).bits := tlb.bits
741    val vector_hit = if (refillBothTlb) Cat(ptw_resp_next.vector).orR
742      else if (i < TlbEndVec(dtlb_ld_idx)) Cat(ptw_resp_next.vector.slice(TlbStartVec(dtlb_ld_idx), TlbEndVec(dtlb_ld_idx))).orR
743      else if (i < TlbEndVec(dtlb_st_idx)) Cat(ptw_resp_next.vector.slice(TlbStartVec(dtlb_st_idx), TlbEndVec(dtlb_st_idx))).orR
744      else                                 Cat(ptw_resp_next.vector.slice(TlbStartVec(dtlb_pf_idx), TlbEndVec(dtlb_pf_idx))).orR
745    ptwio.req(i).valid := tlb.valid && !(ptw_resp_v && vector_hit && ptw_resp_next.data.hit(tlb.bits.vpn, tlbcsr.satp.asid, tlbcsr.vsatp.asid, tlbcsr.hgatp.vmid, allType = true, ignoreAsid = true))
746  }
747  dtlb.foreach(_.ptw.resp.bits := ptw_resp_next.data)
748  if (refillBothTlb) {
749    dtlb.foreach(_.ptw.resp.valid := ptw_resp_v && Cat(ptw_resp_next.vector).orR)
750  } else {
751    dtlb_ld.foreach(_.ptw.resp.valid := ptw_resp_v && Cat(ptw_resp_next.vector.slice(TlbStartVec(dtlb_ld_idx), TlbEndVec(dtlb_ld_idx))).orR)
752    dtlb_st.foreach(_.ptw.resp.valid := ptw_resp_v && Cat(ptw_resp_next.vector.slice(TlbStartVec(dtlb_st_idx), TlbEndVec(dtlb_st_idx))).orR)
753    dtlb_prefetch.foreach(_.ptw.resp.valid := ptw_resp_v && Cat(ptw_resp_next.vector.slice(TlbStartVec(dtlb_pf_idx), TlbEndVec(dtlb_pf_idx))).orR)
754  }
755  dtlb_ld.foreach(_.ptw.resp.bits.getGpa := Cat(ptw_resp_next.getGpa.take(LduCnt + HyuCnt + 1)).orR)
756  dtlb_st.foreach(_.ptw.resp.bits.getGpa := Cat(ptw_resp_next.getGpa.slice(LduCnt + HyuCnt + 1, LduCnt + HyuCnt + 1 + StaCnt)).orR)
757  dtlb_prefetch.foreach(_.ptw.resp.bits.getGpa := Cat(ptw_resp_next.getGpa.drop(LduCnt + HyuCnt + 1 + StaCnt)).orR)
758
759  val dtlbRepeater  = PTWNewFilter(ldtlbParams.fenceDelay, ptwio, ptw.io.tlb(1), sfence, tlbcsr, l2tlbParams.dfilterSize)
760  val itlbRepeater3 = PTWRepeaterNB(passReady = false, itlbParams.fenceDelay, io.fetch_to_mem.itlb, ptw.io.tlb(0), sfence, tlbcsr)
761
762  lsq.io.debugTopDown.robHeadMissInDTlb := dtlbRepeater.io.rob_head_miss_in_tlb
763
764  // pmp
765  val pmp = Module(new PMP())
766  pmp.io.distribute_csr <> csrCtrl.distribute_csr
767
768  val pmp_checkers = Seq.fill(DTlbSize)(Module(new PMPChecker(4, leaveHitMux = true)))
769  val pmp_check = pmp_checkers.map(_.io)
770  for ((p,d) <- pmp_check zip dtlb_pmps) {
771    if (HasBitmapCheck) {
772      p.apply(tlbcsr.mbmc.CMODE.asBool, tlbcsr.priv.dmode, pmp.io.pmp, pmp.io.pma, d)
773    } else {
774      p.apply(tlbcsr.priv.dmode, pmp.io.pmp, pmp.io.pma, d)
775    }
776    require(p.req.bits.size.getWidth == d.bits.size.getWidth)
777  }
778
779  for (i <- 0 until LduCnt) {
780    io.debug_ls.debugLsInfo(i) := loadUnits(i).io.debug_ls
781  }
782  for (i <- 0 until HyuCnt) {
783    io.debug_ls.debugLsInfo.drop(LduCnt)(i) := hybridUnits(i).io.ldu_io.debug_ls
784  }
785  for (i <- 0 until StaCnt) {
786    io.debug_ls.debugLsInfo.drop(LduCnt + HyuCnt)(i) := storeUnits(i).io.debug_ls
787  }
788  for (i <- 0 until HyuCnt) {
789    io.debug_ls.debugLsInfo.drop(LduCnt + HyuCnt + StaCnt)(i) := hybridUnits(i).io.stu_io.debug_ls
790  }
791
792  io.mem_to_ooo.lsTopdownInfo := loadUnits.map(_.io.lsTopdownInfo) ++ hybridUnits.map(_.io.ldu_io.lsTopdownInfo)
793
794  // trigger
795  val tdata = RegInit(VecInit(Seq.fill(TriggerNum)(0.U.asTypeOf(new MatchTriggerIO))))
796  val tEnable = RegInit(VecInit(Seq.fill(TriggerNum)(false.B)))
797  tEnable := csrCtrl.mem_trigger.tEnableVec
798  when(csrCtrl.mem_trigger.tUpdate.valid) {
799    tdata(csrCtrl.mem_trigger.tUpdate.bits.addr) := csrCtrl.mem_trigger.tUpdate.bits.tdata
800  }
801  val triggerCanRaiseBpExp = csrCtrl.mem_trigger.triggerCanRaiseBpExp
802  val debugMode = csrCtrl.mem_trigger.debugMode
803
804  val backendTriggerTimingVec = VecInit(tdata.map(_.timing))
805  val backendTriggerChainVec = VecInit(tdata.map(_.chain))
806
807  XSDebug(tEnable.asUInt.orR, "Debug Mode: At least one store trigger is enabled\n")
808  for (j <- 0 until TriggerNum)
809    PrintTriggerInfo(tEnable(j), tdata(j))
810
811  // The segment instruction is executed atomically.
812  // After the segment instruction directive starts executing, no other instructions should be executed.
813  val vSegmentFlag = RegInit(false.B)
814
815  when(GatedValidRegNext(vSegmentUnit.io.in.fire)) {
816    vSegmentFlag := true.B
817  }.elsewhen(GatedValidRegNext(vSegmentUnit.io.uopwriteback.valid)) {
818    vSegmentFlag := false.B
819  }
820
821  val misalign_allow_spec = RegInit(true.B)
822  val ldu_rollback_with_misalign_nack = loadUnits.map(ldu =>
823    ldu.io.lsq.ldin.bits.isFrmMisAlignBuf && ldu.io.lsq.ldin.bits.rep_info.rar_nack && ldu.io.rollback.valid
824  ).reduce(_ || _)
825  when (ldu_rollback_with_misalign_nack) {
826    misalign_allow_spec := false.B
827  } .elsewhen(lsq.io.rarValidCount < (LoadQueueRARSize - 4).U) {
828    misalign_allow_spec := true.B
829  }
830
831  // LoadUnit
832  val correctMissTrain = Constantin.createRecord(s"CorrectMissTrain$hartId", initValue = false)
833
834  for (i <- 0 until LduCnt) {
835    loadUnits(i).io.redirect <> redirect
836    loadUnits(i).io.misalign_allow_spec := misalign_allow_spec
837
838    // get input form dispatch
839    loadUnits(i).io.ldin <> io.ooo_to_mem.issueLda(i)
840    loadUnits(i).io.feedback_slow <> io.mem_to_ooo.ldaIqFeedback(i).feedbackSlow
841    io.mem_to_ooo.ldaIqFeedback(i).feedbackFast := DontCare
842    loadUnits(i).io.correctMissTrain := correctMissTrain
843    io.mem_to_ooo.ldCancel.drop(HyuCnt)(i) := loadUnits(i).io.ldCancel
844    io.mem_to_ooo.wakeup.drop(HyuCnt)(i) := loadUnits(i).io.wakeup
845
846    // vector
847    if (i < VlduCnt) {
848      loadUnits(i).io.vecldout.ready := false.B
849    } else {
850      loadUnits(i).io.vecldin.valid := false.B
851      loadUnits(i).io.vecldin.bits := DontCare
852      loadUnits(i).io.vecldout.ready := false.B
853    }
854
855    // fast replay
856    loadUnits(i).io.fast_rep_in <> loadUnits(i).io.fast_rep_out
857
858    // SoftPrefetch to frontend (prefetch.i)
859    loadUnits(i).io.ifetchPrefetch <> io.ifetchPrefetch(i)
860
861    // dcache access
862    loadUnits(i).io.dcache <> dcache.io.lsu.load(i)
863    if(i == 0){
864      vSegmentUnit.io.rdcache := DontCare
865      dcache.io.lsu.load(i).req.valid := loadUnits(i).io.dcache.req.valid || vSegmentUnit.io.rdcache.req.valid
866      dcache.io.lsu.load(i).req.bits  := Mux1H(Seq(
867        vSegmentUnit.io.rdcache.req.valid -> vSegmentUnit.io.rdcache.req.bits,
868        loadUnits(i).io.dcache.req.valid -> loadUnits(i).io.dcache.req.bits
869      ))
870      vSegmentUnit.io.rdcache.req.ready := dcache.io.lsu.load(i).req.ready
871    }
872
873    // Dcache requests must also be preempted by the segment.
874    when(vSegmentFlag){
875      loadUnits(i).io.dcache.req.ready             := false.B // Dcache is preempted.
876
877      dcache.io.lsu.load(0).pf_source              := vSegmentUnit.io.rdcache.pf_source
878      dcache.io.lsu.load(0).s1_paddr_dup_lsu       := vSegmentUnit.io.rdcache.s1_paddr_dup_lsu
879      dcache.io.lsu.load(0).s1_paddr_dup_dcache    := vSegmentUnit.io.rdcache.s1_paddr_dup_dcache
880      dcache.io.lsu.load(0).s1_kill                := vSegmentUnit.io.rdcache.s1_kill
881      dcache.io.lsu.load(0).s2_kill                := vSegmentUnit.io.rdcache.s2_kill
882      dcache.io.lsu.load(0).s0_pc                  := vSegmentUnit.io.rdcache.s0_pc
883      dcache.io.lsu.load(0).s1_pc                  := vSegmentUnit.io.rdcache.s1_pc
884      dcache.io.lsu.load(0).s2_pc                  := vSegmentUnit.io.rdcache.s2_pc
885      dcache.io.lsu.load(0).is128Req               := vSegmentUnit.io.rdcache.is128Req
886    }.otherwise {
887      loadUnits(i).io.dcache.req.ready             := dcache.io.lsu.load(i).req.ready
888
889      dcache.io.lsu.load(0).pf_source              := loadUnits(0).io.dcache.pf_source
890      dcache.io.lsu.load(0).s1_paddr_dup_lsu       := loadUnits(0).io.dcache.s1_paddr_dup_lsu
891      dcache.io.lsu.load(0).s1_paddr_dup_dcache    := loadUnits(0).io.dcache.s1_paddr_dup_dcache
892      dcache.io.lsu.load(0).s1_kill                := loadUnits(0).io.dcache.s1_kill
893      dcache.io.lsu.load(0).s2_kill                := loadUnits(0).io.dcache.s2_kill
894      dcache.io.lsu.load(0).s0_pc                  := loadUnits(0).io.dcache.s0_pc
895      dcache.io.lsu.load(0).s1_pc                  := loadUnits(0).io.dcache.s1_pc
896      dcache.io.lsu.load(0).s2_pc                  := loadUnits(0).io.dcache.s2_pc
897      dcache.io.lsu.load(0).is128Req               := loadUnits(0).io.dcache.is128Req
898    }
899
900    // forward
901    loadUnits(i).io.lsq.forward <> lsq.io.forward(i)
902    loadUnits(i).io.sbuffer <> sbuffer.io.forward(i)
903    loadUnits(i).io.ubuffer <> uncache.io.forward(i)
904    loadUnits(i).io.tl_d_channel := dcache.io.lsu.forward_D(i)
905    loadUnits(i).io.forward_mshr <> dcache.io.lsu.forward_mshr(i)
906    // ld-ld violation check
907    loadUnits(i).io.lsq.ldld_nuke_query <> lsq.io.ldu.ldld_nuke_query(i)
908    loadUnits(i).io.lsq.stld_nuke_query <> lsq.io.ldu.stld_nuke_query(i)
909    // loadqueue old ptr
910    loadUnits(i).io.lsq.lqDeqPtr := lsq.io.lqDeqPtr
911    loadUnits(i).io.csrCtrl       <> csrCtrl
912    // dcache refill req
913  // loadUnits(i).io.refill           <> delayedDcacheRefill
914    // dtlb
915    loadUnits(i).io.tlb <> dtlb_reqs.take(LduCnt)(i)
916    if(i == 0 ){ // port 0 assign to vsegmentUnit
917      val vsegmentDtlbReqValid = vSegmentUnit.io.dtlb.req.valid // segment tlb resquest need to delay 1 cycle
918      dtlb_reqs.take(LduCnt)(i).req.valid := loadUnits(i).io.tlb.req.valid || RegNext(vsegmentDtlbReqValid)
919      vSegmentUnit.io.dtlb.req.ready      := dtlb_reqs.take(LduCnt)(i).req.ready
920      dtlb_reqs.take(LduCnt)(i).req.bits  := ParallelPriorityMux(Seq(
921        RegNext(vsegmentDtlbReqValid)     -> RegEnable(vSegmentUnit.io.dtlb.req.bits, vsegmentDtlbReqValid),
922        loadUnits(i).io.tlb.req.valid     -> loadUnits(i).io.tlb.req.bits
923      ))
924    }
925    // pmp
926    loadUnits(i).io.pmp <> pmp_check(i).resp
927    // st-ld violation query
928    val stld_nuke_query = storeUnits.map(_.io.stld_nuke_query) ++ hybridUnits.map(_.io.stu_io.stld_nuke_query)
929    for (s <- 0 until StorePipelineWidth) {
930      loadUnits(i).io.stld_nuke_query(s) := stld_nuke_query(s)
931    }
932    loadUnits(i).io.lq_rep_full <> lsq.io.lq_rep_full
933    // load prefetch train
934    prefetcherOpt.foreach(pf => {
935      // sms will train on all miss load sources
936      val source = loadUnits(i).io.prefetch_train
937      pf.io.ld_in(i).valid := Mux(pf_train_on_hit,
938        source.valid,
939        source.valid && source.bits.isFirstIssue && source.bits.miss
940      )
941      pf.io.ld_in(i).bits := source.bits
942      val loadPc = RegNext(io.ooo_to_mem.issueLda(i).bits.uop.pc) // for s1
943      pf.io.ld_in(i).bits.uop.pc := Mux(
944        loadUnits(i).io.s2_ptr_chasing,
945        RegEnable(loadPc, loadUnits(i).io.s2_prefetch_spec),
946        RegEnable(RegEnable(loadPc, loadUnits(i).io.s1_prefetch_spec), loadUnits(i).io.s2_prefetch_spec)
947      )
948    })
949    l1PrefetcherOpt.foreach(pf => {
950      // stream will train on all load sources
951      val source = loadUnits(i).io.prefetch_train_l1
952      pf.io.ld_in(i).valid := source.valid && source.bits.isFirstIssue
953      pf.io.ld_in(i).bits := source.bits
954    })
955
956    // load to load fast forward: load(i) prefers data(i)
957    val l2l_fwd_out = loadUnits.map(_.io.l2l_fwd_out) ++ hybridUnits.map(_.io.ldu_io.l2l_fwd_out)
958    val fastPriority = (i until LduCnt + HyuCnt) ++ (0 until i)
959    val fastValidVec = fastPriority.map(j => l2l_fwd_out(j).valid)
960    val fastDataVec = fastPriority.map(j => l2l_fwd_out(j).data)
961    val fastErrorVec = fastPriority.map(j => l2l_fwd_out(j).dly_ld_err)
962    val fastMatchVec = fastPriority.map(j => io.ooo_to_mem.loadFastMatch(i)(j))
963    loadUnits(i).io.l2l_fwd_in.valid := VecInit(fastValidVec).asUInt.orR
964    loadUnits(i).io.l2l_fwd_in.data := ParallelPriorityMux(fastValidVec, fastDataVec)
965    loadUnits(i).io.l2l_fwd_in.dly_ld_err := ParallelPriorityMux(fastValidVec, fastErrorVec)
966    val fastMatch = ParallelPriorityMux(fastValidVec, fastMatchVec)
967    loadUnits(i).io.ld_fast_match := fastMatch
968    loadUnits(i).io.ld_fast_imm := io.ooo_to_mem.loadFastImm(i)
969    loadUnits(i).io.ld_fast_fuOpType := io.ooo_to_mem.loadFastFuOpType(i)
970    loadUnits(i).io.replay <> lsq.io.replay(i)
971
972    val l2_hint = RegNext(io.l2_hint)
973
974    // L2 Hint for DCache
975    dcache.io.l2_hint <> l2_hint
976
977    loadUnits(i).io.l2_hint <> l2_hint
978    loadUnits(i).io.tlb_hint.id := dtlbRepeater.io.hint.get.req(i).id
979    loadUnits(i).io.tlb_hint.full := dtlbRepeater.io.hint.get.req(i).full ||
980      tlbreplay_reg(i) || dtlb_ld0_tlbreplay_reg(i)
981
982    // passdown to lsq (load s2)
983    lsq.io.ldu.ldin(i) <> loadUnits(i).io.lsq.ldin
984    if (i == UncacheWBPort) {
985      lsq.io.ldout(i) <> loadUnits(i).io.lsq.uncache
986    } else {
987      lsq.io.ldout(i).ready := true.B
988      loadUnits(i).io.lsq.uncache.valid := false.B
989      loadUnits(i).io.lsq.uncache.bits := DontCare
990    }
991    lsq.io.ld_raw_data(i) <> loadUnits(i).io.lsq.ld_raw_data
992    lsq.io.ncOut(i) <> loadUnits(i).io.lsq.nc_ldin
993    lsq.io.l2_hint.valid := l2_hint.valid
994    lsq.io.l2_hint.bits.sourceId := l2_hint.bits.sourceId
995    lsq.io.l2_hint.bits.isKeyword := l2_hint.bits.isKeyword
996
997    lsq.io.tlb_hint <> dtlbRepeater.io.hint.get
998
999    // connect misalignBuffer
1000    loadMisalignBuffer.io.req(i) <> loadUnits(i).io.misalign_buf
1001
1002    if (i == MisalignWBPort) {
1003      loadUnits(i).io.misalign_ldin  <> loadMisalignBuffer.io.splitLoadReq
1004      loadUnits(i).io.misalign_ldout <> loadMisalignBuffer.io.splitLoadResp
1005    } else {
1006      loadUnits(i).io.misalign_ldin.valid := false.B
1007      loadUnits(i).io.misalign_ldin.bits := DontCare
1008    }
1009
1010    // alter writeback exception info
1011    io.mem_to_ooo.s3_delayed_load_error(i) := loadUnits(i).io.s3_dly_ld_err
1012
1013    // update mem dependency predictor
1014    // io.memPredUpdate(i) := DontCare
1015
1016    // --------------------------------
1017    // Load Triggers
1018    // --------------------------------
1019    loadUnits(i).io.fromCsrTrigger.tdataVec := tdata
1020    loadUnits(i).io.fromCsrTrigger.tEnableVec := tEnable
1021    loadUnits(i).io.fromCsrTrigger.triggerCanRaiseBpExp := triggerCanRaiseBpExp
1022    loadUnits(i).io.fromCsrTrigger.debugMode := debugMode
1023  }
1024
1025  for (i <- 0 until HyuCnt) {
1026    hybridUnits(i).io.redirect <> redirect
1027
1028    // get input from dispatch
1029    hybridUnits(i).io.lsin <> io.ooo_to_mem.issueHya(i)
1030    hybridUnits(i).io.feedback_slow <> io.mem_to_ooo.hyuIqFeedback(i).feedbackSlow
1031    hybridUnits(i).io.feedback_fast <> io.mem_to_ooo.hyuIqFeedback(i).feedbackFast
1032    hybridUnits(i).io.correctMissTrain := correctMissTrain
1033    io.mem_to_ooo.ldCancel.take(HyuCnt)(i) := hybridUnits(i).io.ldu_io.ldCancel
1034    io.mem_to_ooo.wakeup.take(HyuCnt)(i) := hybridUnits(i).io.ldu_io.wakeup
1035
1036    // ------------------------------------
1037    //  Load Port
1038    // ------------------------------------
1039    // fast replay
1040    hybridUnits(i).io.ldu_io.fast_rep_in <> hybridUnits(i).io.ldu_io.fast_rep_out
1041
1042    // get input from dispatch
1043    hybridUnits(i).io.ldu_io.dcache <> dcache.io.lsu.load(LduCnt + i)
1044    hybridUnits(i).io.stu_io.dcache <> dcache.io.lsu.sta(StaCnt + i)
1045
1046    // dcache access
1047    hybridUnits(i).io.ldu_io.lsq.forward <> lsq.io.forward(LduCnt + i)
1048    // forward
1049    hybridUnits(i).io.ldu_io.sbuffer <> sbuffer.io.forward(LduCnt + i)
1050    hybridUnits(i).io.ldu_io.ubuffer <> uncache.io.forward(LduCnt + i)
1051    // hybridUnits(i).io.ldu_io.vec_forward <> vsFlowQueue.io.forward(LduCnt + i)
1052    hybridUnits(i).io.ldu_io.vec_forward := DontCare
1053    hybridUnits(i).io.ldu_io.tl_d_channel := dcache.io.lsu.forward_D(LduCnt + i)
1054    hybridUnits(i).io.ldu_io.forward_mshr <> dcache.io.lsu.forward_mshr(LduCnt + i)
1055    // ld-ld violation check
1056    hybridUnits(i).io.ldu_io.lsq.ldld_nuke_query <> lsq.io.ldu.ldld_nuke_query(LduCnt + i)
1057    hybridUnits(i).io.ldu_io.lsq.stld_nuke_query <> lsq.io.ldu.stld_nuke_query(LduCnt + i)
1058    hybridUnits(i).io.csrCtrl <> csrCtrl
1059    // dcache refill req
1060    hybridUnits(i).io.ldu_io.tlb_hint.id := dtlbRepeater.io.hint.get.req(LduCnt + i).id
1061    hybridUnits(i).io.ldu_io.tlb_hint.full := dtlbRepeater.io.hint.get.req(LduCnt + i).full ||
1062      tlbreplay_reg(LduCnt + i) || dtlb_ld0_tlbreplay_reg(LduCnt + i)
1063
1064    // dtlb
1065    hybridUnits(i).io.tlb <> dtlb_ld.head.requestor(LduCnt + i)
1066    // pmp
1067    hybridUnits(i).io.pmp <> pmp_check.drop(LduCnt)(i).resp
1068    // st-ld violation query
1069    val stld_nuke_query = VecInit(storeUnits.map(_.io.stld_nuke_query) ++ hybridUnits.map(_.io.stu_io.stld_nuke_query))
1070    hybridUnits(i).io.ldu_io.stld_nuke_query := stld_nuke_query
1071    hybridUnits(i).io.ldu_io.lq_rep_full <> lsq.io.lq_rep_full
1072    // load prefetch train
1073    prefetcherOpt.foreach(pf => {
1074      val source = hybridUnits(i).io.prefetch_train
1075      pf.io.ld_in(LduCnt + i).valid := Mux(pf_train_on_hit,
1076        source.valid,
1077        source.valid && source.bits.isFirstIssue && source.bits.miss
1078      )
1079      pf.io.ld_in(LduCnt + i).bits := source.bits
1080      pf.io.ld_in(LduCnt + i).bits.uop.pc := Mux(hybridUnits(i).io.ldu_io.s2_ptr_chasing, io.ooo_to_mem.hybridPc(i), RegNext(io.ooo_to_mem.hybridPc(i)))
1081    })
1082    l1PrefetcherOpt.foreach(pf => {
1083      // stream will train on all load sources
1084      val source = hybridUnits(i).io.prefetch_train_l1
1085      pf.io.ld_in(LduCnt + i).valid := source.valid && source.bits.isFirstIssue &&
1086                                       FuType.isLoad(source.bits.uop.fuType)
1087      pf.io.ld_in(LduCnt + i).bits := source.bits
1088      pf.io.st_in(StaCnt + i).valid := false.B
1089      pf.io.st_in(StaCnt + i).bits := DontCare
1090    })
1091    prefetcherOpt.foreach(pf => {
1092      val source = hybridUnits(i).io.prefetch_train
1093      pf.io.st_in(StaCnt + i).valid := Mux(pf_train_on_hit,
1094        source.valid,
1095        source.valid && source.bits.isFirstIssue && source.bits.miss
1096      ) && FuType.isStore(source.bits.uop.fuType)
1097      pf.io.st_in(StaCnt + i).bits := source.bits
1098      pf.io.st_in(StaCnt + i).bits.uop.pc := RegNext(io.ooo_to_mem.hybridPc(i))
1099    })
1100
1101    // load to load fast forward: load(i) prefers data(i)
1102    val l2l_fwd_out = loadUnits.map(_.io.l2l_fwd_out) ++ hybridUnits.map(_.io.ldu_io.l2l_fwd_out)
1103    val fastPriority = (LduCnt + i until LduCnt + HyuCnt) ++ (0 until LduCnt + i)
1104    val fastValidVec = fastPriority.map(j => l2l_fwd_out(j).valid)
1105    val fastDataVec = fastPriority.map(j => l2l_fwd_out(j).data)
1106    val fastErrorVec = fastPriority.map(j => l2l_fwd_out(j).dly_ld_err)
1107    val fastMatchVec = fastPriority.map(j => io.ooo_to_mem.loadFastMatch(LduCnt + i)(j))
1108    hybridUnits(i).io.ldu_io.l2l_fwd_in.valid := VecInit(fastValidVec).asUInt.orR
1109    hybridUnits(i).io.ldu_io.l2l_fwd_in.data := ParallelPriorityMux(fastValidVec, fastDataVec)
1110    hybridUnits(i).io.ldu_io.l2l_fwd_in.dly_ld_err := ParallelPriorityMux(fastValidVec, fastErrorVec)
1111    val fastMatch = ParallelPriorityMux(fastValidVec, fastMatchVec)
1112    hybridUnits(i).io.ldu_io.ld_fast_match := fastMatch
1113    hybridUnits(i).io.ldu_io.ld_fast_imm := io.ooo_to_mem.loadFastImm(LduCnt + i)
1114    hybridUnits(i).io.ldu_io.ld_fast_fuOpType := io.ooo_to_mem.loadFastFuOpType(LduCnt + i)
1115    hybridUnits(i).io.ldu_io.replay <> lsq.io.replay(LduCnt + i)
1116    hybridUnits(i).io.ldu_io.l2_hint <> io.l2_hint
1117
1118    // uncache
1119    lsq.io.ldout.drop(LduCnt)(i) <> hybridUnits(i).io.ldu_io.lsq.uncache
1120    lsq.io.ld_raw_data.drop(LduCnt)(i) <> hybridUnits(i).io.ldu_io.lsq.ld_raw_data
1121
1122
1123    // passdown to lsq (load s2)
1124    hybridUnits(i).io.ldu_io.lsq.nc_ldin.valid := false.B
1125    hybridUnits(i).io.ldu_io.lsq.nc_ldin.bits := DontCare
1126    lsq.io.ldu.ldin(LduCnt + i) <> hybridUnits(i).io.ldu_io.lsq.ldin
1127    // Lsq to sta unit
1128    lsq.io.sta.storeMaskIn(StaCnt + i) <> hybridUnits(i).io.stu_io.st_mask_out
1129
1130    // Lsq to std unit's rs
1131    lsq.io.std.storeDataIn(StaCnt + i) := stData(StaCnt + i)
1132    lsq.io.std.storeDataIn(StaCnt + i).valid := stData(StaCnt + i).valid && !st_data_atomics(StaCnt + i)
1133    // prefetch
1134    hybridUnits(i).io.stu_io.prefetch_req <> sbuffer.io.store_prefetch(StaCnt + i)
1135
1136    io.mem_to_ooo.s3_delayed_load_error(LduCnt + i) := hybridUnits(i).io.ldu_io.s3_dly_ld_err
1137
1138    // ------------------------------------
1139    //  Store Port
1140    // ------------------------------------
1141    hybridUnits(i).io.stu_io.lsq <> lsq.io.sta.storeAddrIn.takeRight(HyuCnt)(i)
1142    hybridUnits(i).io.stu_io.lsq_replenish <> lsq.io.sta.storeAddrInRe.takeRight(HyuCnt)(i)
1143
1144    lsq.io.sta.storeMaskIn.takeRight(HyuCnt)(i) <> hybridUnits(i).io.stu_io.st_mask_out
1145    io.mem_to_ooo.stIn.takeRight(HyuCnt)(i).valid := hybridUnits(i).io.stu_io.issue.valid
1146    io.mem_to_ooo.stIn.takeRight(HyuCnt)(i).bits := hybridUnits(i).io.stu_io.issue.bits
1147
1148    // ------------------------------------
1149    //  Vector Store Port
1150    // ------------------------------------
1151    hybridUnits(i).io.vec_stu_io.isFirstIssue := true.B
1152
1153    // -------------------------
1154    // Store Triggers
1155    // -------------------------
1156    hybridUnits(i).io.fromCsrTrigger.tdataVec := tdata
1157    hybridUnits(i).io.fromCsrTrigger.tEnableVec := tEnable
1158    hybridUnits(i).io.fromCsrTrigger.triggerCanRaiseBpExp := triggerCanRaiseBpExp
1159    hybridUnits(i).io.fromCsrTrigger.debugMode := debugMode
1160  }
1161
1162  // misalignBuffer
1163  loadMisalignBuffer.io.redirect                <> redirect
1164  loadMisalignBuffer.io.rob.lcommit             := io.ooo_to_mem.lsqio.lcommit
1165  loadMisalignBuffer.io.rob.scommit             := io.ooo_to_mem.lsqio.scommit
1166  loadMisalignBuffer.io.rob.pendingMMIOld       := io.ooo_to_mem.lsqio.pendingMMIOld
1167  loadMisalignBuffer.io.rob.pendingld           := io.ooo_to_mem.lsqio.pendingld
1168  loadMisalignBuffer.io.rob.pendingst           := io.ooo_to_mem.lsqio.pendingst
1169  loadMisalignBuffer.io.rob.pendingVst          := io.ooo_to_mem.lsqio.pendingVst
1170  loadMisalignBuffer.io.rob.commit              := io.ooo_to_mem.lsqio.commit
1171  loadMisalignBuffer.io.rob.pendingPtr          := io.ooo_to_mem.lsqio.pendingPtr
1172  loadMisalignBuffer.io.rob.pendingPtrNext      := io.ooo_to_mem.lsqio.pendingPtrNext
1173
1174  lsq.io.loadMisalignFull                       := loadMisalignBuffer.io.loadMisalignFull
1175  lsq.io.misalignAllowSpec                      := misalign_allow_spec
1176
1177  storeMisalignBuffer.io.redirect               <> redirect
1178  storeMisalignBuffer.io.rob.lcommit            := io.ooo_to_mem.lsqio.lcommit
1179  storeMisalignBuffer.io.rob.scommit            := io.ooo_to_mem.lsqio.scommit
1180  storeMisalignBuffer.io.rob.pendingMMIOld      := io.ooo_to_mem.lsqio.pendingMMIOld
1181  storeMisalignBuffer.io.rob.pendingld          := io.ooo_to_mem.lsqio.pendingld
1182  storeMisalignBuffer.io.rob.pendingst          := io.ooo_to_mem.lsqio.pendingst
1183  storeMisalignBuffer.io.rob.pendingVst         := io.ooo_to_mem.lsqio.pendingVst
1184  storeMisalignBuffer.io.rob.commit             := io.ooo_to_mem.lsqio.commit
1185  storeMisalignBuffer.io.rob.pendingPtr         := io.ooo_to_mem.lsqio.pendingPtr
1186  storeMisalignBuffer.io.rob.pendingPtrNext     := io.ooo_to_mem.lsqio.pendingPtrNext
1187
1188  lsq.io.maControl                              <> storeMisalignBuffer.io.sqControl
1189
1190  lsq.io.cmoOpReq <> dcache.io.cmoOpReq
1191  lsq.io.cmoOpResp <> dcache.io.cmoOpResp
1192
1193  // Prefetcher
1194  val StreamDTLBPortIndex = TlbStartVec(dtlb_ld_idx) + LduCnt + HyuCnt
1195  val PrefetcherDTLBPortIndex = TlbStartVec(dtlb_pf_idx)
1196  val L2toL1DLBPortIndex = TlbStartVec(dtlb_pf_idx) + 1
1197  prefetcherOpt match {
1198  case Some(pf) =>
1199    dtlb_reqs(PrefetcherDTLBPortIndex) <> pf.io.tlb_req
1200    pf.io.pmp_resp := pmp_check(PrefetcherDTLBPortIndex).resp
1201  case None =>
1202    dtlb_reqs(PrefetcherDTLBPortIndex) := DontCare
1203    dtlb_reqs(PrefetcherDTLBPortIndex).req.valid := false.B
1204    dtlb_reqs(PrefetcherDTLBPortIndex).resp.ready := true.B
1205  }
1206  l1PrefetcherOpt match {
1207    case Some(pf) =>
1208      dtlb_reqs(StreamDTLBPortIndex) <> pf.io.tlb_req
1209      pf.io.pmp_resp := pmp_check(StreamDTLBPortIndex).resp
1210    case None =>
1211        dtlb_reqs(StreamDTLBPortIndex) := DontCare
1212        dtlb_reqs(StreamDTLBPortIndex).req.valid := false.B
1213        dtlb_reqs(StreamDTLBPortIndex).resp.ready := true.B
1214  }
1215  dtlb_reqs(L2toL1DLBPortIndex) <> io.l2_tlb_req
1216  dtlb_reqs(L2toL1DLBPortIndex).resp.ready := true.B
1217  io.l2_pmp_resp := pmp_check(L2toL1DLBPortIndex).resp
1218
1219  // StoreUnit
1220  for (i <- 0 until StdCnt) {
1221    stdExeUnits(i).io.flush <> redirect
1222    stdExeUnits(i).io.in.valid := io.ooo_to_mem.issueStd(i).valid
1223    io.ooo_to_mem.issueStd(i).ready := stdExeUnits(i).io.in.ready
1224    stdExeUnits(i).io.in.bits := io.ooo_to_mem.issueStd(i).bits
1225  }
1226
1227  for (i <- 0 until StaCnt) {
1228    val stu = storeUnits(i)
1229
1230    stu.io.redirect      <> redirect
1231    stu.io.csrCtrl       <> csrCtrl
1232    stu.io.dcache        <> dcache.io.lsu.sta(i)
1233    stu.io.feedback_slow <> io.mem_to_ooo.staIqFeedback(i).feedbackSlow
1234    stu.io.stin         <> io.ooo_to_mem.issueSta(i)
1235    stu.io.lsq          <> lsq.io.sta.storeAddrIn(i)
1236    stu.io.lsq_replenish <> lsq.io.sta.storeAddrInRe(i)
1237    // dtlb
1238    stu.io.tlb          <> dtlb_st.head.requestor(i)
1239    stu.io.pmp          <> pmp_check(LduCnt + HyuCnt + 1 + i).resp
1240
1241    // -------------------------
1242    // Store Triggers
1243    // -------------------------
1244    stu.io.fromCsrTrigger.tdataVec := tdata
1245    stu.io.fromCsrTrigger.tEnableVec := tEnable
1246    stu.io.fromCsrTrigger.triggerCanRaiseBpExp := triggerCanRaiseBpExp
1247    stu.io.fromCsrTrigger.debugMode := debugMode
1248
1249    // prefetch
1250    stu.io.prefetch_req <> sbuffer.io.store_prefetch(i)
1251
1252    // store unit does not need fast feedback
1253    io.mem_to_ooo.staIqFeedback(i).feedbackFast := DontCare
1254
1255    // Lsq to sta unit
1256    lsq.io.sta.storeMaskIn(i) <> stu.io.st_mask_out
1257
1258    // connect misalignBuffer
1259    storeMisalignBuffer.io.req(i) <> stu.io.misalign_buf
1260
1261    if (i == 0) {
1262      stu.io.misalign_stin  <> storeMisalignBuffer.io.splitStoreReq
1263      stu.io.misalign_stout <> storeMisalignBuffer.io.splitStoreResp
1264    } else {
1265      stu.io.misalign_stin.valid := false.B
1266      stu.io.misalign_stin.bits := DontCare
1267    }
1268
1269    // Lsq to std unit's rs
1270    if (i < VstuCnt){
1271      when (vsSplit(i).io.vstd.get.valid) {
1272        lsq.io.std.storeDataIn(i).valid := true.B
1273        lsq.io.std.storeDataIn(i).bits := vsSplit(i).io.vstd.get.bits
1274        stData(i).ready := false.B
1275      }.otherwise {
1276        lsq.io.std.storeDataIn(i).valid := stData(i).valid && !st_data_atomics(i)
1277        lsq.io.std.storeDataIn(i).bits.uop := stData(i).bits.uop
1278        lsq.io.std.storeDataIn(i).bits.data := stData(i).bits.data
1279        lsq.io.std.storeDataIn(i).bits.mask.map(_ := 0.U)
1280        lsq.io.std.storeDataIn(i).bits.vdIdx.map(_ := 0.U)
1281        lsq.io.std.storeDataIn(i).bits.vdIdxInField.map(_ := 0.U)
1282        stData(i).ready := true.B
1283      }
1284    } else {
1285        lsq.io.std.storeDataIn(i).valid := stData(i).valid && !st_data_atomics(i)
1286        lsq.io.std.storeDataIn(i).bits.uop := stData(i).bits.uop
1287        lsq.io.std.storeDataIn(i).bits.data := stData(i).bits.data
1288        lsq.io.std.storeDataIn(i).bits.mask.map(_ := 0.U)
1289        lsq.io.std.storeDataIn(i).bits.vdIdx.map(_ := 0.U)
1290        lsq.io.std.storeDataIn(i).bits.vdIdxInField.map(_ := 0.U)
1291        stData(i).ready := true.B
1292    }
1293    lsq.io.std.storeDataIn.map(_.bits.debug := 0.U.asTypeOf(new DebugBundle))
1294    lsq.io.std.storeDataIn.foreach(_.bits.isFromLoadUnit := DontCare)
1295
1296
1297    // store prefetch train
1298    l1PrefetcherOpt.foreach(pf => {
1299      // stream will train on all load sources
1300      pf.io.st_in(i).valid := false.B
1301      pf.io.st_in(i).bits := DontCare
1302    })
1303
1304    prefetcherOpt.foreach(pf => {
1305      pf.io.st_in(i).valid := Mux(pf_train_on_hit,
1306        stu.io.prefetch_train.valid,
1307        stu.io.prefetch_train.valid && stu.io.prefetch_train.bits.isFirstIssue && (
1308          stu.io.prefetch_train.bits.miss
1309          )
1310      )
1311      pf.io.st_in(i).bits := stu.io.prefetch_train.bits
1312      pf.io.st_in(i).bits.uop.pc := RegEnable(RegEnable(io.ooo_to_mem.storePc(i), stu.io.s1_prefetch_spec), stu.io.s2_prefetch_spec)
1313    })
1314
1315    // 1. sync issue info to store set LFST
1316    // 2. when store issue, broadcast issued sqPtr to wake up the following insts
1317    // io.stIn(i).valid := io.issue(exuParameters.LduCnt + i).valid
1318    // io.stIn(i).bits := io.issue(exuParameters.LduCnt + i).bits
1319    io.mem_to_ooo.stIn(i).valid := stu.io.issue.valid
1320    io.mem_to_ooo.stIn(i).bits := stu.io.issue.bits
1321
1322    stu.io.stout.ready := true.B
1323
1324    // vector
1325    if (i < VstuCnt) {
1326      stu.io.vecstin <> vsSplit(i).io.out
1327      // vsFlowQueue.io.pipeFeedback(i) <> stu.io.vec_feedback_slow // need connect
1328    } else {
1329      stu.io.vecstin.valid := false.B
1330      stu.io.vecstin.bits := DontCare
1331      stu.io.vecstout.ready := false.B
1332    }
1333    stu.io.vec_isFirstIssue := true.B // TODO
1334  }
1335
1336  val sqOtherStout = WireInit(0.U.asTypeOf(DecoupledIO(new MemExuOutput)))
1337  sqOtherStout.valid := lsq.io.mmioStout.valid || lsq.io.cboZeroStout.valid
1338  sqOtherStout.bits  := Mux(lsq.io.cboZeroStout.valid, lsq.io.cboZeroStout.bits, lsq.io.mmioStout.bits)
1339  assert(!(lsq.io.mmioStout.valid && lsq.io.cboZeroStout.valid), "Cannot writeback to mmio and cboZero at the same time.")
1340
1341  // Store writeback by StoreQueue:
1342  //   1. cbo Zero
1343  //   2. mmio
1344  // Currently, the two should not be present at the same time, so simply make cbo zero a higher priority.
1345  val otherStout = WireInit(0.U.asTypeOf(lsq.io.mmioStout))
1346  NewPipelineConnect(
1347    sqOtherStout, otherStout, otherStout.fire,
1348    false.B,
1349    Option("otherStoutConnect")
1350  )
1351  otherStout.ready := false.B
1352  when (otherStout.valid && !storeUnits(0).io.stout.valid) {
1353    stOut(0).valid := true.B
1354    stOut(0).bits  := otherStout.bits
1355    otherStout.ready := true.B
1356  }
1357  lsq.io.mmioStout.ready := sqOtherStout.ready
1358  lsq.io.cboZeroStout.ready := sqOtherStout.ready
1359
1360  // vec mmio writeback
1361  lsq.io.vecmmioStout.ready := false.B
1362
1363  // miss align buffer will overwrite stOut(0)
1364  val storeMisalignCanWriteBack = !otherStout.valid && !storeUnits(0).io.stout.valid && !storeUnits(0).io.vecstout.valid
1365  storeMisalignBuffer.io.writeBack.ready := storeMisalignCanWriteBack
1366  storeMisalignBuffer.io.storeOutValid := storeUnits(0).io.stout.valid
1367  storeMisalignBuffer.io.storeVecOutValid := storeUnits(0).io.vecstout.valid
1368  when (storeMisalignBuffer.io.writeBack.valid && storeMisalignCanWriteBack) {
1369    stOut(0).valid := true.B
1370    stOut(0).bits  := storeMisalignBuffer.io.writeBack.bits
1371  }
1372
1373  // Uncache
1374  uncache.io.enableOutstanding := io.ooo_to_mem.csrCtrl.uncache_write_outstanding_enable
1375  uncache.io.hartId := io.hartId
1376  lsq.io.uncacheOutstanding := io.ooo_to_mem.csrCtrl.uncache_write_outstanding_enable
1377
1378  // Lsq
1379  io.mem_to_ooo.lsqio.mmio       := lsq.io.rob.mmio
1380  io.mem_to_ooo.lsqio.uop        := lsq.io.rob.uop
1381  lsq.io.rob.lcommit             := io.ooo_to_mem.lsqio.lcommit
1382  lsq.io.rob.scommit             := io.ooo_to_mem.lsqio.scommit
1383  lsq.io.rob.pendingMMIOld       := io.ooo_to_mem.lsqio.pendingMMIOld
1384  lsq.io.rob.pendingld           := io.ooo_to_mem.lsqio.pendingld
1385  lsq.io.rob.pendingst           := io.ooo_to_mem.lsqio.pendingst
1386  lsq.io.rob.pendingVst          := io.ooo_to_mem.lsqio.pendingVst
1387  lsq.io.rob.commit              := io.ooo_to_mem.lsqio.commit
1388  lsq.io.rob.pendingPtr          := io.ooo_to_mem.lsqio.pendingPtr
1389  lsq.io.rob.pendingPtrNext      := io.ooo_to_mem.lsqio.pendingPtrNext
1390
1391  //  lsq.io.rob            <> io.lsqio.rob
1392  lsq.io.enq            <> io.ooo_to_mem.enqLsq
1393  lsq.io.brqRedirect    <> redirect
1394
1395  //  violation rollback
1396  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
1397    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx)))
1398    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
1399      (if (j < i) !xs(j).valid || compareVec(i)(j)
1400      else if (j == i) xs(i).valid
1401      else !xs(j).valid || !compareVec(j)(i))
1402    )).andR))
1403    resultOnehot
1404  }
1405  val allRedirect = loadUnits.map(_.io.rollback) ++ hybridUnits.map(_.io.ldu_io.rollback) ++ lsq.io.nack_rollback ++ lsq.io.nuke_rollback
1406  val oldestOneHot = selectOldestRedirect(allRedirect)
1407  val oldestRedirect = WireDefault(Mux1H(oldestOneHot, allRedirect))
1408  // memory replay would not cause IAF/IPF/IGPF
1409  oldestRedirect.bits.cfiUpdate.backendIAF := false.B
1410  oldestRedirect.bits.cfiUpdate.backendIPF := false.B
1411  oldestRedirect.bits.cfiUpdate.backendIGPF := false.B
1412  io.mem_to_ooo.memoryViolation := oldestRedirect
1413  io.mem_to_ooo.lsqio.lqCanAccept  := lsq.io.lqCanAccept
1414  io.mem_to_ooo.lsqio.sqCanAccept  := lsq.io.sqCanAccept
1415
1416  // lsq.io.uncache        <> uncache.io.lsq
1417  val s_idle :: s_scalar_uncache :: s_vector_uncache :: Nil = Enum(3)
1418  val uncacheState = RegInit(s_idle)
1419  val uncacheReq = Wire(Decoupled(new UncacheWordReq))
1420  val uncacheIdResp = uncache.io.lsq.idResp
1421  val uncacheResp = Wire(Decoupled(new UncacheWordResp))
1422
1423  uncacheReq.bits := DontCare
1424  uncacheReq.valid := false.B
1425  uncacheReq.ready := false.B
1426  uncacheResp.bits := DontCare
1427  uncacheResp.valid := false.B
1428  uncacheResp.ready := false.B
1429  lsq.io.uncache.req.ready := false.B
1430  lsq.io.uncache.idResp.valid := false.B
1431  lsq.io.uncache.idResp.bits := DontCare
1432  lsq.io.uncache.resp.valid := false.B
1433  lsq.io.uncache.resp.bits := DontCare
1434
1435  switch (uncacheState) {
1436    is (s_idle) {
1437      when (uncacheReq.fire) {
1438        when (lsq.io.uncache.req.valid) {
1439          when (!lsq.io.uncache.req.bits.nc || !io.ooo_to_mem.csrCtrl.uncache_write_outstanding_enable) {
1440            uncacheState := s_scalar_uncache
1441          }
1442        }.otherwise {
1443          // val isStore = vsFlowQueue.io.uncache.req.bits.cmd === MemoryOpConstants.M_XWR
1444          when (!io.ooo_to_mem.csrCtrl.uncache_write_outstanding_enable) {
1445            uncacheState := s_vector_uncache
1446          }
1447        }
1448      }
1449    }
1450
1451    is (s_scalar_uncache) {
1452      when (uncacheResp.fire) {
1453        uncacheState := s_idle
1454      }
1455    }
1456
1457    is (s_vector_uncache) {
1458      when (uncacheResp.fire) {
1459        uncacheState := s_idle
1460      }
1461    }
1462  }
1463
1464  when (lsq.io.uncache.req.valid) {
1465    uncacheReq <> lsq.io.uncache.req
1466  }
1467  when (io.ooo_to_mem.csrCtrl.uncache_write_outstanding_enable) {
1468    lsq.io.uncache.resp <> uncacheResp
1469    lsq.io.uncache.idResp <> uncacheIdResp
1470  }.otherwise {
1471    when (uncacheState === s_scalar_uncache) {
1472      lsq.io.uncache.resp <> uncacheResp
1473      lsq.io.uncache.idResp <> uncacheIdResp
1474    }
1475  }
1476  // delay dcache refill for 1 cycle for better timing
1477  AddPipelineReg(uncacheReq, uncache.io.lsq.req, false.B)
1478  AddPipelineReg(uncache.io.lsq.resp, uncacheResp, false.B)
1479
1480  //lsq.io.refill         := delayedDcacheRefill
1481  lsq.io.release        := dcache.io.lsu.release
1482  lsq.io.lqCancelCnt <> io.mem_to_ooo.lqCancelCnt
1483  lsq.io.sqCancelCnt <> io.mem_to_ooo.sqCancelCnt
1484  lsq.io.lqDeq <> io.mem_to_ooo.lqDeq
1485  lsq.io.sqDeq <> io.mem_to_ooo.sqDeq
1486  // Todo: assign these
1487  io.mem_to_ooo.sqDeqPtr := lsq.io.sqDeqPtr
1488  io.mem_to_ooo.lqDeqPtr := lsq.io.lqDeqPtr
1489  lsq.io.tl_d_channel <> dcache.io.lsu.tl_d_channel
1490
1491  // LSQ to store buffer
1492  lsq.io.sbuffer        <> sbuffer.io.in
1493  sbuffer.io.in(0).valid := lsq.io.sbuffer(0).valid || vSegmentUnit.io.sbuffer.valid
1494  sbuffer.io.in(0).bits  := Mux1H(Seq(
1495    vSegmentUnit.io.sbuffer.valid -> vSegmentUnit.io.sbuffer.bits,
1496    lsq.io.sbuffer(0).valid       -> lsq.io.sbuffer(0).bits
1497  ))
1498  vSegmentUnit.io.sbuffer.ready := sbuffer.io.in(0).ready
1499  lsq.io.sqEmpty        <> sbuffer.io.sqempty
1500  dcache.io.force_write := lsq.io.force_write
1501
1502  // Initialize when unenabled difftest.
1503  sbuffer.io.vecDifftestInfo      := DontCare
1504  lsq.io.sbufferVecDifftestInfo   := DontCare
1505  vSegmentUnit.io.vecDifftestInfo := DontCare
1506  if (env.EnableDifftest) {
1507    sbuffer.io.vecDifftestInfo .zipWithIndex.map{ case (sbufferPort, index) =>
1508      if (index == 0) {
1509        val vSegmentDifftestValid = vSegmentUnit.io.vecDifftestInfo.valid
1510        sbufferPort.valid := Mux(vSegmentDifftestValid, vSegmentUnit.io.vecDifftestInfo.valid, lsq.io.sbufferVecDifftestInfo(0).valid)
1511        sbufferPort.bits  := Mux(vSegmentDifftestValid, vSegmentUnit.io.vecDifftestInfo.bits, lsq.io.sbufferVecDifftestInfo(0).bits)
1512
1513        vSegmentUnit.io.vecDifftestInfo.ready  := sbufferPort.ready
1514        lsq.io.sbufferVecDifftestInfo(0).ready := sbufferPort.ready
1515      } else {
1516         sbufferPort <> lsq.io.sbufferVecDifftestInfo(index)
1517      }
1518    }
1519  }
1520
1521  // lsq.io.vecStoreRetire <> vsFlowQueue.io.sqRelease
1522  // lsq.io.vecWriteback.valid := vlWrapper.io.uopWriteback.fire &&
1523  //   vlWrapper.io.uopWriteback.bits.uop.vpu.lastUop
1524  // lsq.io.vecWriteback.bits := vlWrapper.io.uopWriteback.bits
1525
1526  // vector
1527  val vLoadCanAccept  = (0 until VlduCnt).map(i =>
1528    vlSplit(i).io.in.ready && VlduType.isVecLd(io.ooo_to_mem.issueVldu(i).bits.uop.fuOpType)
1529  )
1530  val vStoreCanAccept = (0 until VstuCnt).map(i =>
1531    vsSplit(i).io.in.ready && VstuType.isVecSt(io.ooo_to_mem.issueVldu(i).bits.uop.fuOpType)
1532  )
1533  val isSegment     = io.ooo_to_mem.issueVldu.head.valid && isVsegls(io.ooo_to_mem.issueVldu.head.bits.uop.fuType)
1534  val isFixVlUop    = io.ooo_to_mem.issueVldu.map{x =>
1535    x.bits.uop.vpu.isVleff && x.bits.uop.vpu.lastUop && x.valid
1536  }
1537
1538  // init port
1539  /**
1540   * TODO: splited vsMergebuffer maybe remove, if one RS can accept two feedback, or don't need RS replay uop
1541   * for now:
1542   *  RS0 -> VsSplit0 -> stu0 -> vsMergebuffer0 -> feedback -> RS0
1543   *  RS1 -> VsSplit1 -> stu1 -> vsMergebuffer1 -> feedback -> RS1
1544   *
1545   * vector load don't need feedback
1546   *
1547   *  RS0 -> VlSplit0  -> ldu0 -> |
1548   *  RS1 -> VlSplit1  -> ldu1 -> |  -> vlMergebuffer
1549   *        replayIO   -> ldu3 -> |
1550   * */
1551  (0 until VstuCnt).foreach{i =>
1552    vsMergeBuffer(i).io.fromPipeline := DontCare
1553    vsMergeBuffer(i).io.fromSplit := DontCare
1554
1555    vsMergeBuffer(i).io.fromMisalignBuffer.get.flush := storeMisalignBuffer.io.toVecStoreMergeBuffer(i).flush
1556    vsMergeBuffer(i).io.fromMisalignBuffer.get.mbIndex := storeMisalignBuffer.io.toVecStoreMergeBuffer(i).mbIndex
1557  }
1558
1559  (0 until VstuCnt).foreach{i =>
1560    vsSplit(i).io.redirect <> redirect
1561    vsSplit(i).io.in <> io.ooo_to_mem.issueVldu(i)
1562    vsSplit(i).io.in.valid := io.ooo_to_mem.issueVldu(i).valid &&
1563                              vStoreCanAccept(i) && !isSegment
1564    vsSplit(i).io.toMergeBuffer <> vsMergeBuffer(i).io.fromSplit.head
1565    NewPipelineConnect(
1566      vsSplit(i).io.out, storeUnits(i).io.vecstin, storeUnits(i).io.vecstin.fire,
1567      Mux(vsSplit(i).io.out.fire, vsSplit(i).io.out.bits.uop.robIdx.needFlush(io.redirect), storeUnits(i).io.vecstin.bits.uop.robIdx.needFlush(io.redirect)),
1568      Option("VsSplitConnectStu")
1569    )
1570    vsSplit(i).io.vstd.get := DontCare // Todo: Discuss how to pass vector store data
1571
1572    vsSplit(i).io.vstdMisalign.get.storeMisalignBufferEmpty := !storeMisalignBuffer.io.full
1573    vsSplit(i).io.vstdMisalign.get.storePipeEmpty := !storeUnits(i).io.s0_s1_valid
1574
1575  }
1576  (0 until VlduCnt).foreach{i =>
1577    vlSplit(i).io.redirect <> redirect
1578    vlSplit(i).io.in <> io.ooo_to_mem.issueVldu(i)
1579    vlSplit(i).io.in.valid := io.ooo_to_mem.issueVldu(i).valid &&
1580                              vLoadCanAccept(i) && !isSegment && !isFixVlUop(i)
1581    vlSplit(i).io.toMergeBuffer <> vlMergeBuffer.io.fromSplit(i)
1582    vlSplit(i).io.threshold.get.valid := vlMergeBuffer.io.toSplit.get.threshold
1583    vlSplit(i).io.threshold.get.bits  := lsq.io.lqDeqPtr
1584    NewPipelineConnect(
1585      vlSplit(i).io.out, loadUnits(i).io.vecldin, loadUnits(i).io.vecldin.fire,
1586      Mux(vlSplit(i).io.out.fire, vlSplit(i).io.out.bits.uop.robIdx.needFlush(io.redirect), loadUnits(i).io.vecldin.bits.uop.robIdx.needFlush(io.redirect)),
1587      Option("VlSplitConnectLdu")
1588    )
1589
1590    //Subsequent instrction will be blocked
1591    vfofBuffer.io.in(i).valid := io.ooo_to_mem.issueVldu(i).valid
1592    vfofBuffer.io.in(i).bits  := io.ooo_to_mem.issueVldu(i).bits
1593  }
1594  (0 until LduCnt).foreach{i=>
1595    loadUnits(i).io.vecldout.ready         := vlMergeBuffer.io.fromPipeline(i).ready
1596    loadMisalignBuffer.io.vecWriteBack.ready := true.B
1597
1598    if (i == MisalignWBPort) {
1599      when(loadUnits(i).io.vecldout.valid) {
1600        vlMergeBuffer.io.fromPipeline(i).valid := loadUnits(i).io.vecldout.valid
1601        vlMergeBuffer.io.fromPipeline(i).bits  := loadUnits(i).io.vecldout.bits
1602      } .otherwise {
1603        vlMergeBuffer.io.fromPipeline(i).valid   := loadMisalignBuffer.io.vecWriteBack.valid
1604        vlMergeBuffer.io.fromPipeline(i).bits    := loadMisalignBuffer.io.vecWriteBack.bits
1605      }
1606    } else {
1607      vlMergeBuffer.io.fromPipeline(i).valid := loadUnits(i).io.vecldout.valid
1608      vlMergeBuffer.io.fromPipeline(i).bits  := loadUnits(i).io.vecldout.bits
1609    }
1610  }
1611
1612  (0 until StaCnt).foreach{i=>
1613    if(i < VstuCnt){
1614      storeUnits(i).io.vecstout.ready := true.B
1615      storeMisalignBuffer.io.vecWriteBack(i).ready := vsMergeBuffer(i).io.fromPipeline.head.ready
1616
1617      when(storeUnits(i).io.vecstout.valid) {
1618        vsMergeBuffer(i).io.fromPipeline.head.valid := storeUnits(i).io.vecstout.valid
1619        vsMergeBuffer(i).io.fromPipeline.head.bits  := storeUnits(i).io.vecstout.bits
1620      } .otherwise {
1621        vsMergeBuffer(i).io.fromPipeline.head.valid   := storeMisalignBuffer.io.vecWriteBack(i).valid
1622        vsMergeBuffer(i).io.fromPipeline.head.bits    := storeMisalignBuffer.io.vecWriteBack(i).bits
1623      }
1624    }
1625  }
1626
1627  (0 until VlduCnt).foreach{i=>
1628    io.ooo_to_mem.issueVldu(i).ready := vLoadCanAccept(i) || vStoreCanAccept(i)
1629  }
1630
1631  vlMergeBuffer.io.redirect <> redirect
1632  vsMergeBuffer.map(_.io.redirect <> redirect)
1633  (0 until VlduCnt).foreach{i=>
1634    vlMergeBuffer.io.toLsq(i) <> lsq.io.ldvecFeedback(i)
1635  }
1636  (0 until VstuCnt).foreach{i=>
1637    vsMergeBuffer(i).io.toLsq.head <> lsq.io.stvecFeedback(i)
1638  }
1639
1640  (0 until VlduCnt).foreach{i=>
1641    // send to RS
1642    vlMergeBuffer.io.feedback(i) <> io.mem_to_ooo.vlduIqFeedback(i).feedbackSlow
1643    io.mem_to_ooo.vlduIqFeedback(i).feedbackFast := DontCare
1644  }
1645  (0 until VstuCnt).foreach{i =>
1646    // send to RS
1647    if (i == 0){
1648      io.mem_to_ooo.vstuIqFeedback(i).feedbackSlow.valid := vsMergeBuffer(i).io.feedback.head.valid || vSegmentUnit.io.feedback.valid
1649      io.mem_to_ooo.vstuIqFeedback(i).feedbackSlow.bits := Mux1H(Seq(
1650        vSegmentUnit.io.feedback.valid -> vSegmentUnit.io.feedback.bits,
1651        vsMergeBuffer(i).io.feedback.head.valid ->  vsMergeBuffer(i).io.feedback.head.bits
1652      ))
1653      io.mem_to_ooo.vstuIqFeedback(i).feedbackFast := DontCare
1654    } else {
1655      vsMergeBuffer(i).io.feedback.head <> io.mem_to_ooo.vstuIqFeedback(i).feedbackSlow
1656      io.mem_to_ooo.vstuIqFeedback(i).feedbackFast := DontCare
1657    }
1658  }
1659
1660  (0 until VlduCnt).foreach{i=>
1661    if (i == 0){ // for segmentUnit, segmentUnit use port0 writeback
1662      io.mem_to_ooo.writebackVldu(i).valid := vlMergeBuffer.io.uopWriteback(i).valid || vsMergeBuffer(i).io.uopWriteback.head.valid || vSegmentUnit.io.uopwriteback.valid
1663      io.mem_to_ooo.writebackVldu(i).bits := PriorityMux(Seq(
1664        vSegmentUnit.io.uopwriteback.valid          -> vSegmentUnit.io.uopwriteback.bits,
1665        vlMergeBuffer.io.uopWriteback(i).valid      -> vlMergeBuffer.io.uopWriteback(i).bits,
1666        vsMergeBuffer(i).io.uopWriteback.head.valid -> vsMergeBuffer(i).io.uopWriteback.head.bits,
1667      ))
1668      vlMergeBuffer.io.uopWriteback(i).ready := io.mem_to_ooo.writebackVldu(i).ready && !vSegmentUnit.io.uopwriteback.valid
1669      vsMergeBuffer(i).io.uopWriteback.head.ready := io.mem_to_ooo.writebackVldu(i).ready && !vlMergeBuffer.io.uopWriteback(i).valid && !vSegmentUnit.io.uopwriteback.valid
1670      vSegmentUnit.io.uopwriteback.ready := io.mem_to_ooo.writebackVldu(i).ready
1671    } else if (i == 1) {
1672      io.mem_to_ooo.writebackVldu(i).valid := vlMergeBuffer.io.uopWriteback(i).valid || vsMergeBuffer(i).io.uopWriteback.head.valid || vfofBuffer.io.uopWriteback.valid
1673      io.mem_to_ooo.writebackVldu(i).bits := PriorityMux(Seq(
1674        vfofBuffer.io.uopWriteback.valid            -> vfofBuffer.io.uopWriteback.bits,
1675        vlMergeBuffer.io.uopWriteback(i).valid      -> vlMergeBuffer.io.uopWriteback(i).bits,
1676        vsMergeBuffer(i).io.uopWriteback.head.valid -> vsMergeBuffer(i).io.uopWriteback.head.bits,
1677      ))
1678      vlMergeBuffer.io.uopWriteback(i).ready := io.mem_to_ooo.writebackVldu(i).ready && !vfofBuffer.io.uopWriteback.valid
1679      vsMergeBuffer(i).io.uopWriteback.head.ready := io.mem_to_ooo.writebackVldu(i).ready && !vlMergeBuffer.io.uopWriteback(i).valid && !vfofBuffer.io.uopWriteback.valid
1680      vfofBuffer.io.uopWriteback.ready := io.mem_to_ooo.writebackVldu(i).ready
1681    } else {
1682      io.mem_to_ooo.writebackVldu(i).valid := vlMergeBuffer.io.uopWriteback(i).valid || vsMergeBuffer(i).io.uopWriteback.head.valid
1683      io.mem_to_ooo.writebackVldu(i).bits := PriorityMux(Seq(
1684        vlMergeBuffer.io.uopWriteback(i).valid -> vlMergeBuffer.io.uopWriteback(i).bits,
1685        vsMergeBuffer(i).io.uopWriteback.head.valid -> vsMergeBuffer(i).io.uopWriteback.head.bits,
1686      ))
1687      vlMergeBuffer.io.uopWriteback(i).ready := io.mem_to_ooo.writebackVldu(i).ready
1688      vsMergeBuffer(i).io.uopWriteback.head.ready := io.mem_to_ooo.writebackVldu(i).ready && !vlMergeBuffer.io.uopWriteback(i).valid
1689    }
1690
1691    vfofBuffer.io.mergeUopWriteback(i).valid := vlMergeBuffer.io.uopWriteback(i).valid
1692    vfofBuffer.io.mergeUopWriteback(i).bits  := vlMergeBuffer.io.uopWriteback(i).bits
1693  }
1694
1695
1696  vfofBuffer.io.redirect <> redirect
1697
1698  // Sbuffer
1699  sbuffer.io.csrCtrl    <> csrCtrl
1700  sbuffer.io.dcache     <> dcache.io.lsu.store
1701  sbuffer.io.memSetPattenDetected := dcache.io.memSetPattenDetected
1702  sbuffer.io.force_write <> lsq.io.force_write
1703  // flush sbuffer
1704  val cmoFlush = lsq.io.flushSbuffer.valid
1705  val fenceFlush = io.ooo_to_mem.flushSb
1706  val atomicsFlush = atomicsUnit.io.flush_sbuffer.valid || vSegmentUnit.io.flush_sbuffer.valid
1707  val stIsEmpty = sbuffer.io.flush.empty && uncache.io.flush.empty
1708  io.mem_to_ooo.sbIsEmpty := RegNext(stIsEmpty)
1709
1710  // if both of them tries to flush sbuffer at the same time
1711  // something must have gone wrong
1712  assert(!(fenceFlush && atomicsFlush && cmoFlush))
1713  sbuffer.io.flush.valid := RegNext(fenceFlush || atomicsFlush || cmoFlush)
1714  uncache.io.flush.valid := sbuffer.io.flush.valid
1715
1716  // AtomicsUnit: AtomicsUnit will override other control signials,
1717  // as atomics insts (LR/SC/AMO) will block the pipeline
1718  val s_normal +: s_atomics = Enum(StaCnt + HyuCnt + 1)
1719  val state = RegInit(s_normal)
1720
1721  val st_atomics = Seq.tabulate(StaCnt)(i =>
1722    io.ooo_to_mem.issueSta(i).valid && FuType.storeIsAMO((io.ooo_to_mem.issueSta(i).bits.uop.fuType))
1723  ) ++ Seq.tabulate(HyuCnt)(i =>
1724    io.ooo_to_mem.issueHya(i).valid && FuType.storeIsAMO((io.ooo_to_mem.issueHya(i).bits.uop.fuType))
1725  )
1726
1727  for (i <- 0 until StaCnt) when(st_atomics(i)) {
1728    io.ooo_to_mem.issueSta(i).ready := atomicsUnit.io.in.ready
1729    storeUnits(i).io.stin.valid := false.B
1730
1731    state := s_atomics(i)
1732  }
1733  for (i <- 0 until HyuCnt) when(st_atomics(StaCnt + i)) {
1734    io.ooo_to_mem.issueHya(i).ready := atomicsUnit.io.in.ready
1735    hybridUnits(i).io.lsin.valid := false.B
1736
1737    state := s_atomics(StaCnt + i)
1738    assert(!st_atomics.zipWithIndex.filterNot(_._2 == StaCnt + i).unzip._1.reduce(_ || _))
1739  }
1740  when (atomicsUnit.io.out.valid) {
1741    state := s_normal
1742  }
1743
1744  atomicsUnit.io.in.valid := st_atomics.reduce(_ || _)
1745  atomicsUnit.io.in.bits  := Mux1H(Seq.tabulate(StaCnt)(i =>
1746    st_atomics(i) -> io.ooo_to_mem.issueSta(i).bits) ++
1747    Seq.tabulate(HyuCnt)(i => st_atomics(StaCnt+i) -> io.ooo_to_mem.issueHya(i).bits))
1748  atomicsUnit.io.storeDataIn.zipWithIndex.foreach { case (stdin, i) =>
1749    stdin.valid := st_data_atomics(i)
1750    stdin.bits := stData(i).bits
1751  }
1752  atomicsUnit.io.redirect <> redirect
1753
1754  // TODO: complete amo's pmp support
1755  val amoTlb = dtlb_ld(0).requestor(0)
1756  atomicsUnit.io.dtlb.resp.valid := false.B
1757  atomicsUnit.io.dtlb.resp.bits  := DontCare
1758  atomicsUnit.io.dtlb.req.ready  := amoTlb.req.ready
1759  atomicsUnit.io.pmpResp := pmp_check(0).resp
1760
1761  atomicsUnit.io.dcache <> dcache.io.lsu.atomics
1762  atomicsUnit.io.flush_sbuffer.empty := stIsEmpty
1763
1764  atomicsUnit.io.csrCtrl := csrCtrl
1765
1766  // for atomicsUnit, it uses loadUnit(0)'s TLB port
1767
1768  when (state =/= s_normal) {
1769    // use store wb port instead of load
1770    loadUnits(0).io.ldout.ready := false.B
1771    // use load_0's TLB
1772    atomicsUnit.io.dtlb <> amoTlb
1773
1774    // hw prefetch should be disabled while executing atomic insts
1775    loadUnits.map(i => i.io.prefetch_req.valid := false.B)
1776
1777    // make sure there's no in-flight uops in load unit
1778    assert(!loadUnits(0).io.ldout.valid)
1779  }
1780
1781  lsq.io.flushSbuffer.empty := sbuffer.io.sbempty
1782
1783  for (i <- 0 until StaCnt) {
1784    when (state === s_atomics(i)) {
1785      io.mem_to_ooo.staIqFeedback(i).feedbackSlow := atomicsUnit.io.feedbackSlow
1786      assert(!storeUnits(i).io.feedback_slow.valid)
1787    }
1788  }
1789  for (i <- 0 until HyuCnt) {
1790    when (state === s_atomics(StaCnt + i)) {
1791      io.mem_to_ooo.hyuIqFeedback(i).feedbackSlow := atomicsUnit.io.feedbackSlow
1792      assert(!hybridUnits(i).io.feedback_slow.valid)
1793    }
1794  }
1795
1796  lsq.io.exceptionAddr.isStore := io.ooo_to_mem.isStoreException
1797  // Exception address is used several cycles after flush.
1798  // We delay it by 10 cycles to ensure its flush safety.
1799  val atomicsException = RegInit(false.B)
1800  when (DelayN(redirect.valid, 10) && atomicsException) {
1801    atomicsException := false.B
1802  }.elsewhen (atomicsUnit.io.exceptionInfo.valid) {
1803    atomicsException := true.B
1804  }
1805
1806  val misalignBufExceptionOverwrite = loadMisalignBuffer.io.overwriteExpBuf.valid || storeMisalignBuffer.io.overwriteExpBuf.valid
1807  val misalignBufExceptionVaddr = Mux(loadMisalignBuffer.io.overwriteExpBuf.valid,
1808    loadMisalignBuffer.io.overwriteExpBuf.vaddr,
1809    storeMisalignBuffer.io.overwriteExpBuf.vaddr
1810  )
1811  val misalignBufExceptionIsHyper = Mux(loadMisalignBuffer.io.overwriteExpBuf.valid,
1812    loadMisalignBuffer.io.overwriteExpBuf.isHyper,
1813    storeMisalignBuffer.io.overwriteExpBuf.isHyper
1814  )
1815  val misalignBufExceptionGpaddr = Mux(loadMisalignBuffer.io.overwriteExpBuf.valid,
1816    loadMisalignBuffer.io.overwriteExpBuf.gpaddr,
1817    storeMisalignBuffer.io.overwriteExpBuf.gpaddr
1818  )
1819  val misalignBufExceptionIsForVSnonLeafPTE = Mux(loadMisalignBuffer.io.overwriteExpBuf.valid,
1820    loadMisalignBuffer.io.overwriteExpBuf.isForVSnonLeafPTE,
1821    storeMisalignBuffer.io.overwriteExpBuf.isForVSnonLeafPTE
1822  )
1823
1824  val vSegmentException = RegInit(false.B)
1825  when (DelayN(redirect.valid, 10) && vSegmentException) {
1826    vSegmentException := false.B
1827  }.elsewhen (vSegmentUnit.io.exceptionInfo.valid) {
1828    vSegmentException := true.B
1829  }
1830  val atomicsExceptionAddress = RegEnable(atomicsUnit.io.exceptionInfo.bits.vaddr, atomicsUnit.io.exceptionInfo.valid)
1831  val vSegmentExceptionVstart = RegEnable(vSegmentUnit.io.exceptionInfo.bits.vstart, vSegmentUnit.io.exceptionInfo.valid)
1832  val vSegmentExceptionVl     = RegEnable(vSegmentUnit.io.exceptionInfo.bits.vl, vSegmentUnit.io.exceptionInfo.valid)
1833  val vSegmentExceptionAddress = RegEnable(vSegmentUnit.io.exceptionInfo.bits.vaddr, vSegmentUnit.io.exceptionInfo.valid)
1834  val atomicsExceptionGPAddress = RegEnable(atomicsUnit.io.exceptionInfo.bits.gpaddr, atomicsUnit.io.exceptionInfo.valid)
1835  val vSegmentExceptionGPAddress = RegEnable(vSegmentUnit.io.exceptionInfo.bits.gpaddr, vSegmentUnit.io.exceptionInfo.valid)
1836  val atomicsExceptionIsForVSnonLeafPTE = RegEnable(atomicsUnit.io.exceptionInfo.bits.isForVSnonLeafPTE, atomicsUnit.io.exceptionInfo.valid)
1837  val vSegmentExceptionIsForVSnonLeafPTE = RegEnable(vSegmentUnit.io.exceptionInfo.bits.isForVSnonLeafPTE, vSegmentUnit.io.exceptionInfo.valid)
1838
1839  val exceptionVaddr = Mux(
1840    atomicsException,
1841    atomicsExceptionAddress,
1842    Mux(misalignBufExceptionOverwrite,
1843      misalignBufExceptionVaddr,
1844      Mux(vSegmentException,
1845        vSegmentExceptionAddress,
1846        lsq.io.exceptionAddr.vaddr
1847      )
1848    )
1849  )
1850  // whether vaddr need ext or is hyper inst:
1851  // VaNeedExt: atomicsException -> false; misalignBufExceptionOverwrite -> true; vSegmentException -> false
1852  // IsHyper: atomicsException -> false; vSegmentException -> false
1853  val exceptionVaNeedExt = !atomicsException &&
1854    (misalignBufExceptionOverwrite ||
1855      (!vSegmentException && lsq.io.exceptionAddr.vaNeedExt))
1856  val exceptionIsHyper = !atomicsException &&
1857    (misalignBufExceptionOverwrite && misalignBufExceptionIsHyper ||
1858      (!vSegmentException && lsq.io.exceptionAddr.isHyper && !misalignBufExceptionOverwrite))
1859
1860  def GenExceptionVa(
1861    mode: UInt, isVirt: Bool, vaNeedExt: Bool,
1862    satp: TlbSatpBundle, vsatp: TlbSatpBundle, hgatp: TlbHgatpBundle,
1863    vaddr: UInt
1864  ) = {
1865    require(VAddrBits >= 50)
1866
1867    val satpNone = satp.mode === 0.U
1868    val satpSv39 = satp.mode === 8.U
1869    val satpSv48 = satp.mode === 9.U
1870
1871    val vsatpNone = vsatp.mode === 0.U
1872    val vsatpSv39 = vsatp.mode === 8.U
1873    val vsatpSv48 = vsatp.mode === 9.U
1874
1875    val hgatpNone = hgatp.mode === 0.U
1876    val hgatpSv39x4 = hgatp.mode === 8.U
1877    val hgatpSv48x4 = hgatp.mode === 9.U
1878
1879    // For !isVirt, mode check is necessary, as we don't want virtual memory in M-mode.
1880    // For isVirt, mode check is unnecessary, as virt won't be 1 in M-mode.
1881    // Also, isVirt includes Hyper Insts, which don't care mode either.
1882
1883    val useBareAddr =
1884      (isVirt && vsatpNone && hgatpNone) ||
1885      (!isVirt && (mode === CSRConst.ModeM)) ||
1886      (!isVirt && (mode =/= CSRConst.ModeM) && satpNone)
1887    val useSv39Addr =
1888      (isVirt && vsatpSv39) ||
1889      (!isVirt && (mode =/= CSRConst.ModeM) && satpSv39)
1890    val useSv48Addr =
1891      (isVirt && vsatpSv48) ||
1892      (!isVirt && (mode =/= CSRConst.ModeM) && satpSv48)
1893    val useSv39x4Addr = isVirt && vsatpNone && hgatpSv39x4
1894    val useSv48x4Addr = isVirt && vsatpNone && hgatpSv48x4
1895
1896    val bareAddr   = ZeroExt(vaddr(PAddrBits - 1, 0), XLEN)
1897    val sv39Addr   = SignExt(vaddr.take(39), XLEN)
1898    val sv39x4Addr = ZeroExt(vaddr.take(39 + 2), XLEN)
1899    val sv48Addr   = SignExt(vaddr.take(48), XLEN)
1900    val sv48x4Addr = ZeroExt(vaddr.take(48 + 2), XLEN)
1901
1902    val ExceptionVa = Wire(UInt(XLEN.W))
1903    when (vaNeedExt) {
1904      ExceptionVa := Mux1H(Seq(
1905        (useBareAddr)   -> bareAddr,
1906        (useSv39Addr)   -> sv39Addr,
1907        (useSv48Addr)   -> sv48Addr,
1908        (useSv39x4Addr) -> sv39x4Addr,
1909        (useSv48x4Addr) -> sv48x4Addr,
1910      ))
1911    } .otherwise {
1912      ExceptionVa := vaddr
1913    }
1914
1915    ExceptionVa
1916  }
1917
1918  io.mem_to_ooo.lsqio.vaddr := RegNext(
1919    GenExceptionVa(tlbcsr.priv.dmode, tlbcsr.priv.virt || exceptionIsHyper, exceptionVaNeedExt,
1920    tlbcsr.satp, tlbcsr.vsatp, tlbcsr.hgatp, exceptionVaddr)
1921  )
1922
1923  // vsegment instruction is executed atomic, which mean atomicsException and vSegmentException should not raise at the same time.
1924  XSError(atomicsException && vSegmentException, "atomicsException and vSegmentException raise at the same time!")
1925  io.mem_to_ooo.lsqio.vstart := RegNext(Mux(vSegmentException,
1926                                            vSegmentExceptionVstart,
1927                                            lsq.io.exceptionAddr.vstart)
1928  )
1929  io.mem_to_ooo.lsqio.vl     := RegNext(Mux(vSegmentException,
1930                                            vSegmentExceptionVl,
1931                                            lsq.io.exceptionAddr.vl)
1932  )
1933
1934  XSError(atomicsException && atomicsUnit.io.in.valid, "new instruction before exception triggers\n")
1935  io.mem_to_ooo.lsqio.gpaddr := RegNext(Mux(
1936    atomicsException,
1937    atomicsExceptionGPAddress,
1938    Mux(misalignBufExceptionOverwrite,
1939      misalignBufExceptionGpaddr,
1940      Mux(vSegmentException,
1941        vSegmentExceptionGPAddress,
1942        lsq.io.exceptionAddr.gpaddr
1943      )
1944    )
1945  ))
1946  io.mem_to_ooo.lsqio.isForVSnonLeafPTE := RegNext(Mux(
1947    atomicsException,
1948    atomicsExceptionIsForVSnonLeafPTE,
1949    Mux(misalignBufExceptionOverwrite,
1950      misalignBufExceptionIsForVSnonLeafPTE,
1951      Mux(vSegmentException,
1952        vSegmentExceptionIsForVSnonLeafPTE,
1953        lsq.io.exceptionAddr.isForVSnonLeafPTE
1954      )
1955    )
1956  ))
1957  io.mem_to_ooo.topToBackendBypass match { case x =>
1958    x.hartId            := io.hartId
1959    x.l2FlushDone       := RegNext(io.l2_flush_done)
1960    x.externalInterrupt.msip  := outer.clint_int_sink.in.head._1(0)
1961    x.externalInterrupt.mtip  := outer.clint_int_sink.in.head._1(1)
1962    x.externalInterrupt.meip  := outer.plic_int_sink.in.head._1(0)
1963    x.externalInterrupt.seip  := outer.plic_int_sink.in.last._1(0)
1964    x.externalInterrupt.debug := outer.debug_int_sink.in.head._1(0)
1965    x.externalInterrupt.nmi.nmi_31 := outer.nmi_int_sink.in.head._1(0) | outer.beu_local_int_sink.in.head._1(0)
1966    x.externalInterrupt.nmi.nmi_43 := outer.nmi_int_sink.in.head._1(1)
1967    x.msiInfo           := DelayNWithValid(io.fromTopToBackend.msiInfo, 1)
1968    x.clintTime         := DelayNWithValid(io.fromTopToBackend.clintTime, 1)
1969  }
1970
1971  io.memInfo.sqFull := RegNext(lsq.io.sqFull)
1972  io.memInfo.lqFull := RegNext(lsq.io.lqFull)
1973  io.memInfo.dcacheMSHRFull := RegNext(dcache.io.mshrFull)
1974
1975  io.inner_hartId := io.hartId
1976  io.inner_reset_vector := RegNext(io.outer_reset_vector)
1977  io.outer_cpu_halt := io.ooo_to_mem.backendToTopBypass.cpuHalted
1978  io.outer_l2_flush_en := io.ooo_to_mem.csrCtrl.flush_l2_enable
1979  io.outer_power_down_en := io.ooo_to_mem.csrCtrl.power_down_enable
1980  io.outer_cpu_critical_error := io.ooo_to_mem.backendToTopBypass.cpuCriticalError
1981  io.outer_msi_ack := io.ooo_to_mem.backendToTopBypass.msiAck
1982  io.outer_beu_errors_icache := RegNext(io.inner_beu_errors_icache)
1983  io.inner_hc_perfEvents <> RegNext(io.outer_hc_perfEvents)
1984
1985  // vector segmentUnit
1986  vSegmentUnit.io.in.bits <> io.ooo_to_mem.issueVldu.head.bits
1987  vSegmentUnit.io.in.valid := isSegment && io.ooo_to_mem.issueVldu.head.valid// is segment instruction
1988  vSegmentUnit.io.dtlb.resp.bits <> dtlb_reqs.take(LduCnt).head.resp.bits
1989  vSegmentUnit.io.dtlb.resp.valid <> dtlb_reqs.take(LduCnt).head.resp.valid
1990  vSegmentUnit.io.pmpResp <> pmp_check.head.resp
1991  vSegmentUnit.io.flush_sbuffer.empty := stIsEmpty
1992  vSegmentUnit.io.redirect <> redirect
1993  vSegmentUnit.io.rdcache.resp.bits := dcache.io.lsu.load(0).resp.bits
1994  vSegmentUnit.io.rdcache.resp.valid := dcache.io.lsu.load(0).resp.valid
1995  vSegmentUnit.io.rdcache.s2_bank_conflict := dcache.io.lsu.load(0).s2_bank_conflict
1996  // -------------------------
1997  // Vector Segment Triggers
1998  // -------------------------
1999  vSegmentUnit.io.fromCsrTrigger.tdataVec := tdata
2000  vSegmentUnit.io.fromCsrTrigger.tEnableVec := tEnable
2001  vSegmentUnit.io.fromCsrTrigger.triggerCanRaiseBpExp := triggerCanRaiseBpExp
2002  vSegmentUnit.io.fromCsrTrigger.debugMode := debugMode
2003
2004  // reset tree of MemBlock
2005  if (p(DebugOptionsKey).ResetGen) {
2006    val leftResetTree = ResetGenNode(
2007      Seq(
2008        ModuleNode(ptw),
2009        ModuleNode(ptw_to_l2_buffer),
2010        ModuleNode(lsq),
2011        ModuleNode(dtlb_st_tlb_st),
2012        ModuleNode(dtlb_prefetch_tlb_prefetch),
2013        ModuleNode(pmp)
2014      )
2015      ++ pmp_checkers.map(ModuleNode(_))
2016      ++ (if (prefetcherOpt.isDefined) Seq(ModuleNode(prefetcherOpt.get)) else Nil)
2017      ++ (if (l1PrefetcherOpt.isDefined) Seq(ModuleNode(l1PrefetcherOpt.get)) else Nil)
2018    )
2019    val rightResetTree = ResetGenNode(
2020      Seq(
2021        ModuleNode(sbuffer),
2022        ModuleNode(dtlb_ld_tlb_ld),
2023        ModuleNode(dcache),
2024        ModuleNode(l1d_to_l2_buffer),
2025        CellNode(io.reset_backend)
2026      )
2027    )
2028    ResetGen(leftResetTree, reset, sim = false, io.sramTestBypass.fromL2Top.mbistReset)
2029    ResetGen(rightResetTree, reset, sim = false, io.sramTestBypass.fromL2Top.mbistReset)
2030  } else {
2031    io.reset_backend := DontCare
2032  }
2033  io.resetInFrontendBypass.toL2Top := io.resetInFrontendBypass.fromFrontend
2034  // trace interface
2035  val traceToL2Top = io.traceCoreInterfaceBypass.toL2Top
2036  val traceFromBackend = io.traceCoreInterfaceBypass.fromBackend
2037  traceFromBackend.fromEncoder := RegNext(traceToL2Top.fromEncoder)
2038  traceToL2Top.toEncoder.trap  := RegEnable(
2039    traceFromBackend.toEncoder.trap,
2040    traceFromBackend.toEncoder.groups(0).valid && Itype.isTrap(traceFromBackend.toEncoder.groups(0).bits.itype)
2041  )
2042  traceToL2Top.toEncoder.priv := RegEnable(
2043    traceFromBackend.toEncoder.priv,
2044    traceFromBackend.toEncoder.groups(0).valid
2045  )
2046  (0 until TraceGroupNum).foreach { i =>
2047    traceToL2Top.toEncoder.groups(i).valid := RegNext(traceFromBackend.toEncoder.groups(i).valid)
2048    traceToL2Top.toEncoder.groups(i).bits.iretire := RegNext(traceFromBackend.toEncoder.groups(i).bits.iretire)
2049    traceToL2Top.toEncoder.groups(i).bits.itype := RegNext(traceFromBackend.toEncoder.groups(i).bits.itype)
2050    traceToL2Top.toEncoder.groups(i).bits.ilastsize := RegEnable(
2051      traceFromBackend.toEncoder.groups(i).bits.ilastsize,
2052      traceFromBackend.toEncoder.groups(i).valid
2053    )
2054    traceToL2Top.toEncoder.groups(i).bits.iaddr := RegEnable(
2055      traceFromBackend.toEncoder.groups(i).bits.iaddr,
2056      traceFromBackend.toEncoder.groups(i).valid
2057    ) + (RegEnable(
2058      traceFromBackend.toEncoder.groups(i).bits.ftqOffset.getOrElse(0.U),
2059      traceFromBackend.toEncoder.groups(i).valid
2060    ) << instOffsetBits)
2061  }
2062
2063
2064  io.mem_to_ooo.storeDebugInfo := DontCare
2065  // store event difftest information
2066  if (env.EnableDifftest) {
2067    (0 until EnsbufferWidth).foreach{i =>
2068        io.mem_to_ooo.storeDebugInfo(i).robidx := sbuffer.io.vecDifftestInfo(i).bits.robIdx
2069        sbuffer.io.vecDifftestInfo(i).bits.pc := io.mem_to_ooo.storeDebugInfo(i).pc
2070    }
2071  }
2072
2073  // top-down info
2074  dcache.io.debugTopDown.robHeadVaddr := io.debugTopDown.robHeadVaddr
2075  dtlbRepeater.io.debugTopDown.robHeadVaddr := io.debugTopDown.robHeadVaddr
2076  lsq.io.debugTopDown.robHeadVaddr := io.debugTopDown.robHeadVaddr
2077  io.debugTopDown.toCore.robHeadMissInDCache := dcache.io.debugTopDown.robHeadMissInDCache
2078  io.debugTopDown.toCore.robHeadTlbReplay := lsq.io.debugTopDown.robHeadTlbReplay
2079  io.debugTopDown.toCore.robHeadTlbMiss := lsq.io.debugTopDown.robHeadTlbMiss
2080  io.debugTopDown.toCore.robHeadLoadVio := lsq.io.debugTopDown.robHeadLoadVio
2081  io.debugTopDown.toCore.robHeadLoadMSHR := lsq.io.debugTopDown.robHeadLoadMSHR
2082  dcache.io.debugTopDown.robHeadOtherReplay := lsq.io.debugTopDown.robHeadOtherReplay
2083  dcache.io.debugRolling := io.debugRolling
2084
2085  lsq.io.noUopsIssued := io.topDownInfo.toBackend.noUopsIssued
2086  io.topDownInfo.toBackend.lqEmpty := lsq.io.lqEmpty
2087  io.topDownInfo.toBackend.sqEmpty := lsq.io.sqEmpty
2088  io.topDownInfo.toBackend.l1Miss := dcache.io.l1Miss
2089  io.topDownInfo.toBackend.l2TopMiss.l2Miss := RegNext(io.topDownInfo.fromL2Top.l2Miss)
2090  io.topDownInfo.toBackend.l2TopMiss.l3Miss := RegNext(io.topDownInfo.fromL2Top.l3Miss)
2091
2092  val hyLdDeqCount = PopCount(io.ooo_to_mem.issueHya.map(x => x.valid && FuType.isLoad(x.bits.uop.fuType)))
2093  val hyStDeqCount = PopCount(io.ooo_to_mem.issueHya.map(x => x.valid && FuType.isStore(x.bits.uop.fuType)))
2094  val ldDeqCount = PopCount(io.ooo_to_mem.issueLda.map(_.valid)) +& hyLdDeqCount
2095  val stDeqCount = PopCount(io.ooo_to_mem.issueSta.take(StaCnt).map(_.valid)) +& hyStDeqCount
2096  val iqDeqCount = ldDeqCount +& stDeqCount
2097  XSPerfAccumulate("load_iq_deq_count", ldDeqCount)
2098  XSPerfHistogram("load_iq_deq_count", ldDeqCount, true.B, 0, LdExuCnt + 1)
2099  XSPerfAccumulate("store_iq_deq_count", stDeqCount)
2100  XSPerfHistogram("store_iq_deq_count", stDeqCount, true.B, 0, StAddrCnt + 1)
2101  XSPerfAccumulate("ls_iq_deq_count", iqDeqCount)
2102
2103  val pfevent = Module(new PFEvent)
2104  pfevent.io.distribute_csr := csrCtrl.distribute_csr
2105  val csrevents = pfevent.io.hpmevent.slice(16,24)
2106
2107  val perfFromUnits = (loadUnits ++ Seq(sbuffer, lsq, dcache)).flatMap(_.getPerfEvents)
2108  val perfFromPTW = perfEventsPTW.map(x => ("PTW_" + x._1, x._2))
2109  val perfBlock     = Seq(("ldDeqCount", ldDeqCount),
2110                          ("stDeqCount", stDeqCount))
2111  // let index = 0 be no event
2112  val allPerfEvents = Seq(("noEvent", 0.U)) ++ perfFromUnits ++ perfFromPTW ++ perfBlock
2113
2114  if (printEventCoding) {
2115    for (((name, inc), i) <- allPerfEvents.zipWithIndex) {
2116      println("MemBlock perfEvents Set", name, inc, i)
2117    }
2118  }
2119
2120  val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent))
2121  val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents
2122  generatePerfEvent()
2123
2124  private val mbistPl = MbistPipeline.PlaceMbistPipeline(Int.MaxValue, "MbistPipeMemBlk", hasMbist)
2125  private val mbistIntf = if(hasMbist) {
2126    val params = mbistPl.get.nodeParams
2127    val intf = Some(Module(new MbistInterface(
2128      params = Seq(params),
2129      ids = Seq(mbistPl.get.childrenIds),
2130      name = s"MbistIntfMemBlk",
2131      pipelineNum = 1
2132    )))
2133    intf.get.toPipeline.head <> mbistPl.get.mbist
2134    mbistPl.get.registerCSV(intf.get.info, "MbistMemBlk")
2135    intf.get.mbist := DontCare
2136    dontTouch(intf.get.mbist)
2137    //TODO: add mbist controller connections here
2138    intf
2139  } else {
2140    None
2141  }
2142   private val sigFromSrams = if (hasSramTest) Some(SramHelper.genBroadCastBundleTop()) else None
2143  private val cg = ClockGate.genTeSrc
2144  dontTouch(cg)
2145
2146  sigFromSrams.foreach({ case sig => sig.mbist := DontCare })
2147  if (hasMbist) {
2148    sigFromSrams.get.mbist := io.sramTestBypass.fromL2Top.mbist.get
2149    io.sramTestBypass.toFrontend.mbist.get := io.sramTestBypass.fromL2Top.mbist.get
2150    io.sramTestBypass.toFrontend.mbistReset.get := io.sramTestBypass.fromL2Top.mbistReset.get
2151    io.sramTestBypass.toBackend.mbist.get := io.sramTestBypass.fromL2Top.mbist.get
2152    io.sramTestBypass.toBackend.mbistReset.get := io.sramTestBypass.fromL2Top.mbistReset.get
2153    cg.cgen := io.sramTestBypass.fromL2Top.mbist.get.cgen
2154  } else {
2155    cg.cgen := false.B
2156  }
2157
2158  // sram debug
2159  val sramCtl = Option.when(hasSramCtl)(RegNext(io.sramTestBypass.fromL2Top.sramCtl.get))
2160  sigFromSrams.foreach({ case sig => sig.sramCtl := DontCare })
2161  sigFromSrams.zip(sramCtl).foreach {
2162    case (sig, ctl) =>
2163      sig.sramCtl.RTSEL := ctl(1, 0) // CFG[1 : 0]
2164      sig.sramCtl.WTSEL := ctl(3, 2) // CFG[3 : 2]
2165      sig.sramCtl.MCR   := ctl(5, 4) // CFG[5 : 4]
2166      sig.sramCtl.MCW   := ctl(7, 6) // CFG[7 : 6]
2167  }
2168  if (hasSramCtl) {
2169    io.sramTestBypass.toFrontend.sramCtl.get := sramCtl.get
2170  }
2171}
2172
2173class MemBlock()(implicit p: Parameters) extends LazyModule
2174  with HasXSParameter {
2175  override def shouldBeInlined: Boolean = false
2176
2177  val inner = LazyModule(new MemBlockInlined())
2178
2179  lazy val module = new MemBlockImp(this)
2180}
2181
2182class MemBlockImp(wrapper: MemBlock) extends LazyModuleImp(wrapper) {
2183  val io = IO(wrapper.inner.module.io.cloneType)
2184  val io_perf = IO(wrapper.inner.module.io_perf.cloneType)
2185  io <> wrapper.inner.module.io
2186  io_perf <> wrapper.inner.module.io_perf
2187
2188  if (p(DebugOptionsKey).ResetGen) {
2189    ResetGen(
2190      ResetGenNode(Seq(ModuleNode(wrapper.inner.module))),
2191      reset, sim = false, io.sramTestBypass.fromL2Top.mbistReset
2192    )
2193  }
2194}
2195