xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICacheMainPipe.scala (revision 67ba96b4871c459c09df20e3052738174021a830)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.frontend.icache
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.tilelink.ClientStates
23import xiangshan._
24import xiangshan.cache.mmu._
25import utils._
26import utility._
27import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
28import xiangshan.frontend.{FtqICacheInfo, FtqToICacheRequestBundle}
29
30class ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle
31{
32  val vaddr  = UInt(VAddrBits.W)
33  def vsetIdx = get_idx(vaddr)
34}
35
36class ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle
37{
38  val vaddr    = UInt(VAddrBits.W)
39  val registerData = UInt(blockBits.W)
40  val sramData = UInt(blockBits.W)
41  val select   = Bool()
42  val paddr    = UInt(PAddrBits.W)
43  val tlbExcp  = new Bundle{
44    val pageFault = Bool()
45    val accessFault = Bool()
46    val mmio = Bool()
47  }
48}
49
50class ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle
51{
52  val req  = Flipped(Decoupled(new FtqToICacheRequestBundle))
53  val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp))
54}
55
56class ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{
57  val toIMeta       = DecoupledIO(new ICacheReadBundle)
58  val fromIMeta     = Input(new ICacheMetaRespBundle)
59}
60
61class ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{
62  val toIData       = DecoupledIO(Vec(partWayNum, new ICacheReadBundle))
63  val fromIData     = Input(new ICacheDataRespBundle)
64}
65
66class ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{
67  val toMSHR        = Decoupled(new ICacheMissReq)
68  val fromMSHR      = Flipped(ValidIO(new ICacheMissResp))
69}
70
71class ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{
72  val req  = Valid(new PMPReqBundle())
73  val resp = Input(new PMPRespBundle())
74}
75
76class ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{
77  val only_0_hit     = Bool()
78  val only_0_miss    = Bool()
79  val hit_0_hit_1    = Bool()
80  val hit_0_miss_1   = Bool()
81  val miss_0_hit_1   = Bool()
82  val miss_0_miss_1  = Bool()
83  val hit_0_except_1 = Bool()
84  val miss_0_except_1 = Bool()
85  val except_0       = Bool()
86  val bank_hit       = Vec(2,Bool())
87  val hit            = Bool()
88}
89
90class ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle {
91  /*** internal interface ***/
92  val metaArray   = new ICacheMetaReqBundle
93  val dataArray   = new ICacheDataReqBundle
94  val mshr        = Vec(PortNumber, new ICacheMSHRBundle)
95  val errors      = Output(Vec(PortNumber, new L1CacheErrorInfo))
96  /*** outside interface ***/
97  //val fetch       = Vec(PortNumber, new ICacheMainPipeBundle)
98  /* when ftq.valid is high in T + 1 cycle
99   * the ftq component must be valid in T cycle
100   */
101  val fetch       = new ICacheMainPipeBundle
102  val pmp         = Vec(PortNumber, new ICachePMPBundle)
103  val itlb        = Vec(PortNumber, new TlbRequestIO)
104  val respStall   = Input(Bool())
105  val perfInfo = Output(new ICachePerfInfo)
106
107  val prefetchEnable = Output(Bool())
108  val prefetchDisable = Output(Bool())
109  val csr_parity_enable = Input(Bool())
110
111}
112
113class ICacheMainPipe(implicit p: Parameters) extends ICacheModule
114{
115  val io = IO(new ICacheMainPipeInterface)
116
117  /** Input/Output port */
118  val (fromFtq, toIFU)    = (io.fetch.req, io.fetch.resp)
119  val (toMeta, metaResp)  = (io.metaArray.toIMeta, io.metaArray.fromIMeta)
120  val (toData, dataResp)  = (io.dataArray.toIData,  io.dataArray.fromIData)
121  val (toMSHR, fromMSHR)  = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR))
122  val (toITLB, fromITLB)  = (io.itlb.map(_.req), io.itlb.map(_.resp))
123  val (toPMP,  fromPMP)   = (io.pmp.map(_.req), io.pmp.map(_.resp))
124  io.itlb.foreach(_.req_kill := false.B)
125
126  //Ftq RegNext Register
127  val fromFtqReq = fromFtq.bits.pcMemRead
128
129  /** pipeline control signal */
130  val s1_ready, s2_ready = Wire(Bool())
131  val s0_fire,  s1_fire , s2_fire  = Wire(Bool())
132
133  val missSwitchBit = RegInit(false.B)
134
135  /** replacement status register */
136  val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W))))
137  val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) )
138
139  /**
140    ******************************************************************************
141    * ICache Stage 0
142    * - send req to ITLB and wait for tlb miss fixing
143    * - send req to Meta/Data SRAM
144    ******************************************************************************
145    */
146
147  /** s0 control */
148  val s0_valid       = fromFtq.valid
149  val s0_req_vaddr   = (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart)))
150  val s0_req_vsetIdx = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr(i).map(get_idx(_))))
151  val s0_only_first  = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && !fromFtqReq(i).crossCacheline)
152  val s0_double_line = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) &&  fromFtqReq(i).crossCacheline)
153
154  val s0_final_valid        = s0_valid
155  val s0_final_vaddr        = s0_req_vaddr.head
156  val s0_final_vsetIdx      = s0_req_vsetIdx.head
157  val s0_final_only_first   = s0_only_first.head
158  val s0_final_double_line  = s0_double_line.head
159
160  /** SRAM request */
161  //0 -> metaread, 1,2,3 -> data, 3 -> code 4 -> itlb
162  val ftq_req_to_data_doubleline  = s0_double_line.init
163  val ftq_req_to_data_vset_idx    = s0_req_vsetIdx.init
164  val ftq_req_to_data_valid       = fromFtq.bits.readValid.init
165
166  val ftq_req_to_meta_doubleline  = s0_double_line.head
167  val ftq_req_to_meta_vset_idx    = s0_req_vsetIdx.head
168
169  val ftq_req_to_itlb_only_first  = s0_only_first.last
170  val ftq_req_to_itlb_doubleline  = s0_double_line.last
171  val ftq_req_to_itlb_vaddr       = s0_req_vaddr.last
172  val ftq_req_to_itlb_vset_idx    = s0_req_vsetIdx.last
173
174
175  for(i <- 0 until partWayNum) {
176    toData.valid                  := ftq_req_to_data_valid(i) && !missSwitchBit
177    toData.bits(i).isDoubleLine   := ftq_req_to_data_doubleline(i)
178    toData.bits(i).vSetIdx        := ftq_req_to_data_vset_idx(i)
179  }
180
181  toMeta.valid               := s0_valid && !missSwitchBit
182  toMeta.bits.isDoubleLine   := ftq_req_to_meta_doubleline
183  toMeta.bits.vSetIdx        := ftq_req_to_meta_vset_idx
184
185
186  toITLB(0).valid         := s0_valid
187  toITLB(0).bits.size     := 3.U // TODO: fix the size
188  toITLB(0).bits.vaddr    := ftq_req_to_itlb_vaddr(0)
189  toITLB(0).bits.debug.pc := ftq_req_to_itlb_vaddr(0)
190
191  toITLB(1).valid         := s0_valid && ftq_req_to_itlb_doubleline
192  toITLB(1).bits.size     := 3.U // TODO: fix the size
193  toITLB(1).bits.vaddr    := ftq_req_to_itlb_vaddr(1)
194  toITLB(1).bits.debug.pc := ftq_req_to_itlb_vaddr(1)
195
196  toITLB.map{port =>
197    port.bits.cmd                 := TlbCmd.exec
198    port.bits.debug.robIdx        := DontCare
199    port.bits.debug.isFirstIssue  := DontCare
200  }
201
202  /** ITLB & ICACHE sync case
203   * when icache is not ready, but itlb is ready
204   * because itlb is non-block, then the req will take the port
205   * then itlb will unset the ready?? itlb is wrongly blocked.
206   * Solution: maybe give itlb a signal to tell whether acquire the slot?
207   */
208
209  val itlb_can_go    = toITLB(0).ready && toITLB(1).ready
210  val icache_can_go  = toData.ready && toMeta.ready
211  val pipe_can_go    = !missSwitchBit && s1_ready
212  val s0_can_go      = itlb_can_go && icache_can_go && pipe_can_go
213  val s0_fetch_fire  = s0_valid && s0_can_go
214  s0_fire        := s0_fetch_fire
215  toITLB.map{port => port.bits.kill := !icache_can_go || !pipe_can_go}
216
217  //TODO: fix GTimer() condition
218  fromFtq.ready := s0_can_go
219
220  /**
221    ******************************************************************************
222    * ICache Stage 1
223    * - get tlb resp data (exceptiong info and physical addresses)
224    * - get Meta/Data SRAM read responses (latched for pipeline stop)
225    * - tag compare/hit check
226    ******************************************************************************
227    */
228
229  /** s1 control */
230
231  val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = false.B, lastFlush = false.B)
232
233  val s1_req_vaddr   = RegEnable(s0_final_vaddr, s0_fire)
234  val s1_req_vsetIdx = RegEnable(s0_final_vsetIdx, s0_fire)
235  val s1_only_first  = RegEnable(s0_final_only_first, s0_fire)
236  val s1_double_line = RegEnable(s0_final_double_line, s0_fire)
237
238  /** tlb response latch for pipeline stop */
239  val tlb_back = fromITLB.map(_.fire())
240  val tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(s0_fire && toITLB(i).fire(), s1_fire, false.B)))
241  val tlb_already_recv = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
242  val tlb_ready_recv = VecInit((0 until PortNumber).map(i => RegNext(s0_fire, false.B) || (s1_valid && !tlb_already_recv(i))))
243  val tlb_resp_valid = Wire(Vec(2, Bool()))
244  for (i <- 0 until PortNumber) {
245    tlb_resp_valid(i) := tlb_already_recv(i) || (tlb_ready_recv(i) && tlb_back(i))
246    when (tlb_already_recv(i) && s1_fire) {
247      tlb_already_recv(i) := false.B
248    }
249    when (tlb_back(i) && tlb_ready_recv(i) && !s1_fire) {
250      tlb_already_recv(i) := true.B
251    }
252    fromITLB(i).ready := tlb_ready_recv(i)
253  }
254  assert(RegNext(Cat((0 until PortNumber).map(i => tlb_need_back(i) || !tlb_resp_valid(i))).andR(), true.B),
255    "when tlb should not back, tlb should not resp valid")
256  assert(RegNext(!s1_valid || Cat(tlb_need_back).orR, true.B), "when s1_valid, need at least one tlb_need_back")
257  assert(RegNext(s1_valid || !Cat(tlb_need_back).orR, true.B), "when !s1_valid, all the tlb_need_back should be false")
258  assert(RegNext(s1_valid || !Cat(tlb_already_recv).orR, true.B), "when !s1_valid, should not tlb_already_recv")
259  assert(RegNext(s1_valid || !Cat(tlb_resp_valid).orR, true.B), "when !s1_valid, should not tlb_resp_valid")
260
261  val tlbRespPAddr = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.paddr(0))))
262  val tlbExcpPF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).pf.instr) && tlb_need_back(i)))
263  val tlbExcpAF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).af.instr) && tlb_need_back(i)))
264  val tlbExcp = VecInit((0 until PortNumber).map(i => tlbExcpPF(i) || tlbExcpPF(i)))
265
266  val tlbRespAllValid = Cat((0 until PortNumber).map(i => !tlb_need_back(i) || tlb_resp_valid(i))).andR
267  s1_ready := s2_ready && tlbRespAllValid  || !s1_valid
268  s1_fire  := s1_valid && tlbRespAllValid && s2_ready
269
270  /** s1 hit check/tag compare */
271  val s1_req_paddr              = tlbRespPAddr
272  val s1_req_ptags              = VecInit(s1_req_paddr.map(get_phy_tag(_)))
273
274  val s1_meta_ptags              = ResultHoldBypass(data = metaResp.tags, valid = RegNext(s0_fire))
275  val s1_meta_cohs               = ResultHoldBypass(data = metaResp.cohs, valid = RegNext(s0_fire))
276  val s1_meta_errors             = ResultHoldBypass(data = metaResp.errors, valid = RegNext(s0_fire))
277
278  val s1_data_cacheline          = ResultHoldBypass(data = dataResp.datas, valid = RegNext(s0_fire))
279  val s1_data_errorBits          = ResultHoldBypass(data = dataResp.codes, valid = RegNext(s0_fire))
280
281  val s1_tag_eq_vec        = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w =>  s1_meta_ptags(p)(w) ===  s1_req_ptags(p) ))))
282  val s1_tag_match_vec     = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_cohs(k)(w).isValid()})))
283  val s1_tag_match         = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector)))
284
285  val s1_port_hit          = VecInit(Seq(s1_tag_match(0) && s1_valid  && !tlbExcp(0),  s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) ))
286  val s1_bank_miss         = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcp(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) ))
287  val s1_hit               = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0))
288
289  /** choose victim cacheline */
290  val replacers       = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber))
291  val s1_victim_oh    = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)))}), valid = RegNext(s0_fire))
292
293  val s1_victim_coh   = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_meta_cohs(port))})
294
295  when(s1_valid){
296    assert(PopCount(s1_tag_match_vec(0)) <= 1.U && PopCount(s1_tag_match_vec(1)) <= 1.U, "Multiple hit in main pipe")
297  }
298
299  ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)}
300
301
302  /** <PERF> replace victim way number */
303
304  (0 until nWays).map{ w =>
305    XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10),  s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0))  === w.U)
306  }
307
308  (0 until nWays).map{ w =>
309    XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10),  s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0))  === w.U)
310  }
311
312  (0 until nWays).map{ w =>
313    XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10),  s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1))  === w.U)
314  }
315
316  (0 until nWays).map{ w =>
317    XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10),  s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1))  === w.U)
318  }
319
320  /**
321    ******************************************************************************
322    * ICache Stage 2
323    * - send request to MSHR if ICache miss
324    * - generate secondary miss status/data registers
325    * - response to IFU
326    ******************************************************************************
327    */
328
329  /** s2 control */
330  val s2_fetch_finish = Wire(Bool())
331
332  val s2_valid          = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = false.B)
333  val s2_miss_available = Wire(Bool())
334
335  s2_ready      := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available)
336  s2_fire       := s2_valid && s2_fetch_finish && !io.respStall
337
338  /** s2 data */
339  val mmio = fromPMP.map(port => port.mmio) // TODO: handle it
340
341  val (s2_req_paddr , s2_req_vaddr)   = (RegEnable(s1_req_paddr, s1_fire), RegEnable(s1_req_vaddr, s1_fire))
342  val s2_req_vsetIdx  = RegEnable(s1_req_vsetIdx, s1_fire)
343  val s2_req_ptags    = RegEnable(s1_req_ptags, s1_fire)
344  val s2_only_first   = RegEnable(s1_only_first, s1_fire)
345  val s2_double_line  = RegEnable(s1_double_line, s1_fire)
346  val s2_hit          = RegEnable(s1_hit   , s1_fire)
347  val s2_port_hit     = RegEnable(s1_port_hit, s1_fire)
348  val s2_bank_miss    = RegEnable(s1_bank_miss, s1_fire)
349  val s2_waymask      = RegEnable(s1_victim_oh, s1_fire)
350  val s2_victim_coh   = RegEnable(s1_victim_coh, s1_fire)
351  val s2_tag_match_vec = RegEnable(s1_tag_match_vec, s1_fire)
352
353  assert(RegNext(!s2_valid || s2_req_paddr(0)(11,0) === s2_req_vaddr(0)(11,0), true.B))
354
355  /** status imply that s2 is a secondary miss (no need to resend miss request) */
356  val sec_meet_vec = Wire(Vec(2, Bool()))
357  val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || sec_meet_vec(i)))
358  val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line)
359
360  val s2_meta_errors    = RegEnable(s1_meta_errors,    s1_fire)
361  val s2_data_errorBits = RegEnable(s1_data_errorBits, s1_fire)
362  val s2_data_cacheline = RegEnable(s1_data_cacheline, s1_fire)
363
364  val s2_data_errors    = Wire(Vec(PortNumber,Vec(nWays, Bool())))
365
366  (0 until PortNumber).map{ i =>
367    val read_datas = s2_data_cacheline(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeUnit.W))))
368    val read_codes = s2_data_errorBits(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeBits.W))))
369    val data_full_wayBits = VecInit((0 until nWays).map( w =>
370                                  VecInit((0 until dataCodeUnitNum).map(u =>
371                                        Cat(read_codes(w)(u), read_datas(w)(u))))))
372    val data_error_wayBits = VecInit((0 until nWays).map( w =>
373                                  VecInit((0 until dataCodeUnitNum).map(u =>
374                                       cacheParams.dataCode.decode(data_full_wayBits(w)(u)).error ))))
375    if(i == 0){
376      (0 until nWays).map{ w =>
377        s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(data_error_wayBits(w)).reduce(_||_)
378      }
379    } else {
380      (0 until nWays).map{ w =>
381        s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(RegNext(s1_double_line)) && RegNext(data_error_wayBits(w)).reduce(_||_)
382      }
383    }
384  }
385
386  val s2_parity_meta_error  = VecInit((0 until PortNumber).map(i => s2_meta_errors(i).reduce(_||_) && io.csr_parity_enable))
387  val s2_parity_data_error  = VecInit((0 until PortNumber).map(i => s2_data_errors(i).reduce(_||_) && io.csr_parity_enable))
388  val s2_parity_error       = VecInit((0 until PortNumber).map(i => RegNext(s2_parity_meta_error(i)) || s2_parity_data_error(i)))
389
390  for(i <- 0 until PortNumber){
391    io.errors(i).valid            := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire)))
392    io.errors(i).report_to_beu    := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire)))
393    io.errors(i).paddr            := RegNext(RegNext(s2_req_paddr(i)))
394    io.errors(i).source           := DontCare
395    io.errors(i).source.tag       := RegNext(RegNext(s2_parity_meta_error(i)))
396    io.errors(i).source.data      := RegNext(s2_parity_data_error(i))
397    io.errors(i).source.l2        := false.B
398    io.errors(i).opType           := DontCare
399    io.errors(i).opType.fetch     := true.B
400  }
401  XSError(s2_parity_error.reduce(_||_) && RegNext(RegNext(s1_fire)), "ICache has parity error in MainPaipe!")
402
403
404  /** exception and pmp logic **/
405  //PMP Result
406  val s2_tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(tlb_need_back(i) && s1_fire, s2_fire, false.B)))
407  val pmpExcpAF = Wire(Vec(PortNumber, Bool()))
408  pmpExcpAF(0)  := fromPMP(0).instr && s2_tlb_need_back(0)
409  pmpExcpAF(1)  := fromPMP(1).instr && s2_double_line && s2_tlb_need_back(1)
410  //exception information
411  //short delay exception signal
412  val s2_except_pf        = RegEnable(tlbExcpPF, s1_fire)
413  val s2_except_tlb_af    = RegEnable(tlbExcpAF, s1_fire)
414  //long delay exception signal
415  val s2_except_pmp_af    =  DataHoldBypass(pmpExcpAF, RegNext(s1_fire))
416  // val s2_except_parity_af =  VecInit(s2_parity_error(i) && RegNext(RegNext(s1_fire))                      )
417
418  val s2_except    = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_tlb_af(i)})
419  val s2_has_except = s2_valid && (s2_except_tlb_af.reduce(_||_) || s2_except_pf.reduce(_||_))
420  //MMIO
421  val s2_mmio      = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_tlb_af(0) && !s2_except_pmp_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool() && s2_valid
422
423  //send physical address to PMP
424  io.pmp.zipWithIndex.map { case (p, i) =>
425    p.req.valid := s2_valid && !missSwitchBit
426    p.req.bits.addr := s2_req_paddr(i)
427    p.req.bits.size := 3.U // TODO
428    p.req.bits.cmd := TlbCmd.exec
429  }
430
431  /*** cacheline miss logic ***/
432  val wait_idle :: wait_queue_ready :: wait_send_req  :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: wait_pmp_except :: Nil = Enum(9)
433  val wait_state = RegInit(wait_idle)
434
435  val port_miss_fix  = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0),   fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) ))
436
437  // secondary miss record registers
438  class MissSlot(implicit p: Parameters) extends  ICacheBundle {
439    val m_vSetIdx   = UInt(idxBits.W)
440    val m_pTag      = UInt(tagBits.W)
441    val m_data      = UInt(blockBits.W)
442    val m_corrupt   = Bool()
443  }
444
445  val missSlot    = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot)))
446  val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6)
447  val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) )
448  val reservedRefillData = Wire(Vec(2, UInt(blockBits.W)))
449
450  s2_miss_available :=  VecInit(missStateQueue.map(entry => entry === m_invalid  || entry === m_wait_sec_miss)).reduce(_&&_)
451
452  val fix_sec_miss     = Wire(Vec(4, Bool()))
453  val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2)
454  val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3)
455  sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss ))
456
457  /*** miss/hit pattern: <Control Signal> only raise at the first cycle of s2_valid ***/
458  val cacheline_0_hit  = (s2_port_hit(0) || sec_meet_0_miss)
459  val cacheline_0_miss = !s2_port_hit(0) && !sec_meet_0_miss
460
461  val cacheline_1_hit  = (s2_port_hit(1) || sec_meet_1_miss)
462  val cacheline_1_miss = !s2_port_hit(1) && !sec_meet_1_miss
463
464  val  only_0_miss      = RegNext(s1_fire) && cacheline_0_miss && !s2_double_line && !s2_has_except && !s2_mmio
465  val  only_0_hit       = RegNext(s1_fire) && cacheline_0_hit  && !s2_double_line && !s2_mmio
466  val  hit_0_hit_1      = RegNext(s1_fire) && cacheline_0_hit  && cacheline_1_hit  && s2_double_line && !s2_mmio
467  val  hit_0_miss_1     = RegNext(s1_fire) && cacheline_0_hit  && cacheline_1_miss && s2_double_line  && !s2_has_except && !s2_mmio
468  val  miss_0_hit_1     = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_hit && s2_double_line  && !s2_has_except && !s2_mmio
469  val  miss_0_miss_1    = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_miss && s2_double_line  && !s2_has_except && !s2_mmio
470
471  val  hit_0_except_1   = RegNext(s1_fire) && s2_double_line &&  !s2_except(0) && s2_except(1)  &&  cacheline_0_hit
472  val  miss_0_except_1  = RegNext(s1_fire) && s2_double_line &&  !s2_except(0) && s2_except(1)  &&  cacheline_0_miss
473  val  except_0         = RegNext(s1_fire) && s2_except(0)
474
475  def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={
476    val bit = RegInit(false.B)
477    when(flush)                   { bit := false.B  }
478    .elsewhen(valid && !release)  { bit := true.B   }
479    .elsewhen(release)            { bit := false.B  }
480    bit || valid
481  }
482
483  /*** miss/hit pattern latch: <Control Signal> latch the miss/hit patter if pipeline stop ***/
484  val  miss_0_hit_1_latch     =   holdReleaseLatch(valid = miss_0_hit_1,    release = s2_fire,      flush = false.B)
485  val  miss_0_miss_1_latch    =   holdReleaseLatch(valid = miss_0_miss_1,   release = s2_fire,      flush = false.B)
486  val  only_0_miss_latch      =   holdReleaseLatch(valid = only_0_miss,     release = s2_fire,      flush = false.B)
487  val  hit_0_miss_1_latch     =   holdReleaseLatch(valid = hit_0_miss_1,    release = s2_fire,      flush = false.B)
488
489  val  miss_0_except_1_latch  =   holdReleaseLatch(valid = miss_0_except_1, release = s2_fire,      flush = false.B)
490  val  except_0_latch          =   holdReleaseLatch(valid = except_0,    release = s2_fire,      flush = false.B)
491  val  hit_0_except_1_latch         =    holdReleaseLatch(valid = hit_0_except_1,    release = s2_fire,      flush = false.B)
492
493  val only_0_hit_latch        = holdReleaseLatch(valid = only_0_hit,   release = s2_fire,      flush = false.B)
494  val hit_0_hit_1_latch        = holdReleaseLatch(valid = hit_0_hit_1,   release = s2_fire,      flush = false.B)
495
496
497  /*** secondary miss judgment ***/
498
499  def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss)
500
501  def getMissSituat(slotNum : Int, missNum : Int ) :Bool =  {
502    RegNext(s1_fire) &&
503    RegNext(missSlot(slotNum).m_vSetIdx === s1_req_vsetIdx(missNum)) &&
504    RegNext(missSlot(slotNum).m_pTag  === s1_req_ptags(missNum)) &&
505    !s2_port_hit(missNum)  &&
506    waitSecondComeIn(missStateQueue(slotNum))
507  }
508
509  val miss_0_s2_0 =   getMissSituat(slotNum = 0, missNum = 0)
510  val miss_0_s2_1 =   getMissSituat(slotNum = 0, missNum = 1)
511  val miss_1_s2_0 =   getMissSituat(slotNum = 1, missNum = 0)
512  val miss_1_s2_1 =   getMissSituat(slotNum = 1, missNum = 1)
513
514  val miss_0_s2_0_latch =   holdReleaseLatch(valid = miss_0_s2_0,    release = s2_fire,      flush = false.B)
515  val miss_0_s2_1_latch =   holdReleaseLatch(valid = miss_0_s2_1,    release = s2_fire,      flush = false.B)
516  val miss_1_s2_0_latch =   holdReleaseLatch(valid = miss_1_s2_0,    release = s2_fire,      flush = false.B)
517  val miss_1_s2_1_latch =   holdReleaseLatch(valid = miss_1_s2_1,    release = s2_fire,      flush = false.B)
518
519
520  val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1)
521  val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3)
522  val slot_slove   = VecInit(Seq(slot_0_solve, slot_1_solve))
523
524  fix_sec_miss   := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch))
525
526  /*** reserved data for secondary miss ***/
527
528  reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1)
529  reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1)
530
531  /*** miss state machine ***/
532
533  //deal with not-cache-hit pmp af
534  val only_pmp_af = Wire(Vec(2, Bool()))
535  only_pmp_af(0) := s2_except_pmp_af(0) && cacheline_0_miss && !s2_except(0) && s2_valid
536  only_pmp_af(1) := s2_except_pmp_af(1) && cacheline_1_miss && !s2_except(1) && s2_valid && s2_double_line
537
538  switch(wait_state){
539    is(wait_idle){
540      when(only_pmp_af(0) || only_pmp_af(1) || s2_mmio){
541        //should not send req to MissUnit when there is an access exception in PMP
542        //But to avoid using pmp exception in control signal (like s2_fire), should delay 1 cycle.
543        //NOTE: pmp exception cache line also could hit in ICache, but the result is meaningless. Just give the exception signals.
544        wait_state := wait_finish
545      }.elsewhen(miss_0_except_1_latch){
546        wait_state :=  Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle )
547      }.elsewhen( only_0_miss_latch  || miss_0_hit_1_latch){
548        wait_state :=  Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle )
549      }.elsewhen(hit_0_miss_1_latch){
550        wait_state :=  Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle )
551      }.elsewhen( miss_0_miss_1_latch ){
552        wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle)
553      }
554    }
555
556    is(wait_queue_ready){
557      wait_state := wait_send_req
558    }
559
560    is(wait_send_req) {
561      when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){
562        wait_state :=  wait_one_resp
563      }.elsewhen( miss_0_miss_1_latch ){
564        wait_state := wait_two_resp
565      }
566    }
567
568    is(wait_one_resp) {
569      when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){
570        wait_state := wait_finish
571      }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){
572        wait_state := wait_finish
573      }
574    }
575
576    is(wait_two_resp) {
577      when(fromMSHR(0).fire() && fromMSHR(1).fire()){
578        wait_state := wait_finish
579      }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){
580        wait_state := wait_0_resp
581      }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){
582        wait_state := wait_1_resp
583      }
584    }
585
586    is(wait_0_resp) {
587      when(fromMSHR(0).fire()){
588        wait_state := wait_finish
589      }
590    }
591
592    is(wait_1_resp) {
593      when(fromMSHR(1).fire()){
594        wait_state := wait_finish
595      }
596    }
597
598    is(wait_finish) {when(s2_fire) {wait_state := wait_idle }
599    }
600  }
601
602
603  /*** send request to MissUnit ***/
604
605  (0 until 2).map { i =>
606    if(i == 1) toMSHR(i).valid   := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio
607        else     toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio
608    toMSHR(i).bits.paddr    := s2_req_paddr(i)
609    toMSHR(i).bits.vaddr    := s2_req_vaddr(i)
610    toMSHR(i).bits.waymask  := s2_waymask(i)
611    toMSHR(i).bits.coh      := s2_victim_coh(i)
612
613
614    when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){
615      missStateQueue(i)     := m_valid
616      missSlot(i).m_vSetIdx := s2_req_vsetIdx(i)
617      missSlot(i).m_pTag    := get_phy_tag(s2_req_paddr(i))
618    }
619
620    when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){
621      missStateQueue(i)         := m_refilled
622      missSlot(i).m_data        := fromMSHR(i).bits.data
623      missSlot(i).m_corrupt     := fromMSHR(i).bits.corrupt
624    }
625
626
627    when(s2_fire && missStateQueue(i) === m_refilled){
628      missStateQueue(i)     := m_wait_sec_miss
629    }
630
631    /*** Only the first cycle to check whether meet the secondary miss ***/
632    when(missStateQueue(i) === m_wait_sec_miss){
633      /*** The seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit ***/
634      when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) {
635        missStateQueue(i)     := m_invalid
636      }
637      /*** The seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss ***/
638      .elsewhen((slot_slove(i) && !s2_fire && s2_valid) ||  (s2_valid && !slot_slove(i) && !s2_fire) ){
639        missStateQueue(i)     := m_check_final
640      }
641    }
642
643    when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){
644      missStateQueue(i)     :=  m_valid
645      missSlot(i).m_vSetIdx := s2_req_vsetIdx(i)
646      missSlot(i).m_pTag    := get_phy_tag(s2_req_paddr(i))
647    }.elsewhen(missStateQueue(i) === m_check_final) {
648      missStateQueue(i)     :=  m_invalid
649    }
650  }
651
652  io.prefetchEnable := false.B
653  io.prefetchDisable := false.B
654  when(toMSHR.map(_.valid).reduce(_||_)){
655    missSwitchBit := true.B
656    io.prefetchEnable := true.B
657  }.elsewhen(missSwitchBit && s2_fetch_finish){
658    missSwitchBit := false.B
659    io.prefetchDisable := true.B
660  }
661
662
663  val miss_all_fix       =  wait_state === wait_finish
664
665  s2_fetch_finish        := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch)
666
667  /** update replacement status register: 0 is hit access/ 1 is miss access */
668  (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) =>
669    t_s(0)         := s2_req_vsetIdx(i)
670    t_w(0).valid   := s2_valid && s2_port_hit(i)
671    t_w(0).bits    := OHToUInt(s2_tag_match_vec(i))
672
673    t_s(1)         := s2_req_vsetIdx(i)
674    t_w(1).valid   := s2_valid && !s2_port_hit(i)
675    t_w(1).bits    := OHToUInt(s2_waymask(i))
676  }
677
678  //** use hit one-hot select data
679  val s2_hit_datas    = VecInit(s2_data_cacheline.zipWithIndex.map { case(bank, i) =>
680    val port_hit_data = Mux1H(s2_tag_match_vec(i).asUInt, bank)
681    port_hit_data
682  })
683
684  val s2_register_datas       = Wire(Vec(2, UInt(blockBits.W)))
685
686  s2_register_datas.zipWithIndex.map{case(bank,i) =>
687    // if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data)))
688    // else    bank    := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data)))
689    if(i == 0) bank := Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data))
690    else    bank    := Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data))
691  }
692
693  /** response to IFU */
694
695  (0 until PortNumber).map{ i =>
696    if(i ==0) toIFU(i).valid          := s2_fire
697       else   toIFU(i).valid          := s2_fire && s2_double_line
698    //when select is high, use sramData. Otherwise, use registerData.
699    toIFU(i).bits.registerData  := s2_register_datas(i)
700    toIFU(i).bits.sramData  := s2_hit_datas(i)
701    toIFU(i).bits.select    := s2_port_hit(i)
702    toIFU(i).bits.paddr     := s2_req_paddr(i)
703    toIFU(i).bits.vaddr     := s2_req_vaddr(i)
704    toIFU(i).bits.tlbExcp.pageFault     := s2_except_pf(i)
705    toIFU(i).bits.tlbExcp.accessFault   := s2_except_tlb_af(i) || missSlot(i).m_corrupt || s2_except_pmp_af(i)
706    toIFU(i).bits.tlbExcp.mmio          := s2_mmio
707
708    when(RegNext(s2_fire && missSlot(i).m_corrupt)){
709      io.errors(i).valid            := true.B
710      io.errors(i).report_to_beu    := false.B // l2 should have report that to bus error unit, no need to do it again
711      io.errors(i).paddr            := RegNext(s2_req_paddr(i))
712      io.errors(i).source.tag       := false.B
713      io.errors(i).source.data      := false.B
714      io.errors(i).source.l2        := true.B
715    }
716  }
717
718  io.perfInfo.only_0_hit    := only_0_hit_latch
719  io.perfInfo.only_0_miss   := only_0_miss_latch
720  io.perfInfo.hit_0_hit_1   := hit_0_hit_1_latch
721  io.perfInfo.hit_0_miss_1  := hit_0_miss_1_latch
722  io.perfInfo.miss_0_hit_1  := miss_0_hit_1_latch
723  io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch
724  io.perfInfo.hit_0_except_1 := hit_0_except_1_latch
725  io.perfInfo.miss_0_except_1 := miss_0_except_1_latch
726  io.perfInfo.except_0      := except_0_latch
727  io.perfInfo.bank_hit(0)   := only_0_miss_latch  || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch
728  io.perfInfo.bank_hit(1)   := miss_0_hit_1_latch || hit_0_hit_1_latch
729  io.perfInfo.hit           := hit_0_hit_1_latch || only_0_hit_latch || hit_0_except_1_latch || except_0_latch
730
731  /** <PERF> fetch bubble generated by icache miss*/
732
733  XSPerfAccumulate("icache_bubble_s2_miss",    s2_valid && !s2_fetch_finish )
734
735  val tlb_miss_vec = VecInit((0 until PortNumber).map(i => toITLB(i).valid && s0_can_go && fromITLB(i).bits.miss))
736  val tlb_has_miss = tlb_miss_vec.reduce(_ || _)
737  XSPerfAccumulate("icache_bubble_s0_tlb_miss",    s0_valid && tlb_has_miss )
738}
739