xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision f7063a43ab34da917ba6c670d21871314340c550)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.frontend
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.rocket.RVCDecoder
23import xiangshan._
24import xiangshan.cache.mmu._
25import xiangshan.frontend.icache._
26import utils._
27import utility._
28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
29import utility.ChiselDB
30
31trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
32  def mmioBusWidth = 64
33  def mmioBusBytes = mmioBusWidth / 8
34  def maxInstrLen = 32
35}
36
37trait HasIFUConst extends HasXSParameter{
38  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
39  def fetchQueueSize = 2
40
41  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
42    val byteOffset = pc - start
43    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
44  }
45}
46
47class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
48  val pdWb = Valid(new PredecodeWritebackBundle)
49}
50
51class IfuToBackendIO(implicit p:Parameters) extends XSBundle {
52  // write to backend gpaddr mem
53  val gpaddrMem_wen = Output(Bool())
54  val gpaddrMem_waddr = Output(UInt(log2Ceil(FtqSize).W)) // Ftq Ptr
55  // 2 gpaddrs, correspond to startAddr & nextLineAddr in bundle FtqICacheInfo
56  // TODO: avoid cross page entry in Ftq
57  val gpaddrMem_wdata = Output(Vec(2, UInt(GPAddrBits.W)))
58}
59
60class FtqInterface(implicit p: Parameters) extends XSBundle {
61  val fromFtq = Flipped(new FtqToIfuIO)
62  val toFtq   = new IfuToFtqIO
63}
64
65class UncacheInterface(implicit p: Parameters) extends XSBundle {
66  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
67  val toUncache   = DecoupledIO( new InsUncacheReq )
68}
69
70class NewIFUIO(implicit p: Parameters) extends XSBundle {
71  val ftqInter         = new FtqInterface
72  val icacheInter      = Flipped(new IFUICacheIO)
73  val icacheStop       = Output(Bool())
74  val icachePerfInfo   = Input(new ICachePerfInfo)
75  val toIbuffer        = Decoupled(new FetchToIBuffer)
76  val toBackend        = new IfuToBackendIO
77  val uncacheInter     = new UncacheInterface
78  val frontendTrigger  = Flipped(new FrontendTdataDistributeIO)
79  val rob_commits      = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
80  val iTLBInter        = new TlbRequestIO
81  val pmp              = new ICachePMPBundle
82  val mmioCommitRead   = new mmioCommitRead
83}
84
85// record the situation in which fallThruAddr falls into
86// the middle of an RVI inst
87class LastHalfInfo(implicit p: Parameters) extends XSBundle {
88  val valid = Bool()
89  val middlePC = UInt(VAddrBits.W)
90  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
91}
92
93class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
94  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
95  val frontendTrigger     = new FrontendTdataDistributeIO
96  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
97}
98
99
100class IfuToPredChecker(implicit p: Parameters) extends XSBundle {
101  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
102  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
103  val target        = UInt(VAddrBits.W)
104  val instrRange    = Vec(PredictWidth, Bool())
105  val instrValid    = Vec(PredictWidth, Bool())
106  val pds           = Vec(PredictWidth, new PreDecodeInfo)
107  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
108}
109
110class FetchToIBufferDB extends Bundle {
111  val start_addr = UInt(39.W)
112  val instr_count = UInt(32.W)
113  val exception = Bool()
114  val is_cache_hit = Bool()
115}
116
117class IfuWbToFtqDB extends Bundle {
118  val start_addr = UInt(39.W)
119  val is_miss_pred = Bool()
120  val miss_pred_offset = UInt(32.W)
121  val checkJalFault = Bool()
122  val checkRetFault = Bool()
123  val checkTargetFault = Bool()
124  val checkNotCFIFault = Bool()
125  val checkInvalidTaken = Bool()
126}
127
128class NewIFU(implicit p: Parameters) extends XSModule
129  with HasICacheParameters
130  with HasIFUConst
131  with HasPdConst
132  with HasCircularQueuePtrHelper
133  with HasPerfEvents
134  with HasTlbConst
135{
136  val io = IO(new NewIFUIO)
137  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
138  val fromICache = io.icacheInter.resp
139  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
140
141  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
142
143  def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U
144
145  def numOfStage = 3
146  require(numOfStage > 1, "BPU numOfStage must be greater than 1")
147  val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle))))
148  // bubble events in IFU, only happen in stage 1
149  val icacheMissBubble = Wire(Bool())
150  val itlbMissBubble =Wire(Bool())
151
152  // only driven by clock, not valid-ready
153  topdown_stages(0) := fromFtq.req.bits.topdown_info
154  for (i <- 1 until numOfStage) {
155    topdown_stages(i) := topdown_stages(i - 1)
156  }
157  when (icacheMissBubble) {
158    topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B
159  }
160  when (itlbMissBubble) {
161    topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B
162  }
163  io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1)
164  when (fromFtq.topdown_redirect.valid) {
165    // only redirect from backend, IFU redirect itself is handled elsewhere
166    when (fromFtq.topdown_redirect.bits.debugIsCtrl) {
167      /*
168      for (i <- 0 until numOfStage) {
169        topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
170      }
171      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
172      */
173      when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) {
174        for (i <- 0 until numOfStage) {
175          topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
176        }
177        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
178      } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) {
179        for (i <- 0 until numOfStage) {
180          topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B
181        }
182        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
183      } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) {
184        for (i <- 0 until numOfStage) {
185          topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B
186        }
187        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
188      } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) {
189        for (i <- 0 until numOfStage) {
190          topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
191        }
192        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
193      } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) {
194        for (i <- 0 until numOfStage) {
195          topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B
196        }
197        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
198      }
199    } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) {
200      for (i <- 0 until numOfStage) {
201        topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
202      }
203      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
204    } .otherwise {
205      for (i <- 0 until numOfStage) {
206        topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
207      }
208      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
209    }
210  }
211
212  class TlbExept(implicit p: Parameters) extends XSBundle{
213    val pageFault = Bool()
214    val accessFault = Bool()
215    val mmio = Bool()
216  }
217
218  val preDecoder       = Module(new PreDecode)
219
220  val predChecker     = Module(new PredChecker)
221  val frontendTrigger = Module(new FrontendTrigger)
222  val (checkerIn, checkerOutStage1, checkerOutStage2)         = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out)
223
224  io.iTLBInter.req_kill := false.B
225  io.iTLBInter.resp.ready := true.B
226
227  /**
228    ******************************************************************************
229    * IFU Stage 0
230    * - send cacheline fetch request to ICacheMainPipe
231    ******************************************************************************
232    */
233
234  val f0_valid                             = fromFtq.req.valid
235  val f0_ftq_req                           = fromFtq.req.bits
236  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
237  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
238  val f0_fire                              = fromFtq.req.fire
239
240  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
241  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
242
243  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
244                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
245
246  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
247  val f3_wb_not_flush = WireInit(false.B)
248
249  backend_redirect := fromFtq.redirect.valid
250  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
251  f2_flush := backend_redirect || mmio_redirect || wb_redirect
252  f1_flush := f2_flush || from_bpu_f1_flush
253  f0_flush := f1_flush || from_bpu_f0_flush
254
255  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
256
257  fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady
258
259
260  when (wb_redirect) {
261    when (f3_wb_not_flush) {
262      topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B
263    }
264    for (i <- 0 until numOfStage - 1) {
265      topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
266    }
267  }
268
269  /** <PERF> f0 fetch bubble */
270
271  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
272  // XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
273  // XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
274  // XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
275  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
276  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
277  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
278  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
279
280
281  /**
282    ******************************************************************************
283    * IFU Stage 1
284    * - calculate pc/half_pc/cut_ptr for every instruction
285    ******************************************************************************
286    */
287
288  val f1_valid      = RegInit(false.B)
289  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
290  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
291  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
292  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
293  val f1_fire       = f1_valid && f2_ready
294
295  f1_ready := f1_fire || !f1_valid
296
297  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
298  // from_bpu_f1_flush := false.B
299
300  when(f1_flush)                  {f1_valid  := false.B}
301  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
302  .elsewhen(f1_fire)              {f1_valid  := false.B}
303
304  val f1_pc_adder_cut_point = (VAddrBits/2) - 1 // equal lower_result overflow bit
305  val f1_pc_high            = f1_ftq_req.startAddr(VAddrBits-1,f1_pc_adder_cut_point)
306  val f1_pc_high_plus1      = f1_pc_high + 1.U
307
308  val f1_pc_lower_result    = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + (i * 2).U)) // cat with overflow bit
309  val f1_pc                 = VecInit(f1_pc_lower_result.map{ i =>
310    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
311
312  val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit
313  val f1_half_snpc          = VecInit(f1_half_snpc_lower_result.map{i =>
314    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
315
316  if (env.FPGAPlatform){
317    val f1_pc_diff          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
318    val f1_half_snpc_diff   = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
319
320    XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail")
321    XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_),  "f1_half_snpc adder cut fail")
322  }
323
324  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-2, 1)) + i.U ))
325                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-2, 2)) + i.U ))
326
327  /**
328    ******************************************************************************
329    * IFU Stage 2
330    * - icache response data (latched for pipeline stop)
331    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
332    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
333    * - cut data from cachlines to packet instruction code
334    * - instruction predecode and RVC expand
335    ******************************************************************************
336    */
337
338  val icacheRespAllValid = WireInit(false.B)
339
340  val f2_valid      = RegInit(false.B)
341  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
342  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
343  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
344  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
345  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
346
347  f2_ready := f2_fire || !f2_valid
348  //TODO: addr compare may be timing critical
349  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
350  val f2_icache_all_resp_reg        = RegInit(false.B)
351
352  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
353
354  icacheMissBubble := io.icacheInter.topdownIcacheMiss
355  itlbMissBubble   := io.icacheInter.topdownItlbMiss
356
357  io.icacheStop := !f3_ready
358
359  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
360  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
361  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
362
363  when(f2_flush)                  {f2_valid := false.B}
364  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
365  .elsewhen(f2_fire)              {f2_valid := false.B}
366
367  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
368  val f2_except_gpf   = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.guestPageFault))
369  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
370  // paddr and gpaddr of [startAddr, nextLineAddr]
371  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
372  val f2_gpaddrs      = VecInit((0 until PortNumber).map(i => fromICache(i).bits.gpaddr))
373  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio &&
374    !fromICache(0).bits.tlbExcp.accessFault &&
375    !fromICache(0).bits.tlbExcp.pageFault   &&
376    !fromICache(0).bits.tlbExcp.guestPageFault
377
378  val f2_pc               = RegEnable(f1_pc,  f1_fire)
379  val f2_half_snpc        = RegEnable(f1_half_snpc,  f1_fire)
380  val f2_cut_ptr          = RegEnable(f1_cut_ptr,  f1_fire)
381
382  val f2_resend_vaddr     = RegEnable(f1_ftq_req.startAddr + 2.U,  f1_fire)
383
384  def isNextLine(pc: UInt, startAddr: UInt) = {
385    startAddr(blockOffBits) ^ pc(blockOffBits)
386  }
387
388  def isLastInLine(pc: UInt) = {
389    pc(blockOffBits - 1, 0) === "b111110".U
390  }
391
392  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
393  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
394  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
395  val f2_instr_range = f2_jump_range & f2_ftr_range
396  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
397  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
398  val f2_gpf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_gpf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_gpf(1))))
399  val f2_gpaddrs_tmp = VecInit((0 until PredictWidth).map(i => Mux(!isNextLine(f2_pc(i), f2_ftq_req.startAddr), Cat(f2_gpaddrs(0)(GPAddrBits-1, offLen), f2_pc(i)(offLen - 1, 0)), Mux(isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine, Cat(f2_gpaddrs(1)(GPAddrBits-1, offLen), f2_pc(i)(offLen - 1, 0)), 0.U(GPAddrBits.W)))))
400  val f2_perf_info    = io.icachePerfInfo
401
402  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
403    require(HasCExtension)
404    // if(HasCExtension){
405      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
406      val dataVec  = cacheline.asTypeOf(Vec(blockBytes/2, UInt(16.W))) //32 16-bit data vector
407      (0 until PredictWidth + 1).foreach( i =>
408        result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1
409      )
410      result
411    // } else {
412    //   val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
413    //   val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
414    //   (0 until PredictWidth).foreach( i =>
415    //     result(i) := dataVec(cutPtr(i))
416    //   )
417    //   result
418    // }
419  }
420
421  val f2_cache_response_data = fromICache.map(_.bits.data)
422  val f2_data_2_cacheline = Cat(f2_cache_response_data(1), f2_cache_response_data(0))
423
424  val f2_cut_data   = cut(f2_data_2_cacheline, f2_cut_ptr)
425
426  /** predecode (include RVC expander) */
427  // preDecoderRegIn.data := f2_reg_cut_data
428  // preDecoderRegInIn.frontendTrigger := io.frontendTrigger
429  // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable
430  // preDecoderRegIn.pc  := f2_pc
431
432  val preDecoderIn  = preDecoder.io.in
433  preDecoderIn.valid := f2_valid
434  preDecoderIn.bits.data := f2_cut_data
435  preDecoderIn.bits.frontendTrigger := io.frontendTrigger
436  preDecoderIn.bits.pc  := f2_pc
437  val preDecoderOut = preDecoder.io.out
438
439  //val f2_expd_instr     = preDecoderOut.expInstr
440  val f2_instr          = preDecoderOut.instr
441  val f2_pd             = preDecoderOut.pd
442  val f2_jump_offset    = preDecoderOut.jumpOffset
443  val f2_hasHalfValid   =  preDecoderOut.hasHalfValid
444  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
445  val f2_crossGuestPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_gpf(0) && f2_doubleLine && f2_except_gpf(1) && !f2_pd(i).isRVC ))
446  val f2_gpaddrs_vec = VecInit((0 until PredictWidth).map(i =>
447    if(i != PredictWidth-1)
448      Mux(f2_crossGuestPageFault(i), f2_gpaddrs_tmp(i + 1), f2_gpaddrs_tmp(i))
449    else
450      f2_gpaddrs_tmp(i)
451    ))
452  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
453
454
455  /**
456    ******************************************************************************
457    * IFU Stage 3
458    * - handle MMIO instruciton
459    *  -send request to Uncache fetch Unit
460    *  -every packet include 1 MMIO instruction
461    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
462    *  -flush to snpc (send ifu_redirect to Ftq)
463    * - Ibuffer enqueue
464    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
465    * - handle last half RVI instruction
466    ******************************************************************************
467    */
468
469  val f3_valid          = RegInit(false.B)
470  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
471  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
472  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
473  val f3_fire           = io.toIbuffer.fire
474
475  f3_ready := f3_fire || !f3_valid
476
477  val f3_cut_data       = RegEnable(f2_cut_data, f2_fire)
478
479  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
480  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
481  val f3_except_gpf     = RegEnable(f2_except_gpf,  f2_fire)
482  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
483
484  //val f3_expd_instr     = RegEnable(f2_expd_instr,  f2_fire)
485  val f3_instr          = RegEnable(f2_instr, f2_fire)
486  val f3_expd_instr     = VecInit((0 until PredictWidth).map{ i =>
487    val expander       = Module(new RVCExpander)
488    expander.io.in := f3_instr(i)
489    expander.io.out.bits
490  })
491
492  val f3_pd_wire        = RegEnable(f2_pd,          f2_fire)
493  val f3_pd             = WireInit(f3_pd_wire)
494  val f3_jump_offset    = RegEnable(f2_jump_offset, f2_fire)
495  val f3_af_vec         = RegEnable(f2_af_vec,      f2_fire)
496  val f3_pf_vec         = RegEnable(f2_pf_vec ,     f2_fire)
497  val f3_gpf_vec        = RegEnable(f2_gpf_vec,     f2_fire)
498  val f3_gpaddr_vec     = RegEnable(f2_gpaddrs_vec, f2_fire)
499  val f3_pc             = RegEnable(f2_pc,          f2_fire)
500  val f3_half_snpc      = RegEnable(f2_half_snpc,   f2_fire)
501  val f3_instr_range    = RegEnable(f2_instr_range, f2_fire)
502  val f3_foldpc         = RegEnable(f2_foldpc,      f2_fire)
503  val f3_crossPageFault = RegEnable(f2_crossPageFault,           f2_fire)
504  val f3_crossGuestPageFault = RegEnable(f2_crossGuestPageFault, f2_fire)
505  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,             f2_fire)
506  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i) || f3_except_gpf(i)})
507  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_) || f3_except_gpf.reduce(_||_))
508  val f3_paddrs         = RegEnable(f2_paddrs,  f2_fire)
509  val f3_gpaddrs        = RegEnable(f2_gpaddrs,  f2_fire)
510  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,             f2_fire)
511
512  // Expand 1 bit to prevent overflow when assert
513  val f3_ftq_req_startAddr      = Cat(0.U(1.W), f3_ftq_req.startAddr)
514  val f3_ftq_req_nextStartAddr  = Cat(0.U(1.W), f3_ftq_req.nextStartAddr)
515  // brType, isCall and isRet generation is delayed to f3 stage
516  val f3Predecoder = Module(new F3Predecoder)
517
518  f3Predecoder.io.in.instr := f3_instr
519
520  f3_pd.zipWithIndex.map{ case (pd,i) =>
521    pd.brType := f3Predecoder.io.out.pd(i).brType
522    pd.isCall := f3Predecoder.io.out.pd(i).isCall
523    pd.isRet  := f3Predecoder.io.out.pd(i).isRet
524  }
525
526  val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_)
527  XSError(f3_valid && f3PdDiff, "f3 pd diff")
528
529  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
530    assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!")
531  }
532
533  /*** MMIO State Machine***/
534  val f3_mmio_data    = Reg(Vec(2, UInt(16.W)))
535  val mmio_is_RVC     = RegInit(false.B)
536  val mmio_resend_addr =RegInit(0.U(PAddrBits.W))
537  val mmio_resend_af  = RegInit(false.B)
538  val mmio_resend_pf  = RegInit(false.B)
539  val mmio_resend_gpf = RegInit(false.B)
540
541  //last instuction finish
542  val is_first_instr = RegInit(true.B)
543  io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx + 1.U)
544
545  val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11)
546  val mmio_state = RegInit(m_idle)
547
548  val f3_req_is_mmio     = f3_mmio && f3_valid
549  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
550  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
551
552  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
553  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
554  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
555
556  val fromFtqRedirectReg    = RegNext(fromFtq.redirect,init = 0.U.asTypeOf(fromFtq.redirect))
557  val mmioF3Flush           = RegNext(f3_flush,init = false.B)
558  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
559  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
560
561  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
562
563  when(is_first_instr && mmio_commit){
564    is_first_instr := false.B
565  }
566
567  when(f3_flush && !f3_req_is_mmio)                                                 {f3_valid := false.B}
568  .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)                    {f3_valid := false.B}
569  .elsewhen(f2_fire && !f2_flush )                                                  {f3_valid := true.B }
570  .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)                                   {f3_valid := false.B}
571  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}                                   {f3_valid := false.B}
572
573  val f3_mmio_use_seq_pc = RegInit(false.B)
574
575  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
576  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
577
578  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
579  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
580
581  f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid)
582
583  // mmio state machine
584  switch(mmio_state){
585    is(m_idle){
586      when(f3_req_is_mmio){
587        mmio_state :=  m_waitLastCmt
588      }
589    }
590
591    is(m_waitLastCmt){
592      when(is_first_instr){
593        mmio_state := m_sendReq
594      }.otherwise{
595        mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt)
596      }
597    }
598
599    is(m_sendReq){
600      mmio_state :=  Mux(toUncache.fire, m_waitResp, m_sendReq )
601    }
602
603    is(m_waitResp){
604      when(fromUncache.fire){
605          val isRVC =  fromUncache.bits.data(1,0) =/= 3.U
606          val needResend = !isRVC && f3_paddrs(0)(2,1) === 3.U
607          mmio_state :=  Mux(needResend, m_sendTLB , m_waitCommit)
608
609          mmio_is_RVC := isRVC
610          f3_mmio_data(0)   :=  fromUncache.bits.data(15,0)
611          f3_mmio_data(1)   :=  fromUncache.bits.data(31,16)
612      }
613    }
614
615    is(m_sendTLB){
616      when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){
617        mmio_state :=  m_tlbResp
618      }
619    }
620
621    is(m_tlbResp){
622      val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr ||
623                     io.iTLBInter.resp.bits.excp(0).af.instr ||
624                     io.iTLBInter.resp.bits.excp(0).gpf.instr
625      mmio_state :=  Mux(tlbExept,m_waitCommit,m_sendPMP)
626      mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0)
627      mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr
628      mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr
629      mmio_resend_gpf := mmio_resend_gpf || io.iTLBInter.resp.bits.excp(0).gpf.instr
630    }
631
632    is(m_sendPMP){
633      val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
634      mmio_state :=  Mux(pmpExcpAF, m_waitCommit , m_resendReq)
635      mmio_resend_af := pmpExcpAF
636    }
637
638    is(m_resendReq){
639      mmio_state :=  Mux(toUncache.fire, m_waitResendResp, m_resendReq )
640    }
641
642    is(m_waitResendResp){
643      when(fromUncache.fire){
644          mmio_state :=  m_waitCommit
645          f3_mmio_data(1)   :=  fromUncache.bits.data(15,0)
646      }
647    }
648
649    is(m_waitCommit){
650      when(mmio_commit){
651          mmio_state  :=  m_commited
652      }
653    }
654
655    //normal mmio instruction
656    is(m_commited){
657      mmio_state := m_idle
658      mmio_is_RVC := false.B
659      mmio_resend_addr := 0.U
660    }
661  }
662
663  // Exception or flush by older branch prediction
664  // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect
665  when(f3_ftq_flush_self || f3_ftq_flush_by_older)  {
666    mmio_state := m_idle
667    mmio_is_RVC := false.B
668    mmio_resend_addr := 0.U
669    mmio_resend_af := false.B
670    f3_mmio_data.map(_ := 0.U)
671  }
672
673  toUncache.valid     :=  ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
674  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_paddrs(0))
675  fromUncache.ready   := true.B
676
677  io.iTLBInter.req.valid         := (mmio_state === m_sendTLB) && f3_req_is_mmio
678  io.iTLBInter.req.bits.size     := 3.U
679  io.iTLBInter.req.bits.vaddr    := f3_resend_vaddr
680  io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr
681  io.iTLBInter.req.bits.hyperinst:= DontCare
682  io.iTLBInter.req.bits.hlvx     := DontCare
683
684  io.iTLBInter.req.bits.kill                := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
685  io.iTLBInter.req.bits.cmd                 := TlbCmd.exec
686  io.iTLBInter.req.bits.memidx              := DontCare
687  io.iTLBInter.req.bits.debug.robIdx        := DontCare
688  io.iTLBInter.req.bits.no_translate        := false.B
689  io.iTLBInter.req.bits.debug.isFirstIssue  := DontCare
690
691  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
692  io.pmp.req.bits.addr  := mmio_resend_addr
693  io.pmp.req.bits.size  := 3.U
694  io.pmp.req.bits.cmd   := TlbCmd.exec
695
696  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
697
698  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
699  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
700  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
701
702  /*** prediction result check   ***/
703  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
704  checkerIn.jumpOffset  := f3_jump_offset
705  checkerIn.target      := f3_ftq_req.nextStartAddr
706  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
707  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
708  checkerIn.pds         := f3_pd
709  checkerIn.pc          := f3_pc
710
711  /*** handle half RVI in the last 2 Bytes  ***/
712
713  def hasLastHalf(idx: UInt) = {
714    //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio
715    !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio
716  }
717
718  val f3_last_validIdx       = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange)
719
720  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
721  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
722  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
723
724  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt
725  val f3_lastHalf_disable = RegInit(false.B)
726
727  when(f3_flush || (f3_fire && f3_lastHalf_disable)){
728    f3_lastHalf_disable := false.B
729  }
730
731  when (f3_flush) {
732    f3_lastHalf.valid := false.B
733  }.elsewhen (f3_fire) {
734    f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable
735    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
736  }
737
738  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
739
740  /*** frontend Trigger  ***/
741  frontendTrigger.io.pds  := f3_pd
742  frontendTrigger.io.pc   := f3_pc
743  frontendTrigger.io.data   := f3_cut_data
744
745  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
746
747  val f3_triggered = frontendTrigger.io.triggered
748
749  /*** send to Ibuffer  ***/
750  io.toIbuffer.valid            := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
751  io.toIbuffer.bits.instrs      := f3_expd_instr
752  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
753  io.toIbuffer.bits.enqEnable   := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt
754  io.toIbuffer.bits.pd          := f3_pd
755  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
756  io.toIbuffer.bits.pc          := f3_pc
757  io.toIbuffer.bits.gpaddr      := f3_gpaddr_vec
758  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio}
759  io.toIbuffer.bits.foldpc      := f3_foldpc
760  io.toIbuffer.bits.ipf         := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF})
761  io.toIbuffer.bits.igpf        := VecInit(f3_gpf_vec.zip(f3_crossGuestPageFault).map{case (gpf, crossGPF) => gpf || crossGPF})
762  io.toIbuffer.bits.acf         := f3_af_vec
763  io.toIbuffer.bits.crossPageIPFFix := (0 until PredictWidth).map(i => f3_crossPageFault(i) || f3_crossGuestPageFault(i))
764  io.toIbuffer.bits.triggered   := f3_triggered
765
766  when(f3_lastHalf.valid){
767    io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask
768    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
769  }
770
771  /** to backend */
772  io.toBackend.gpaddrMem_wen   := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush // same as toIbuffer
773  io.toBackend.gpaddrMem_waddr := f3_ftq_req.ftqIdx.value
774  io.toBackend.gpaddrMem_wdata := f3_gpaddrs
775
776
777  //Write back to Ftq
778  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
779  val finishFetchMaskReg = RegNext(f3_cache_fetch)
780
781  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
782  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
783  f3_mmio_missOffset.valid := f3_req_is_mmio
784  f3_mmio_missOffset.bits  := 0.U
785
786  // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return
787  // When backend redirect, mmio_state reset after 1 cycle.
788  // In this case, mask .valid to avoid overriding backend redirect
789  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) &&
790    f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older)
791  mmioFlushWb.bits.pc         := f3_pc
792  mmioFlushWb.bits.pd         := f3_pd
793  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
794  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
795  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
796  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
797  mmioFlushWb.bits.cfiOffset  := DontCare
798  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
799  mmioFlushWb.bits.jalTarget  := DontCare
800  mmioFlushWb.bits.instrRange := f3_mmio_range
801
802  /** external predecode for MMIO instruction */
803  when(f3_req_is_mmio){
804    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
805    val currentIsRVC   = isRVC(inst)
806
807    val brType::isCall::isRet::Nil = brInfo(inst)
808    val jalOffset = jal_offset(inst, currentIsRVC)
809    val brOffset  = br_offset(inst, currentIsRVC)
810
811    io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, useAddiForMv = true).decode.bits
812
813
814    io.toIbuffer.bits.pd(0).valid   := true.B
815    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
816    io.toIbuffer.bits.pd(0).brType  := brType
817    io.toIbuffer.bits.pd(0).isCall  := isCall
818    io.toIbuffer.bits.pd(0).isRet   := isRet
819
820    io.toIbuffer.bits.acf(0) := mmio_resend_af
821    io.toIbuffer.bits.ipf(0) := mmio_resend_pf
822    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
823
824    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
825
826    mmioFlushWb.bits.pd(0).valid   := true.B
827    mmioFlushWb.bits.pd(0).isRVC   := currentIsRVC
828    mmioFlushWb.bits.pd(0).brType  := brType
829    mmioFlushWb.bits.pd(0).isCall  := isCall
830    mmioFlushWb.bits.pd(0).isRet   := isRet
831  }
832
833  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire)  && f3_mmio_use_seq_pc)
834
835  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
836
837
838  /**
839    ******************************************************************************
840    * IFU Write Back Stage
841    * - write back predecode information to Ftq to update
842    * - redirect if found fault prediction
843    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
844    ******************************************************************************
845    */
846
847  val wb_valid          = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush)
848  val wb_ftq_req        = RegNext(f3_ftq_req)
849
850  val wb_check_result_stage1   = RegNext(checkerOutStage1)
851  val wb_check_result_stage2   = checkerOutStage2
852  val wb_instr_range    = RegNext(io.toIbuffer.bits.enqEnable)
853  val wb_pc             = RegNext(f3_pc)
854  val wb_pd             = RegNext(f3_pd)
855  val wb_instr_valid    = RegNext(f3_instr_valid)
856
857  /* false hit lastHalf */
858  val wb_lastIdx        = RegNext(f3_last_validIdx)
859  val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U
860  val wb_false_target   = RegNext(f3_false_snpc)
861
862  val wb_half_flush = wb_false_lastHalf
863  val wb_half_target = wb_false_target
864
865  /* false oversize */
866  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
867  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
868  val lastTaken = wb_check_result_stage1.fixedTaken.last
869
870  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
871
872  /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls,
873    * we set a flag to notify f3 that the last half flag need not to be set.
874    */
875  //f3_fire is after wb_valid
876  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
877        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire  && !RegNext(f3_fire,init = false.B) && !f3_flush
878      ){
879    f3_lastHalf_disable := true.B
880  }
881
882  //wb_valid and f3_fire are in same cycle
883  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
884        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire
885      ){
886    f3_lastHalf.valid := false.B
887  }
888
889  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
890  val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal }))
891  val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)
892  checkFlushWb.valid                  := wb_valid
893  checkFlushWb.bits.pc                := wb_pc
894  checkFlushWb.bits.pd                := wb_pd
895  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
896  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
897  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
898  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush
899  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred))
900  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result_stage1.fixedTaken)
901  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken)
902  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx))
903  checkFlushWb.bits.jalTarget         := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx)
904  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
905
906  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
907
908  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
909
910  /*write back flush type*/
911  val checkFaultType = wb_check_result_stage2.faultType
912  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
913  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
914  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
915  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
916  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
917
918
919  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
920  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
921  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
922  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
923  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
924
925  when(checkRetFault){
926    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
927        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
928  }
929
930
931  /** performance counter */
932  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
933  val f3_req_0    = io.toIbuffer.fire
934  val f3_req_1    = io.toIbuffer.fire && f3_doubleLine
935  val f3_hit_0    = io.toIbuffer.fire && f3_perf_info.bank_hit(0)
936  val f3_hit_1    = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1)
937  val f3_hit      = f3_perf_info.hit
938  val perfEvents = Seq(
939    ("frontendFlush                ", wb_redirect                                ),
940    ("ifu_req                      ", io.toIbuffer.fire                        ),
941    ("ifu_miss                     ", io.toIbuffer.fire && !f3_perf_info.hit   ),
942    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
943    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
944    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
945    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
946    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire ),
947    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire ),
948    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire ),
949    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire ),
950    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire ),
951    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire ),
952  )
953  generatePerfEvent()
954
955  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire )
956  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire && !f3_hit )
957  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
958  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
959  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
960  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
961  XSPerfAccumulate("frontendFlush",  wb_redirect )
962  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire  )
963  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire  )
964  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire  )
965  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire  )
966  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire )
967  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire )
968  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire )
969  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire )
970  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire )
971  XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1)
972
973  val isWriteFetchToIBufferTable = WireInit(Constantin.createRecord("isWriteFetchToIBufferTable" + p(XSCoreParamsKey).HartId.toString))
974  val isWriteIfuWbToFtqTable = WireInit(Constantin.createRecord("isWriteIfuWbToFtqTable" + p(XSCoreParamsKey).HartId.toString))
975  val fetchToIBufferTable = ChiselDB.createTable("FetchToIBuffer" + p(XSCoreParamsKey).HartId.toString, new FetchToIBufferDB)
976  val ifuWbToFtqTable = ChiselDB.createTable("IfuWbToFtq" + p(XSCoreParamsKey).HartId.toString, new IfuWbToFtqDB)
977
978  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
979  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
980  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
981  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire)
982  fetchIBufferDumpData.is_cache_hit := f3_hit
983
984  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
985  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
986  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
987  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
988  ifuWbToFtqDumpData.checkJalFault := checkJalFault
989  ifuWbToFtqDumpData.checkRetFault := checkRetFault
990  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
991  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
992  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
993
994  fetchToIBufferTable.log(
995    data = fetchIBufferDumpData,
996    en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire,
997    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
998    clock = clock,
999    reset = reset
1000  )
1001  ifuWbToFtqTable.log(
1002    data = ifuWbToFtqDumpData,
1003    en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid,
1004    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
1005    clock = clock,
1006    reset = reset
1007  )
1008
1009}
1010