1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.frontend 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.rocket.RVCDecoder 23import xiangshan._ 24import xiangshan.cache.mmu._ 25import xiangshan.frontend.icache._ 26import utils._ 27import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 28 29trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{ 30 def mmioBusWidth = 64 31 def mmioBusBytes = mmioBusWidth / 8 32 def maxInstrLen = 32 33} 34 35trait HasIFUConst extends HasXSParameter{ 36 def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 37 def fetchQueueSize = 2 38 39 def getBasicBlockIdx( pc: UInt, start: UInt ): UInt = { 40 val byteOffset = pc - start 41 (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits) 42 } 43} 44 45class IfuToFtqIO(implicit p:Parameters) extends XSBundle { 46 val pdWb = Valid(new PredecodeWritebackBundle) 47} 48 49class FtqInterface(implicit p: Parameters) extends XSBundle { 50 val fromFtq = Flipped(new FtqToIfuIO) 51 val toFtq = new IfuToFtqIO 52} 53 54class UncacheInterface(implicit p: Parameters) extends XSBundle { 55 val fromUncache = Flipped(DecoupledIO(new InsUncacheResp)) 56 val toUncache = DecoupledIO( new InsUncacheReq ) 57} 58class NewIFUIO(implicit p: Parameters) extends XSBundle { 59 val ftqInter = new FtqInterface 60 val icacheInter = Vec(2, Flipped(new ICacheMainPipeBundle)) 61 val icacheStop = Output(Bool()) 62 val icachePerfInfo = Input(new ICachePerfInfo) 63 val toIbuffer = Decoupled(new FetchToIBuffer) 64 val uncacheInter = new UncacheInterface 65 val frontendTrigger = Flipped(new FrontendTdataDistributeIO) 66 val csrTriggerEnable = Input(Vec(4, Bool())) 67 val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo))) 68 val iTLBInter = new BlockTlbRequestIO 69 val pmp = new ICachePMPBundle 70} 71 72// record the situation in which fallThruAddr falls into 73// the middle of an RVI inst 74class LastHalfInfo(implicit p: Parameters) extends XSBundle { 75 val valid = Bool() 76 val middlePC = UInt(VAddrBits.W) 77 def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr 78} 79 80class IfuToPreDecode(implicit p: Parameters) extends XSBundle { 81 val data = if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W)) 82 val frontendTrigger = new FrontendTdataDistributeIO 83 val csrTriggerEnable = Vec(4, Bool()) 84 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 85} 86 87 88class IfuToPredChecker(implicit p: Parameters) extends XSBundle { 89 val ftqOffset = Valid(UInt(log2Ceil(PredictWidth).W)) 90 val jumpOffset = Vec(PredictWidth, UInt(XLEN.W)) 91 val target = UInt(VAddrBits.W) 92 val instrRange = Vec(PredictWidth, Bool()) 93 val instrValid = Vec(PredictWidth, Bool()) 94 val pds = Vec(PredictWidth, new PreDecodeInfo) 95 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 96} 97 98class NewIFU(implicit p: Parameters) extends XSModule 99 with HasICacheParameters 100 with HasIFUConst 101 with HasPdConst 102 with HasCircularQueuePtrHelper 103 with HasPerfEvents 104{ 105 val io = IO(new NewIFUIO) 106 val (toFtq, fromFtq) = (io.ftqInter.toFtq, io.ftqInter.fromFtq) 107 val (toICache, fromICache) = (VecInit(io.icacheInter.map(_.req)), VecInit(io.icacheInter.map(_.resp))) 108 val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache) 109 110 def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits) 111 112 def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U 113 114 class TlbExept(implicit p: Parameters) extends XSBundle{ 115 val pageFault = Bool() 116 val accessFault = Bool() 117 val mmio = Bool() 118 } 119 120 val preDecoder = Module(new PreDecode) 121 val predChecker = Module(new PredChecker) 122 val frontendTrigger = Module(new FrontendTrigger) 123 val (preDecoderIn, preDecoderOut) = (preDecoder.io.in, preDecoder.io.out) 124 val (checkerIn, checkerOut) = (predChecker.io.in, predChecker.io.out) 125 126 io.iTLBInter.resp.ready := true.B 127 128 /** 129 ****************************************************************************** 130 * IFU Stage 0 131 * - send cacheline fetch request to ICacheMainPipe 132 ****************************************************************************** 133 */ 134 135 val f0_valid = fromFtq.req.valid 136 val f0_ftq_req = fromFtq.req.bits 137 val f0_doubleLine = fromFtq.req.bits.crossCacheline 138 val f0_vSetIdx = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart)) 139 val f0_fire = fromFtq.req.fire() 140 141 val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B) 142 val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B) 143 144 from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) || 145 fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx) 146 147 val wb_redirect , mmio_redirect, backend_redirect= WireInit(false.B) 148 val f3_wb_not_flush = WireInit(false.B) 149 150 backend_redirect := fromFtq.redirect.valid 151 f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush) 152 f2_flush := backend_redirect || mmio_redirect || wb_redirect 153 f1_flush := f2_flush || from_bpu_f1_flush 154 f0_flush := f1_flush || from_bpu_f0_flush 155 156 val f1_ready, f2_ready, f3_ready = WireInit(false.B) 157 158 fromFtq.req.ready := toICache(0).ready && toICache(1).ready && f2_ready && GTimer() > 500.U 159 160 toICache(0).valid := fromFtq.req.valid //&& !f0_flush 161 toICache(0).bits.vaddr := fromFtq.req.bits.startAddr 162 toICache(1).valid := fromFtq.req.valid && f0_doubleLine //&& !f0_flush 163 toICache(1).bits.vaddr := fromFtq.req.bits.nextlineStart//fromFtq.req.bits.startAddr + (PredictWidth * 2).U //TODO: timing critical 164 165 /** <PERF> f0 fetch bubble */ 166 167 XSPerfAccumulate("fetch_bubble_ftq_not_valid", !fromFtq.req.valid && fromFtq.req.ready ) 168 XSPerfAccumulate("fetch_bubble_pipe_stall", f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready ) 169 XSPerfAccumulate("fetch_bubble_icache_0_busy", f0_valid && !toICache(0).ready ) 170 XSPerfAccumulate("fetch_bubble_icache_1_busy", f0_valid && !toICache(1).ready ) 171 XSPerfAccumulate("fetch_flush_backend_redirect", backend_redirect ) 172 XSPerfAccumulate("fetch_flush_wb_redirect", wb_redirect ) 173 XSPerfAccumulate("fetch_flush_bpu_f1_flush", from_bpu_f1_flush ) 174 XSPerfAccumulate("fetch_flush_bpu_f0_flush", from_bpu_f0_flush ) 175 176 177 /** 178 ****************************************************************************** 179 * IFU Stage 1 180 * - calculate pc/half_pc/cut_ptr for every instruction 181 ****************************************************************************** 182 */ 183 184 val f1_valid = RegInit(false.B) 185 val f1_ftq_req = RegEnable(next = f0_ftq_req, enable=f0_fire) 186 // val f1_situation = RegEnable(next = f0_situation, enable=f0_fire) 187 val f1_doubleLine = RegEnable(next = f0_doubleLine, enable=f0_fire) 188 val f1_vSetIdx = RegEnable(next = f0_vSetIdx, enable=f0_fire) 189 val f1_fire = f1_valid && f1_ready 190 191 f1_ready := f2_ready || !f1_valid 192 193 from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid 194 // from_bpu_f1_flush := false.B 195 196 when(f1_flush) {f1_valid := false.B} 197 .elsewhen(f0_fire && !f0_flush) {f1_valid := true.B} 198 .elsewhen(f1_fire) {f1_valid := false.B} 199 200 val f1_pc = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U)) 201 val f1_half_snpc = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U)) 202 val f1_cut_ptr = if(HasCExtension) VecInit((0 until PredictWidth + 1).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U )) 203 else VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U )) 204 205 /** 206 ****************************************************************************** 207 * IFU Stage 2 208 * - icache response data (latched for pipeline stop) 209 * - generate exceprion bits for every instruciton (page fault/access fault/mmio) 210 * - generate predicted instruction range (1 means this instruciton is in this fetch packet) 211 * - cut data from cachlines to packet instruction code 212 * - instruction predecode and RVC expand 213 ****************************************************************************** 214 */ 215 216 val icacheRespAllValid = WireInit(false.B) 217 218 val f2_valid = RegInit(false.B) 219 val f2_ftq_req = RegEnable(next = f1_ftq_req, enable=f1_fire) 220 // val f2_situation = RegEnable(next = f1_situation, enable=f1_fire) 221 val f2_doubleLine = RegEnable(next = f1_doubleLine, enable=f1_fire) 222 val f2_vSetIdx = RegEnable(next = f1_vSetIdx, enable=f1_fire) 223 val f2_fire = f2_valid && f2_ready 224 225 f2_ready := f3_ready && icacheRespAllValid || !f2_valid 226 //TODO: addr compare may be timing critical 227 val f2_icache_all_resp_wire = fromICache(0).valid && (fromICache(0).bits.vaddr === f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr === f2_ftq_req.nextlineStart)) || !f2_doubleLine) 228 val f2_icache_all_resp_reg = RegInit(false.B) 229 230 icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire 231 232 io.icacheStop := !f3_ready 233 234 when(f2_flush) {f2_icache_all_resp_reg := false.B} 235 .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B} 236 .elsewhen(f2_fire && f2_icache_all_resp_reg) {f2_icache_all_resp_reg := false.B} 237 238 when(f2_flush) {f2_valid := false.B} 239 .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B } 240 .elsewhen(f2_fire) {f2_valid := false.B} 241 242 // val f2_cache_response_data = ResultHoldBypass(valid = f2_icache_all_resp_wire, data = VecInit(fromICache.map(_.bits.readData))) 243 val f2_cache_response_data = VecInit(fromICache.map(_.bits.readData)) 244 245 246 val f2_except_pf = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault)) 247 val f2_except_af = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault)) 248 val f2_mmio = fromICache(0).bits.tlbExcp.mmio && !fromICache(0).bits.tlbExcp.accessFault && 249 !fromICache(0).bits.tlbExcp.pageFault 250 251 val f2_pc = RegEnable(next = f1_pc, enable = f1_fire) 252 val f2_half_snpc = RegEnable(next = f1_half_snpc, enable = f1_fire) 253 val f2_cut_ptr = RegEnable(next = f1_cut_ptr, enable = f1_fire) 254 255 val f2_resend_vaddr = RegEnable(next = f1_ftq_req.startAddr + 2.U, enable = f1_fire) 256 257 def isNextLine(pc: UInt, startAddr: UInt) = { 258 startAddr(blockOffBits) ^ pc(blockOffBits) 259 } 260 261 def isLastInLine(pc: UInt) = { 262 pc(blockOffBits - 1, 0) === "b111110".U 263 } 264 265 val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth))) 266 val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits 267 val f2_ftr_range = Fill(PredictWidth, f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr) 268 val f2_instr_range = f2_jump_range & f2_ftr_range 269 val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_pf(1)))) 270 val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1)))) 271 272 val f2_paddrs = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr)) 273 val f2_perf_info = io.icachePerfInfo 274 275 def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={ 276 if(HasCExtension){ 277 val result = Wire(Vec(PredictWidth + 1, UInt(16.W))) 278 val dataVec = cacheline.asTypeOf(Vec(blockBytes * 2/ 2, UInt(16.W))) 279 (0 until PredictWidth + 1).foreach( i => 280 result(i) := dataVec(cutPtr(i)) 281 ) 282 result 283 } else { 284 val result = Wire(Vec(PredictWidth, UInt(32.W)) ) 285 val dataVec = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W))) 286 (0 until PredictWidth).foreach( i => 287 result(i) := dataVec(cutPtr(i)) 288 ) 289 result 290 } 291 } 292 293 val f2_datas = VecInit((0 until PortNumber).map(i => f2_cache_response_data(i))) 294 val f2_cut_data = cut( Cat(f2_datas.map(cacheline => cacheline.asUInt ).reverse).asUInt, f2_cut_ptr ) 295 296 /** predecode (include RVC expander) */ 297 preDecoderIn.data := f2_cut_data 298 preDecoderIn.frontendTrigger := io.frontendTrigger 299 preDecoderIn.csrTriggerEnable := io.csrTriggerEnable 300 preDecoderIn.pc := f2_pc 301 302 val f2_expd_instr = preDecoderOut.expInstr 303 val f2_pd = preDecoderOut.pd 304 val f2_jump_offset = preDecoderOut.jumpOffset 305 val f2_hasHalfValid = preDecoderOut.hasHalfValid 306 val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine && f2_except_pf(1) && !f2_pd(i).isRVC )) 307 308 val predecodeOutValid = WireInit(false.B) 309 310 XSPerfAccumulate("fetch_bubble_icache_not_resp", f2_valid && !icacheRespAllValid ) 311 312 313 /** 314 ****************************************************************************** 315 * IFU Stage 3 316 * - handle MMIO instruciton 317 * -send request to Uncache fetch Unit 318 * -every packet include 1 MMIO instruction 319 * -MMIO instructions will stop fetch pipeline until commiting from RoB 320 * -flush to snpc (send ifu_redirect to Ftq) 321 * - Ibuffer enqueue 322 * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault) 323 * - handle last half RVI instruction 324 ****************************************************************************** 325 */ 326 327 val f3_valid = RegInit(false.B) 328 val f3_ftq_req = RegEnable(next = f2_ftq_req, enable=f2_fire) 329 // val f3_situation = RegEnable(next = f2_situation, enable=f2_fire) 330 val f3_doubleLine = RegEnable(next = f2_doubleLine, enable=f2_fire) 331 val f3_fire = io.toIbuffer.fire() 332 333 f3_ready := io.toIbuffer.ready || !f3_valid 334 335 val f3_cut_data = RegEnable(next = f2_cut_data, enable=f2_fire) 336 337 val f3_except_pf = RegEnable(next = f2_except_pf, enable = f2_fire) 338 val f3_except_af = RegEnable(next = f2_except_af, enable = f2_fire) 339 val f3_mmio = RegEnable(next = f2_mmio , enable = f2_fire) 340 341 val f3_expd_instr = RegEnable(next = f2_expd_instr, enable = f2_fire) 342 val f3_pd = RegEnable(next = f2_pd, enable = f2_fire) 343 val f3_jump_offset = RegEnable(next = f2_jump_offset, enable = f2_fire) 344 val f3_af_vec = RegEnable(next = f2_af_vec, enable = f2_fire) 345 val f3_pf_vec = RegEnable(next = f2_pf_vec , enable = f2_fire) 346 val f3_pc = RegEnable(next = f2_pc, enable = f2_fire) 347 val f3_half_snpc = RegEnable(next = f2_half_snpc, enable = f2_fire) 348 val f3_instr_range = RegEnable(next = f2_instr_range, enable = f2_fire) 349 val f3_foldpc = RegEnable(next = f2_foldpc, enable = f2_fire) 350 val f3_crossPageFault = RegEnable(next = f2_crossPageFault, enable = f2_fire) 351 val f3_hasHalfValid = RegEnable(next = f2_hasHalfValid, enable = f2_fire) 352 val f3_except = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i)}) 353 val f3_has_except = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_)) 354 val f3_pAddrs = RegEnable(next = f2_paddrs, enable = f2_fire) 355 val f3_resend_vaddr = RegEnable(next = f2_resend_vaddr, enable = f2_fire) 356 357 when(f3_valid && !f3_ftq_req.ftqOffset.valid){ 358 assert(f3_ftq_req.startAddr + 32.U >= f3_ftq_req.nextStartAddr , "More tha 32 Bytes fetch is not allowed!") 359 } 360 361 /*** MMIO State Machine***/ 362 val f3_mmio_data = Reg(Vec(2, UInt(16.W))) 363 val mmio_is_RVC = RegInit(false.B) 364 val mmio_resend_addr =RegInit(0.U(PAddrBits.W)) 365 val mmio_resend_af = RegInit(false.B) 366 val mmio_resend_pf = RegInit(false.B) 367 368 369 val m_idle :: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(10) 370 val mmio_state = RegInit(m_idle) 371 372 val f3_req_is_mmio = f3_mmio && f3_valid 373 val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx && commit.bits.ftqOffset === 0.U}).asUInt.orR 374 val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited 375 376 val f3_mmio_to_commit = f3_req_is_mmio && mmio_state === m_waitCommit 377 val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit) 378 val f3_mmio_can_go = f3_mmio_to_commit && !f3_mmio_to_commit_next 379 380 val fromFtqRedirectReg = RegNext(fromFtq.redirect) 381 val f3_ftq_flush_self = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level) 382 val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx) 383 384 val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older 385 386 when(f3_flush && !f3_need_not_flush) {f3_valid := false.B} 387 .elsewhen(f2_fire && !f2_flush ) {f3_valid := true.B } 388 .elsewhen(io.toIbuffer.fire() && !f3_req_is_mmio) {f3_valid := false.B} 389 .elsewhen{f3_req_is_mmio && f3_mmio_req_commit} {f3_valid := false.B} 390 391 val f3_mmio_use_seq_pc = RegInit(false.B) 392 393 val (redirect_ftqIdx, redirect_ftqOffset) = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset) 394 val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U 395 396 when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio) { f3_mmio_use_seq_pc := true.B } 397 .elsewhen(redirect_mmio_req) { f3_mmio_use_seq_pc := false.B } 398 399 f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid) 400 401 // when(fromUncache.fire()) {f3_mmio_data := fromUncache.bits.data} 402 403 404 switch(mmio_state){ 405 is(m_idle){ 406 when(f3_req_is_mmio){ 407 mmio_state := m_sendReq 408 } 409 } 410 411 is(m_sendReq){ 412 mmio_state := Mux(toUncache.fire(), m_waitResp, m_sendReq ) 413 } 414 415 is(m_waitResp){ 416 when(fromUncache.fire()){ 417 val isRVC = fromUncache.bits.data(1,0) =/= 3.U 418 val needResend = !isRVC && f3_pAddrs(0)(2,1) === 3.U 419 mmio_state := Mux(needResend, m_sendTLB , m_waitCommit) 420 421 mmio_is_RVC := isRVC 422 f3_mmio_data(0) := fromUncache.bits.data(15,0) 423 f3_mmio_data(1) := fromUncache.bits.data(31,16) 424 } 425 } 426 427 is(m_sendTLB){ 428 when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){ 429 mmio_state := m_tlbResp 430 } 431 } 432 433 is(m_tlbResp){ 434 val tlbExept = io.iTLBInter.resp.bits.excp.pf.instr || 435 io.iTLBInter.resp.bits.excp.af.instr 436 mmio_state := Mux(tlbExept,m_waitCommit,m_sendPMP) 437 mmio_resend_addr := io.iTLBInter.resp.bits.paddr 438 mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp.af.instr 439 mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp.pf.instr 440 } 441 442 is(m_sendPMP){ 443 val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio 444 mmio_state := Mux(pmpExcpAF, m_waitCommit , m_resendReq) 445 mmio_resend_af := pmpExcpAF 446 } 447 448 is(m_resendReq){ 449 mmio_state := Mux(toUncache.fire(), m_waitResendResp, m_resendReq ) 450 } 451 452 is(m_waitResendResp){ 453 when(fromUncache.fire()){ 454 mmio_state := m_waitCommit 455 f3_mmio_data(1) := fromUncache.bits.data(15,0) 456 } 457 } 458 459 is(m_waitCommit){ 460 when(mmio_commit){ 461 mmio_state := m_commited 462 } 463 } 464 465 //normal mmio instruction 466 is(m_commited){ 467 mmio_state := m_idle 468 mmio_is_RVC := false.B 469 mmio_resend_addr := 0.U 470 } 471 } 472 473 //exception or flush by older branch prediction 474 when(f3_ftq_flush_self || f3_ftq_flush_by_older) { 475 mmio_state := m_idle 476 mmio_is_RVC := false.B 477 mmio_resend_addr := 0.U 478 mmio_resend_af := false.B 479 f3_mmio_data.map(_ := 0.U) 480 } 481 482 toUncache.valid := ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio 483 toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_pAddrs(0)) 484 fromUncache.ready := true.B 485 486 io.iTLBInter.req.valid := (mmio_state === m_sendTLB) && f3_req_is_mmio 487 io.iTLBInter.req.bits.size := 3.U 488 io.iTLBInter.req.bits.vaddr := f3_resend_vaddr 489 io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr 490 491 io.iTLBInter.req.bits.cmd := TlbCmd.exec 492 io.iTLBInter.req.bits.robIdx := DontCare 493 io.iTLBInter.req.bits.debug.isFirstIssue := DontCare 494 495 io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio 496 io.pmp.req.bits.addr := mmio_resend_addr 497 io.pmp.req.bits.size := 3.U 498 io.pmp.req.bits.cmd := TlbCmd.exec 499 500 val f3_lastHalf = RegInit(0.U.asTypeOf(new LastHalfInfo)) 501 502 val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt 503 val f3_mmio_range = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B)) 504 val f3_instr_valid = Wire(Vec(PredictWidth, Bool())) 505 506 /*** prediction result check ***/ 507 checkerIn.ftqOffset := f3_ftq_req.ftqOffset 508 checkerIn.jumpOffset := f3_jump_offset 509 checkerIn.target := f3_ftq_req.nextStartAddr 510 checkerIn.instrRange := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 511 checkerIn.instrValid := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool())) 512 checkerIn.pds := f3_pd 513 checkerIn.pc := f3_pc 514 515 /*** handle half RVI in the last 2 Bytes ***/ 516 517 def hasLastHalf(idx: UInt) = { 518 !f3_pd(idx).isRVC && checkerOut.fixedRange(idx) && f3_instr_valid(idx) && !checkerOut.fixedTaken(idx) && !checkerOut.fixedMissPred(idx) && ! f3_req_is_mmio 519 } 520 521 val f3_last_validIdx = ~ParallelPriorityEncoder(checkerOut.fixedRange.reverse) 522 523 val f3_hasLastHalf = hasLastHalf((PredictWidth - 1).U) 524 val f3_false_lastHalf = hasLastHalf(f3_last_validIdx) 525 val f3_false_snpc = f3_half_snpc(f3_last_validIdx) 526 527 val f3_lastHalf_mask = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt() 528 529 when (f3_flush) { 530 f3_lastHalf.valid := false.B 531 }.elsewhen (f3_fire) { 532 f3_lastHalf.valid := f3_hasLastHalf 533 f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr 534 } 535 536 f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid))) 537 538 /*** frontend Trigger ***/ 539 frontendTrigger.io.pds := f3_pd 540 frontendTrigger.io.pc := f3_pc 541 frontendTrigger.io.data := f3_cut_data 542 543 frontendTrigger.io.frontendTrigger := io.frontendTrigger 544 frontendTrigger.io.csrTriggerEnable := io.csrTriggerEnable 545 546 val f3_triggered = frontendTrigger.io.triggered 547 548 /*** send to Ibuffer ***/ 549 550 io.toIbuffer.valid := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush 551 io.toIbuffer.bits.instrs := f3_expd_instr 552 io.toIbuffer.bits.valid := f3_instr_valid.asUInt 553 io.toIbuffer.bits.enqEnable := checkerOut.fixedRange.asUInt & f3_instr_valid.asUInt 554 io.toIbuffer.bits.pd := f3_pd 555 io.toIbuffer.bits.ftqPtr := f3_ftq_req.ftqIdx 556 io.toIbuffer.bits.pc := f3_pc 557 io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOut.fixedTaken(i) && !f3_req_is_mmio} 558 io.toIbuffer.bits.foldpc := f3_foldpc 559 io.toIbuffer.bits.ipf := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF}) 560 io.toIbuffer.bits.acf := f3_af_vec 561 io.toIbuffer.bits.crossPageIPFFix := f3_crossPageFault 562 io.toIbuffer.bits.triggered := f3_triggered 563 564 val lastHalfMask = VecInit((0 until PredictWidth).map(i => if(i ==0) false.B else true.B)) 565 when(f3_lastHalf.valid){ 566 io.toIbuffer.bits.enqEnable := checkerOut.fixedRange.asUInt & f3_instr_valid.asUInt & lastHalfMask.asUInt 567 io.toIbuffer.bits.valid := f3_lastHalf_mask & f3_instr_valid.asUInt 568 } 569 570 /** external predecode for MMIO instruction */ 571 when(f3_req_is_mmio){ 572 val inst = Cat(f3_mmio_data(1), f3_mmio_data(0)) 573 val currentIsRVC = isRVC(inst) 574 575 val brType::isCall::isRet::Nil = brInfo(inst) 576 val jalOffset = jal_offset(inst, currentIsRVC) 577 val brOffset = br_offset(inst, currentIsRVC) 578 579 io.toIbuffer.bits.instrs (0) := new RVCDecoder(inst, XLEN).decode.bits 580 581 io.toIbuffer.bits.pd(0).valid := true.B 582 io.toIbuffer.bits.pd(0).isRVC := currentIsRVC 583 io.toIbuffer.bits.pd(0).brType := brType 584 io.toIbuffer.bits.pd(0).isCall := isCall 585 io.toIbuffer.bits.pd(0).isRet := isRet 586 587 io.toIbuffer.bits.acf(0) := mmio_resend_af 588 io.toIbuffer.bits.ipf(0) := mmio_resend_pf 589 io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf 590 591 io.toIbuffer.bits.enqEnable := f3_mmio_range.asUInt 592 } 593 594 595 //Write back to Ftq 596 val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush) 597 val finishFetchMaskReg = RegNext(f3_cache_fetch) 598 599 val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 600 val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))) 601 f3_mmio_missOffset.valid := f3_req_is_mmio 602 f3_mmio_missOffset.bits := 0.U 603 604 mmioFlushWb.valid := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire()) && f3_mmio_use_seq_pc) 605 mmioFlushWb.bits.pc := f3_pc 606 mmioFlushWb.bits.pd := f3_pd 607 mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := f3_mmio_range(i)} 608 mmioFlushWb.bits.ftqIdx := f3_ftq_req.ftqIdx 609 mmioFlushWb.bits.ftqOffset := f3_ftq_req.ftqOffset.bits 610 mmioFlushWb.bits.misOffset := f3_mmio_missOffset 611 mmioFlushWb.bits.cfiOffset := DontCare 612 mmioFlushWb.bits.target := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U) 613 mmioFlushWb.bits.jalTarget := DontCare 614 mmioFlushWb.bits.instrRange := f3_mmio_range 615 616 mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire()) && f3_mmio_use_seq_pc) 617 618 XSPerfAccumulate("fetch_bubble_ibuffer_not_ready", io.toIbuffer.valid && !io.toIbuffer.ready ) 619 620 621 /** 622 ****************************************************************************** 623 * IFU Write Back Stage 624 * - write back predecode information to Ftq to update 625 * - redirect if found fault prediction 626 * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction) 627 ****************************************************************************** 628 */ 629 630 val wb_valid = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush) 631 val wb_ftq_req = RegNext(f3_ftq_req) 632 633 val wb_check_result = RegNext(checkerOut) 634 val wb_instr_range = RegNext(io.toIbuffer.bits.enqEnable) 635 val wb_pc = RegNext(f3_pc) 636 val wb_pd = RegNext(f3_pd) 637 val wb_instr_valid = RegNext(f3_instr_valid) 638 639 /* false hit lastHalf */ 640 val wb_lastIdx = RegNext(f3_last_validIdx) 641 val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U 642 val wb_false_target = RegNext(f3_false_snpc) 643 644 val wb_half_flush = wb_false_lastHalf 645 val wb_half_target = wb_false_target 646 647 /* false oversize */ 648 val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last && wb_pd.last.isRVC 649 val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC 650 val lastTaken = wb_check_result.fixedTaken.last 651 652 f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid 653 654 val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 655 checkFlushWb.valid := wb_valid 656 checkFlushWb.bits.pc := wb_pc 657 checkFlushWb.bits.pd := wb_pd 658 checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)} 659 checkFlushWb.bits.ftqIdx := wb_ftq_req.ftqIdx 660 checkFlushWb.bits.ftqOffset := wb_ftq_req.ftqOffset.bits 661 checkFlushWb.bits.misOffset.valid := ParallelOR(wb_check_result.fixedMissPred) || wb_half_flush 662 checkFlushWb.bits.misOffset.bits := Mux(wb_half_flush, (PredictWidth - 1).U, ParallelPriorityEncoder(wb_check_result.fixedMissPred)) 663 checkFlushWb.bits.cfiOffset.valid := ParallelOR(wb_check_result.fixedTaken) 664 checkFlushWb.bits.cfiOffset.bits := ParallelPriorityEncoder(wb_check_result.fixedTaken) 665 checkFlushWb.bits.target := Mux(wb_half_flush, wb_half_target, wb_check_result.fixedTarget(ParallelPriorityEncoder(wb_check_result.fixedMissPred))) 666 checkFlushWb.bits.jalTarget := wb_check_result.fixedTarget(ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal }))) 667 checkFlushWb.bits.instrRange := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 668 669 toFtq.pdWb := Mux(f3_req_is_mmio, mmioFlushWb, checkFlushWb) 670 671 wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid 672 673 674 /*write back flush type*/ 675 val checkFaultType = wb_check_result.faultType 676 val checkJalFault = wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_) 677 val checkRetFault = wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_) 678 val checkTargetFault = wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_) 679 val checkNotCFIFault = wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_) 680 val checkInvalidTaken = wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_) 681 682 683 XSPerfAccumulate("predecode_flush_jalFault", checkJalFault ) 684 XSPerfAccumulate("predecode_flush_retFault", checkRetFault ) 685 XSPerfAccumulate("predecode_flush_targetFault", checkTargetFault ) 686 XSPerfAccumulate("predecode_flush_notCFIFault", checkNotCFIFault ) 687 XSPerfAccumulate("predecode_flush_incalidTakenFault", checkInvalidTaken ) 688 689 when(checkRetFault){ 690 XSDebug("startAddr:%x nextstartAddr:%x taken:%d takenIdx:%d\n", 691 wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits) 692 } 693 694 /** performance counter */ 695 val f3_perf_info = RegEnable(next = f2_perf_info, enable = f2_fire) 696 val f3_req_0 = io.toIbuffer.fire() 697 val f3_req_1 = io.toIbuffer.fire() && f3_doubleLine 698 val f3_hit_0 = io.toIbuffer.fire() && f3_perf_info.bank_hit(0) 699 val f3_hit_1 = io.toIbuffer.fire() && f3_doubleLine & f3_perf_info.bank_hit(1) 700 val f3_hit = f3_perf_info.hit 701 val perfEvents = Seq( 702 ("frontendFlush ", wb_redirect ), 703 ("ifu_req ", io.toIbuffer.fire() ), 704 ("ifu_miss ", io.toIbuffer.fire() && !f3_perf_info.hit ), 705 ("ifu_req_cacheline_0 ", f3_req_0 ), 706 ("ifu_req_cacheline_1 ", f3_req_1 ), 707 ("ifu_req_cacheline_0_hit ", f3_hit_1 ), 708 ("ifu_req_cacheline_1_hit ", f3_hit_1 ), 709 ("only_0_hit ", f3_perf_info.only_0_hit && io.toIbuffer.fire() ), 710 ("only_0_miss ", f3_perf_info.only_0_miss && io.toIbuffer.fire() ), 711 ("hit_0_hit_1 ", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire() ), 712 ("hit_0_miss_1 ", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire() ), 713 ("miss_0_hit_1 ", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire() ), 714 ("miss_0_miss_1 ", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire() ), 715 ) 716 generatePerfEvent() 717 718 XSPerfAccumulate("ifu_req", io.toIbuffer.fire() ) 719 XSPerfAccumulate("ifu_miss", io.toIbuffer.fire() && !f3_hit ) 720 XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0 ) 721 XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1 ) 722 XSPerfAccumulate("ifu_req_cacheline_0_hit", f3_hit_0 ) 723 XSPerfAccumulate("ifu_req_cacheline_1_hit", f3_hit_1 ) 724 XSPerfAccumulate("frontendFlush", wb_redirect ) 725 XSPerfAccumulate("only_0_hit", f3_perf_info.only_0_hit && io.toIbuffer.fire() ) 726 XSPerfAccumulate("only_0_miss", f3_perf_info.only_0_miss && io.toIbuffer.fire() ) 727 XSPerfAccumulate("hit_0_hit_1", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire() ) 728 XSPerfAccumulate("hit_0_miss_1", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire() ) 729 XSPerfAccumulate("miss_0_hit_1", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire() ) 730 XSPerfAccumulate("miss_0_miss_1", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire() ) 731 XSPerfAccumulate("hit_0_except_1", f3_perf_info.hit_0_except_1 && io.toIbuffer.fire() ) 732 XSPerfAccumulate("miss_0_except_1", f3_perf_info.miss_0_except_1 && io.toIbuffer.fire() ) 733 XSPerfAccumulate("except_0", f3_perf_info.except_0 && io.toIbuffer.fire() ) 734} 735