xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 44af22172d764d72860feb70b7d6aa9819594d79)
1/***************************************************************************************
2* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4* Copyright (c) 2020-2021 Peng Cheng Laboratory
5*
6* XiangShan is licensed under Mulan PSL v2.
7* You can use this software according to the terms and conditions of the Mulan PSL v2.
8* You may obtain a copy of Mulan PSL v2 at:
9*          http://license.coscl.org.cn/MulanPSL2
10*
11* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
12* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
13* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
14*
15* See the Mulan PSL v2 for more details.
16***************************************************************************************/
17
18package xiangshan.frontend
19
20import org.chipsalliance.cde.config.Parameters
21import chisel3._
22import chisel3.util._
23import freechips.rocketchip.rocket.RVCDecoder
24import xiangshan._
25import xiangshan.cache.mmu._
26import xiangshan.frontend.icache._
27import utils._
28import utility._
29import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
30import utility.ChiselDB
31
32trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
33  def mmioBusWidth = 64
34  def mmioBusBytes = mmioBusWidth / 8
35  def maxInstrLen = 32
36}
37
38trait HasIFUConst extends HasXSParameter{
39  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
40  def fetchQueueSize = 2
41
42  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
43    val byteOffset = pc - start
44    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
45  }
46}
47
48class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
49  val pdWb = Valid(new PredecodeWritebackBundle)
50}
51
52class IfuToBackendIO(implicit p:Parameters) extends XSBundle {
53  // write to backend gpaddr mem
54  val gpaddrMem_wen = Output(Bool())
55  val gpaddrMem_waddr = Output(UInt(log2Ceil(FtqSize).W)) // Ftq Ptr
56  // 2 gpaddrs, correspond to startAddr & nextLineAddr in bundle FtqICacheInfo
57  // TODO: avoid cross page entry in Ftq
58  val gpaddrMem_wdata = Output(UInt(GPAddrBits.W))
59}
60
61class FtqInterface(implicit p: Parameters) extends XSBundle {
62  val fromFtq = Flipped(new FtqToIfuIO)
63  val toFtq   = new IfuToFtqIO
64}
65
66class UncacheInterface(implicit p: Parameters) extends XSBundle {
67  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
68  val toUncache   = DecoupledIO( new InsUncacheReq )
69}
70
71class NewIFUIO(implicit p: Parameters) extends XSBundle {
72  val ftqInter         = new FtqInterface
73  val icacheInter      = Flipped(new IFUICacheIO)
74  val icacheStop       = Output(Bool())
75  val icachePerfInfo   = Input(new ICachePerfInfo)
76  val toIbuffer        = Decoupled(new FetchToIBuffer)
77  val toBackend        = new IfuToBackendIO
78  val uncacheInter     = new UncacheInterface
79  val frontendTrigger  = Flipped(new FrontendTdataDistributeIO)
80  val rob_commits      = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
81  val iTLBInter        = new TlbRequestIO
82  val pmp              = new ICachePMPBundle
83  val mmioCommitRead   = new mmioCommitRead
84}
85
86// record the situation in which fallThruAddr falls into
87// the middle of an RVI inst
88class LastHalfInfo(implicit p: Parameters) extends XSBundle {
89  val valid = Bool()
90  val middlePC = UInt(VAddrBits.W)
91  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
92}
93
94class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
95  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
96  val frontendTrigger     = new FrontendTdataDistributeIO
97  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
98}
99
100
101class IfuToPredChecker(implicit p: Parameters) extends XSBundle {
102  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
103  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
104  val target        = UInt(VAddrBits.W)
105  val instrRange    = Vec(PredictWidth, Bool())
106  val instrValid    = Vec(PredictWidth, Bool())
107  val pds           = Vec(PredictWidth, new PreDecodeInfo)
108  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
109  val fire_in       = Bool()
110}
111
112class FetchToIBufferDB extends Bundle {
113  val start_addr = UInt(39.W)
114  val instr_count = UInt(32.W)
115  val exception = Bool()
116  val is_cache_hit = Bool()
117}
118
119class IfuWbToFtqDB extends Bundle {
120  val start_addr = UInt(39.W)
121  val is_miss_pred = Bool()
122  val miss_pred_offset = UInt(32.W)
123  val checkJalFault = Bool()
124  val checkRetFault = Bool()
125  val checkTargetFault = Bool()
126  val checkNotCFIFault = Bool()
127  val checkInvalidTaken = Bool()
128}
129
130class NewIFU(implicit p: Parameters) extends XSModule
131  with HasICacheParameters
132  with HasIFUConst
133  with HasPdConst
134  with HasCircularQueuePtrHelper
135  with HasPerfEvents
136  with HasTlbConst
137{
138  val io = IO(new NewIFUIO)
139  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
140  val fromICache = io.icacheInter.resp
141  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
142
143  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
144
145  def numOfStage = 3
146  // equal lower_result overflow bit
147  def PcCutPoint = (VAddrBits/4) - 1
148  def CatPC(low: UInt, high: UInt, high1: UInt): UInt = {
149    Mux(
150      low(PcCutPoint),
151      Cat(high1, low(PcCutPoint-1, 0)),
152      Cat(high, low(PcCutPoint-1, 0))
153    )
154  }
155  def CatPC(lowVec: Vec[UInt], high: UInt, high1: UInt): Vec[UInt] = VecInit(lowVec.map(CatPC(_, high, high1)))
156  require(numOfStage > 1, "BPU numOfStage must be greater than 1")
157  val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle))))
158  // bubble events in IFU, only happen in stage 1
159  val icacheMissBubble = Wire(Bool())
160  val itlbMissBubble =Wire(Bool())
161
162  // only driven by clock, not valid-ready
163  topdown_stages(0) := fromFtq.req.bits.topdown_info
164  for (i <- 1 until numOfStage) {
165    topdown_stages(i) := topdown_stages(i - 1)
166  }
167  when (icacheMissBubble) {
168    topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B
169  }
170  when (itlbMissBubble) {
171    topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B
172  }
173  io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1)
174  when (fromFtq.topdown_redirect.valid) {
175    // only redirect from backend, IFU redirect itself is handled elsewhere
176    when (fromFtq.topdown_redirect.bits.debugIsCtrl) {
177      /*
178      for (i <- 0 until numOfStage) {
179        topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
180      }
181      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
182      */
183      when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) {
184        for (i <- 0 until numOfStage) {
185          topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
186        }
187        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
188      } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) {
189        for (i <- 0 until numOfStage) {
190          topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B
191        }
192        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
193      } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) {
194        for (i <- 0 until numOfStage) {
195          topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B
196        }
197        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
198      } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) {
199        for (i <- 0 until numOfStage) {
200          topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
201        }
202        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
203      } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) {
204        for (i <- 0 until numOfStage) {
205          topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B
206        }
207        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
208      }
209    } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) {
210      for (i <- 0 until numOfStage) {
211        topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
212      }
213      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
214    } .otherwise {
215      for (i <- 0 until numOfStage) {
216        topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
217      }
218      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
219    }
220  }
221
222  class TlbExept(implicit p: Parameters) extends XSBundle{
223    val pageFault = Bool()
224    val accessFault = Bool()
225    val mmio = Bool()
226  }
227
228  val preDecoder       = Module(new PreDecode)
229
230  val predChecker     = Module(new PredChecker)
231  val frontendTrigger = Module(new FrontendTrigger)
232  val (checkerIn, checkerOutStage1, checkerOutStage2)         = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out)
233
234  /**
235    ******************************************************************************
236    * IFU Stage 0
237    * - send cacheline fetch request to ICacheMainPipe
238    ******************************************************************************
239    */
240
241  val f0_valid                             = fromFtq.req.valid
242  val f0_ftq_req                           = fromFtq.req.bits
243  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
244  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
245  val f0_fire                              = fromFtq.req.fire
246
247  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
248  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
249
250  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
251                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
252
253  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
254  val f3_wb_not_flush = WireInit(false.B)
255
256  backend_redirect := fromFtq.redirect.valid
257  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
258  f2_flush := backend_redirect || mmio_redirect || wb_redirect
259  f1_flush := f2_flush || from_bpu_f1_flush
260  f0_flush := f1_flush || from_bpu_f0_flush
261
262  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
263
264  fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady
265
266
267  when (wb_redirect) {
268    when (f3_wb_not_flush) {
269      topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B
270    }
271    for (i <- 0 until numOfStage - 1) {
272      topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
273    }
274  }
275
276  /** <PERF> f0 fetch bubble */
277
278  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
279  // XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
280  // XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
281  // XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
282  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
283  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
284  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
285  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
286
287
288  /**
289    ******************************************************************************
290    * IFU Stage 1
291    * - calculate pc/half_pc/cut_ptr for every instruction
292    ******************************************************************************
293    */
294
295  val f1_valid      = RegInit(false.B)
296  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
297  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
298  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
299  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
300  val f1_fire       = f1_valid && f2_ready
301
302  f1_ready := f1_fire || !f1_valid
303
304  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
305  // from_bpu_f1_flush := false.B
306
307  when(f1_flush)                  {f1_valid  := false.B}
308  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
309  .elsewhen(f1_fire)              {f1_valid  := false.B}
310
311  val f1_pc_high            = f1_ftq_req.startAddr(VAddrBits-1, PcCutPoint)
312  val f1_pc_high_plus1      = f1_pc_high + 1.U
313
314  /**
315   * In order to reduce power consumption, avoid calculating the full PC value in the first level.
316   * code of original logic, this code has been deprecated
317   * val f1_pc                 = VecInit(f1_pc_lower_result.map{ i =>
318   *  Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
319   *
320   */
321  val f1_pc_lower_result    = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(PcCutPoint-1, 0)) + (i * 2).U)) // cat with overflow bit
322
323  val f1_pc                 = CatPC(f1_pc_lower_result, f1_pc_high, f1_pc_high_plus1)
324
325  val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(PcCutPoint-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit
326  val f1_half_snpc            = CatPC(f1_half_snpc_lower_result, f1_pc_high, f1_pc_high_plus1)
327
328  if (env.FPGAPlatform){
329    val f1_pc_diff          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
330    val f1_half_snpc_diff   = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
331
332    XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail")
333    XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_),  "f1_half_snpc adder cut fail")
334  }
335
336  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U ))
337                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U ))
338
339  /**
340    ******************************************************************************
341    * IFU Stage 2
342    * - icache response data (latched for pipeline stop)
343    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
344    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
345    * - cut data from cachlines to packet instruction code
346    * - instruction predecode and RVC expand
347    ******************************************************************************
348    */
349
350  val icacheRespAllValid = WireInit(false.B)
351
352  val f2_valid      = RegInit(false.B)
353  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
354  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
355  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
356  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
357  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
358
359  f2_ready := f2_fire || !f2_valid
360  //TODO: addr compare may be timing critical
361  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
362  val f2_icache_all_resp_reg        = RegInit(false.B)
363
364  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
365
366  icacheMissBubble := io.icacheInter.topdownIcacheMiss
367  itlbMissBubble   := io.icacheInter.topdownItlbMiss
368
369  io.icacheStop := !f3_ready
370
371  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
372  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
373  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
374
375  when(f2_flush)                  {f2_valid := false.B}
376  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
377  .elsewhen(f2_fire)              {f2_valid := false.B}
378
379  val f2_exception    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.exception))
380  // paddr and gpaddr of [startAddr, nextLineAddr]
381  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
382  val f2_gpaddr       = fromICache(0).bits.gpaddr
383  // cancel mmio fetch if exception occurs
384  val f2_mmio         = fromICache(0).bits.mmio && f2_exception(0) === ExceptionType.none
385
386  /**
387    * reduce the number of registers, origin code
388    * f2_pc = RegEnable(f1_pc, f1_fire)
389    */
390  val f2_pc_lower_result        = RegEnable(f1_pc_lower_result, f1_fire)
391  val f2_pc_high                = RegEnable(f1_pc_high, f1_fire)
392  val f2_pc_high_plus1          = RegEnable(f1_pc_high_plus1, f1_fire)
393  val f2_pc                     = CatPC(f2_pc_lower_result, f2_pc_high, f2_pc_high_plus1)
394
395  val f2_cut_ptr                = RegEnable(f1_cut_ptr, f1_fire)
396  val f2_resend_vaddr           = RegEnable(f1_ftq_req.startAddr + 2.U, f1_fire)
397
398  def isNextLine(pc: UInt, startAddr: UInt) = {
399    startAddr(blockOffBits) ^ pc(blockOffBits)
400  }
401
402  def isLastInLine(pc: UInt) = {
403    pc(blockOffBits - 1, 0) === "b111110".U
404  }
405
406  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
407  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
408  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
409  val f2_instr_range = f2_jump_range & f2_ftr_range
410  val f2_exception_vec = VecInit((0 until PredictWidth).map( i => MuxCase(ExceptionType.none, Seq(
411      !isNextLine(f2_pc(i), f2_ftq_req.startAddr)                   -> f2_exception(0),
412      (isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine) -> f2_exception(1)
413  ))))
414  val f2_perf_info    = io.icachePerfInfo
415
416  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
417    require(HasCExtension)
418    // if(HasCExtension){
419      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
420      val dataVec  = cacheline.asTypeOf(Vec(blockBytes, UInt(16.W))) //32 16-bit data vector
421      (0 until PredictWidth + 1).foreach( i =>
422        result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1
423      )
424      result
425    // } else {
426    //   val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
427    //   val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
428    //   (0 until PredictWidth).foreach( i =>
429    //     result(i) := dataVec(cutPtr(i))
430    //   )
431    //   result
432    // }
433  }
434
435  val f2_cache_response_data = fromICache.map(_.bits.data)
436  val f2_data_2_cacheline = Cat(f2_cache_response_data(0), f2_cache_response_data(0))
437
438  val f2_cut_data   = cut(f2_data_2_cacheline, f2_cut_ptr)
439
440  /** predecode (include RVC expander) */
441  // preDecoderRegIn.data := f2_reg_cut_data
442  // preDecoderRegInIn.frontendTrigger := io.frontendTrigger
443  // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable
444  // preDecoderRegIn.pc  := f2_pc
445
446  val preDecoderIn  = preDecoder.io.in
447  preDecoderIn.valid := f2_valid
448  preDecoderIn.bits.data := f2_cut_data
449  preDecoderIn.bits.frontendTrigger := io.frontendTrigger
450  preDecoderIn.bits.pc  := f2_pc
451  val preDecoderOut = preDecoder.io.out
452
453  //val f2_expd_instr     = preDecoderOut.expInstr
454  val f2_instr          = preDecoderOut.instr
455  val f2_pd             = preDecoderOut.pd
456  val f2_jump_offset    = preDecoderOut.jumpOffset
457  val f2_hasHalfValid   =  preDecoderOut.hasHalfValid
458  val f2_crossPageFault = VecInit((0 until PredictWidth).map( i =>
459    isLastInLine(f2_pc(i)) && (f2_exception(0) =/= ExceptionType.pf) && f2_doubleLine && (f2_exception(1) === ExceptionType.pf) && !f2_pd(i).isRVC
460  ))
461  val f2_crossGuestPageFault = VecInit((0 until PredictWidth).map( i =>
462    isLastInLine(f2_pc(i)) && (f2_exception(0) =/= ExceptionType.gpf) && f2_doubleLine && (f2_exception(1) === ExceptionType.gpf) && !f2_pd(i).isRVC
463  ))
464  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
465
466
467  /**
468    ******************************************************************************
469    * IFU Stage 3
470    * - handle MMIO instruciton
471    *  -send request to Uncache fetch Unit
472    *  -every packet include 1 MMIO instruction
473    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
474    *  -flush to snpc (send ifu_redirect to Ftq)
475    * - Ibuffer enqueue
476    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
477    * - handle last half RVI instruction
478    ******************************************************************************
479    */
480
481  val f3_valid          = RegInit(false.B)
482  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
483  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
484  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
485  val f3_fire           = io.toIbuffer.fire
486
487  val f3_cut_data       = RegEnable(f2_cut_data,   f2_fire)
488
489  val f3_exception      = RegEnable(f2_exception,  f2_fire)
490  val f3_mmio           = RegEnable(f2_mmio,       f2_fire)
491
492  //val f3_expd_instr     = RegEnable(f2_expd_instr,  f2_fire)
493  val f3_instr          = RegEnable(f2_instr, f2_fire)
494  val f3_expd_instr     = VecInit((0 until PredictWidth).map{ i =>
495    val expander       = Module(new RVCExpander)
496    expander.io.in := f3_instr(i)
497    expander.io.out.bits
498  })
499
500  val f3_pd_wire         = RegEnable(f2_pd,            f2_fire)
501  val f3_pd              = WireInit(f3_pd_wire)
502  val f3_jump_offset     = RegEnable(f2_jump_offset,   f2_fire)
503  val f3_exception_vec   = RegEnable(f2_exception_vec, f2_fire)
504
505  val f3_pc_lower_result = RegEnable(f2_pc_lower_result, f2_fire)
506  val f3_pc_high         = RegEnable(f2_pc_high, f2_fire)
507  val f3_pc_high_plus1   = RegEnable(f2_pc_high_plus1, f2_fire)
508  val f3_pc              = CatPC(f3_pc_lower_result, f3_pc_high, f3_pc_high_plus1)
509
510  val f3_pc_last_lower_result_plus2 = RegEnable(f2_pc_lower_result(PredictWidth - 1) + 2.U, f2_fire)
511  val f3_pc_last_lower_result_plus4 = RegEnable(f2_pc_lower_result(PredictWidth - 1) + 4.U, f2_fire)
512  //val f3_half_snpc      = RegEnable(f2_half_snpc,   f2_fire)
513
514  /**
515    ***********************************************************************
516    * Half snpc(i) is larger than pc(i) by 4. Using pc to calculate half snpc may be a good choice.
517    ***********************************************************************
518    */
519  val f3_half_snpc      = Wire(Vec(PredictWidth,UInt(VAddrBits.W)))
520  for(i <- 0 until PredictWidth){
521    if(i == (PredictWidth - 2)){
522      f3_half_snpc(i)   := CatPC(f3_pc_last_lower_result_plus2, f3_pc_high, f3_pc_high_plus1)
523    } else if (i == (PredictWidth - 1)){
524      f3_half_snpc(i)   := CatPC(f3_pc_last_lower_result_plus4, f3_pc_high, f3_pc_high_plus1)
525    } else {
526      f3_half_snpc(i)   := f3_pc(i+2)
527    }
528  }
529
530  val f3_instr_range    = RegEnable(f2_instr_range, f2_fire)
531  val f3_foldpc         = RegEnable(f2_foldpc,      f2_fire)
532  val f3_crossPageFault = RegEnable(f2_crossPageFault,           f2_fire)
533  val f3_crossGuestPageFault = RegEnable(f2_crossGuestPageFault, f2_fire)
534  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,             f2_fire)
535  val f3_paddrs         = RegEnable(f2_paddrs,  f2_fire)
536  val f3_gpaddr         = RegEnable(f2_gpaddr,  f2_fire)
537  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,             f2_fire)
538
539  // Expand 1 bit to prevent overflow when assert
540  val f3_ftq_req_startAddr      = Cat(0.U(1.W), f3_ftq_req.startAddr)
541  val f3_ftq_req_nextStartAddr  = Cat(0.U(1.W), f3_ftq_req.nextStartAddr)
542  // brType, isCall and isRet generation is delayed to f3 stage
543  val f3Predecoder = Module(new F3Predecoder)
544
545  f3Predecoder.io.in.instr := f3_instr
546
547  f3_pd.zipWithIndex.map{ case (pd,i) =>
548    pd.brType := f3Predecoder.io.out.pd(i).brType
549    pd.isCall := f3Predecoder.io.out.pd(i).isCall
550    pd.isRet  := f3Predecoder.io.out.pd(i).isRet
551  }
552
553  val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_)
554  XSError(f3_valid && f3PdDiff, "f3 pd diff")
555
556  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
557    assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!")
558  }
559
560  /*** MMIO State Machine***/
561  val f3_mmio_data          = Reg(Vec(2, UInt(16.W)))
562  val mmio_is_RVC           = RegInit(false.B)
563  val mmio_resend_addr      = RegInit(0.U(PAddrBits.W))
564  val mmio_resend_exception = RegInit(0.U(ExceptionType.width.W))
565  val mmio_resend_gpaddr    = RegInit(0.U(GPAddrBits.W))
566
567  //last instuction finish
568  val is_first_instr = RegInit(true.B)
569  /*** Determine whether the MMIO instruction is executable based on the previous prediction block ***/
570  io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx - 1.U)
571
572  val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11)
573  val mmio_state = RegInit(m_idle)
574
575  val f3_req_is_mmio     = f3_mmio && f3_valid
576  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
577  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
578
579  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
580  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
581  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
582
583  val fromFtqRedirectReg = Wire(fromFtq.redirect.cloneType)
584  fromFtqRedirectReg.bits := RegEnable(fromFtq.redirect.bits, 0.U.asTypeOf(fromFtq.redirect.bits), fromFtq.redirect.valid)
585  fromFtqRedirectReg.valid := RegNext(fromFtq.redirect.valid, init = false.B)
586  val mmioF3Flush           = RegNext(f3_flush,init = false.B)
587  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
588  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
589
590  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
591
592  /**
593    **********************************************************************************
594    * We want to defer instruction fetching when encountering MMIO instructions to ensure that the MMIO region is not negatively impacted.
595    * This is the exception when the first instruction is an MMIO instruction.
596    **********************************************************************************
597    */
598  when(is_first_instr && f3_fire){
599    is_first_instr := false.B
600  }
601
602  when(f3_flush && !f3_req_is_mmio)                                                 {f3_valid := false.B}
603  .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)                    {f3_valid := false.B}
604  .elsewhen(f2_fire && !f2_flush )                                                  {f3_valid := true.B }
605  .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)                                   {f3_valid := false.B}
606  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}                                   {f3_valid := false.B}
607
608  val f3_mmio_use_seq_pc = RegInit(false.B)
609
610  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
611  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
612
613  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
614  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
615
616  f3_ready := (io.toIbuffer.ready && (f3_mmio_req_commit || !f3_req_is_mmio)) || !f3_valid
617
618  // mmio state machine
619  switch(mmio_state){
620    is(m_idle){
621      when(f3_req_is_mmio){
622        mmio_state := m_waitLastCmt
623      }
624    }
625
626    is(m_waitLastCmt){
627      when(is_first_instr){
628        mmio_state := m_sendReq
629      }.otherwise{
630        mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt)
631      }
632    }
633
634    is(m_sendReq){
635      mmio_state := Mux(toUncache.fire, m_waitResp, m_sendReq)
636    }
637
638    is(m_waitResp){
639      when(fromUncache.fire){
640          val isRVC = fromUncache.bits.data(1,0) =/= 3.U
641          val needResend = !isRVC && f3_paddrs(0)(2,1) === 3.U
642          mmio_state      := Mux(needResend, m_sendTLB, m_waitCommit)
643          mmio_is_RVC     := isRVC
644          f3_mmio_data(0) := fromUncache.bits.data(15,0)
645          f3_mmio_data(1) := fromUncache.bits.data(31,16)
646      }
647    }
648
649    is(m_sendTLB){
650      mmio_state := Mux(io.iTLBInter.req.fire, m_tlbResp, m_sendTLB)
651    }
652
653    is(m_tlbResp){
654      when(io.iTLBInter.resp.fire) {
655        // we are using a blocked tlb, so resp.fire must have !resp.bits.miss
656        assert(!io.iTLBInter.resp.bits.miss, "blocked mode iTLB miss when resp.fire")
657        val tlb_exception = ExceptionType.fromTlbResp(io.iTLBInter.resp.bits)
658        // if tlb has exception, abort checking pmp, just send instr & exception to ibuffer and wait for commit
659        mmio_state := Mux(tlb_exception === ExceptionType.none, m_sendPMP, m_waitCommit)
660        // also save itlb response
661        mmio_resend_addr      := io.iTLBInter.resp.bits.paddr(0)
662        mmio_resend_exception := tlb_exception
663        mmio_resend_gpaddr    := io.iTLBInter.resp.bits.gpaddr(0)
664      }
665    }
666
667    is(m_sendPMP){
668      // if pmp re-check does not respond mmio, must be access fault
669      val pmp_exception = Mux(io.pmp.resp.mmio, ExceptionType.fromPMPResp(io.pmp.resp), ExceptionType.af)
670      // if pmp has exception, abort sending request, just send instr & exception to ibuffer and wait for commit
671      mmio_state := Mux(pmp_exception === ExceptionType.none, m_resendReq, m_waitCommit)
672      // also save pmp response
673      mmio_resend_exception := pmp_exception
674    }
675
676    is(m_resendReq){
677      mmio_state := Mux(toUncache.fire, m_waitResendResp, m_resendReq)
678    }
679
680    is(m_waitResendResp) {
681      when(fromUncache.fire) {
682        mmio_state      := m_waitCommit
683        f3_mmio_data(1) := fromUncache.bits.data(15,0)
684      }
685    }
686
687    is(m_waitCommit) {
688      mmio_state := Mux(mmio_commit, m_commited, m_waitCommit)
689    }
690
691    //normal mmio instruction
692    is(m_commited) {
693      mmio_state            := m_idle
694      mmio_is_RVC           := false.B
695      mmio_resend_addr      := 0.U
696      mmio_resend_exception := ExceptionType.none
697      mmio_resend_gpaddr    := 0.U
698    }
699  }
700
701  // Exception or flush by older branch prediction
702  // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect
703  when(f3_ftq_flush_self || f3_ftq_flush_by_older) {
704    mmio_state            := m_idle
705    mmio_is_RVC           := false.B
706    mmio_resend_addr      := 0.U
707    mmio_resend_exception := ExceptionType.none
708    mmio_resend_gpaddr    := 0.U
709    f3_mmio_data.map(_ := 0.U)
710  }
711
712  toUncache.valid     := ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
713  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_paddrs(0))
714  fromUncache.ready   := true.B
715
716  // send itlb request in m_sendTLB state
717  io.iTLBInter.req.valid                   := (mmio_state === m_sendTLB) && f3_req_is_mmio
718  io.iTLBInter.req.bits.size               := 3.U
719  io.iTLBInter.req.bits.vaddr              := f3_resend_vaddr
720  io.iTLBInter.req.bits.debug.pc           := f3_resend_vaddr
721  io.iTLBInter.req.bits.cmd                := TlbCmd.exec
722  io.iTLBInter.req.bits.kill               := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
723  io.iTLBInter.req.bits.no_translate       := false.B
724  io.iTLBInter.req.bits.hyperinst          := DontCare
725  io.iTLBInter.req.bits.hlvx               := DontCare
726  io.iTLBInter.req.bits.memidx             := DontCare
727  io.iTLBInter.req.bits.debug.robIdx       := DontCare
728  io.iTLBInter.req.bits.debug.isFirstIssue := DontCare
729  io.iTLBInter.req.bits.pmp_addr           := DontCare
730  // whats the difference between req_kill and req.bits.kill?
731  io.iTLBInter.req_kill := false.B
732  // wait for itlb response in m_tlbResp state
733  io.iTLBInter.resp.ready := (mmio_state === m_tlbResp) && f3_req_is_mmio
734
735  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
736  io.pmp.req.bits.addr  := mmio_resend_addr
737  io.pmp.req.bits.size  := 3.U
738  io.pmp.req.bits.cmd   := TlbCmd.exec
739
740  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
741
742  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
743  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
744  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
745
746  /*** prediction result check   ***/
747  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
748  checkerIn.jumpOffset  := f3_jump_offset
749  checkerIn.target      := f3_ftq_req.nextStartAddr
750  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
751  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
752  checkerIn.pds         := f3_pd
753  checkerIn.pc          := f3_pc
754  checkerIn.fire_in     := RegNext(f2_fire, init = false.B)
755
756  /*** handle half RVI in the last 2 Bytes  ***/
757
758  def hasLastHalf(idx: UInt) = {
759    //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio
760    !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio
761  }
762
763  val f3_last_validIdx       = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange)
764
765  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
766  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
767  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
768
769  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt
770  val f3_lastHalf_disable = RegInit(false.B)
771
772  when(f3_flush || (f3_fire && f3_lastHalf_disable)){
773    f3_lastHalf_disable := false.B
774  }
775
776  when (f3_flush) {
777    f3_lastHalf.valid := false.B
778  }.elsewhen (f3_fire) {
779    f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable
780    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
781  }
782
783  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
784
785  /*** frontend Trigger  ***/
786  frontendTrigger.io.pds  := f3_pd
787  frontendTrigger.io.pc   := f3_pc
788  frontendTrigger.io.data   := f3_cut_data
789
790  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
791
792  val f3_triggered = frontendTrigger.io.triggered
793  val f3_toIbuffer_valid = f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
794
795  /*** send to Ibuffer  ***/
796  io.toIbuffer.valid            := f3_toIbuffer_valid
797  io.toIbuffer.bits.instrs      := f3_expd_instr
798  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
799  io.toIbuffer.bits.enqEnable   := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt
800  io.toIbuffer.bits.pd          := f3_pd
801  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
802  io.toIbuffer.bits.pc          := f3_pc
803  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio}
804  io.toIbuffer.bits.foldpc      := f3_foldpc
805  io.toIbuffer.bits.exceptionType := f3_exception_vec
806  io.toIbuffer.bits.crossPageIPFFix := (0 until PredictWidth).map(i => f3_crossPageFault(i) || f3_crossGuestPageFault(i))
807  io.toIbuffer.bits.triggered   := f3_triggered
808
809  when(f3_lastHalf.valid){
810    io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask
811    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
812  }
813
814  /** to backend */
815  // f3_gpaddr is valid iff gpf is detected
816  io.toBackend.gpaddrMem_wen   := f3_toIbuffer_valid && Mux(
817    f3_req_is_mmio,
818    mmio_resend_exception === ExceptionType.gpf,
819    f3_exception.map(_ === ExceptionType.gpf).reduce(_||_)
820  )
821  io.toBackend.gpaddrMem_waddr := f3_ftq_req.ftqIdx.value
822  io.toBackend.gpaddrMem_wdata := Mux(f3_req_is_mmio, mmio_resend_gpaddr, f3_gpaddr)
823
824  //Write back to Ftq
825  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
826  val finishFetchMaskReg = RegNext(f3_cache_fetch)
827
828  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
829  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
830  f3_mmio_missOffset.valid := f3_req_is_mmio
831  f3_mmio_missOffset.bits  := 0.U
832
833  // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return
834  // When backend redirect, mmio_state reset after 1 cycle.
835  // In this case, mask .valid to avoid overriding backend redirect
836  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) &&
837    f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older)
838  mmioFlushWb.bits.pc         := f3_pc
839  mmioFlushWb.bits.pd         := f3_pd
840  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
841  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
842  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
843  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
844  mmioFlushWb.bits.cfiOffset  := DontCare
845  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
846  mmioFlushWb.bits.jalTarget  := DontCare
847  mmioFlushWb.bits.instrRange := f3_mmio_range
848
849  /** external predecode for MMIO instruction */
850  when(f3_req_is_mmio){
851    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
852    val currentIsRVC   = isRVC(inst)
853
854    val brType::isCall::isRet::Nil = brInfo(inst)
855    val jalOffset = jal_offset(inst, currentIsRVC)
856    val brOffset  = br_offset(inst, currentIsRVC)
857
858    io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, fLen, useAddiForMv = true).decode.bits
859
860
861    io.toIbuffer.bits.pd(0).valid   := true.B
862    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
863    io.toIbuffer.bits.pd(0).brType  := brType
864    io.toIbuffer.bits.pd(0).isCall  := isCall
865    io.toIbuffer.bits.pd(0).isRet   := isRet
866
867    io.toIbuffer.bits.exceptionType(0)   := mmio_resend_exception
868    // resend must be cross-page
869    // FIXME: should gpf set crossPageIPFFix to true? See https://github.com/OpenXiangShan/XiangShan/blame/89c99ce9fd7fc54dd7e7521527e6099040868e4c/src/main/scala/xiangshan/frontend/IFU.scala#L822
870    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_exception === ExceptionType.pf // || mmio_resend_exception === ExceptionType.gpf
871
872    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
873
874    mmioFlushWb.bits.pd(0).valid   := true.B
875    mmioFlushWb.bits.pd(0).isRVC   := currentIsRVC
876    mmioFlushWb.bits.pd(0).brType  := brType
877    mmioFlushWb.bits.pd(0).isCall  := isCall
878    mmioFlushWb.bits.pd(0).isRet   := isRet
879  }
880
881  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire)  && f3_mmio_use_seq_pc)
882
883  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
884
885
886  /**
887    ******************************************************************************
888    * IFU Write Back Stage
889    * - write back predecode information to Ftq to update
890    * - redirect if found fault prediction
891    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
892    ******************************************************************************
893    */
894  val wb_enable         = RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush
895  val wb_valid          = RegNext(wb_enable, init = false.B)
896  val wb_ftq_req        = RegEnable(f3_ftq_req, wb_enable)
897
898  val wb_check_result_stage1   = RegEnable(checkerOutStage1, wb_enable)
899  val wb_check_result_stage2   = checkerOutStage2
900  val wb_instr_range    = RegEnable(io.toIbuffer.bits.enqEnable, wb_enable)
901
902  val wb_pc_lower_result        = RegEnable(f3_pc_lower_result, wb_enable)
903  val wb_pc_high                = RegEnable(f3_pc_high, wb_enable)
904  val wb_pc_high_plus1          = RegEnable(f3_pc_high_plus1, wb_enable)
905  val wb_pc                     = CatPC(wb_pc_lower_result, wb_pc_high, wb_pc_high_plus1)
906
907  //val wb_pc             = RegEnable(f3_pc, wb_enable)
908  val wb_pd             = RegEnable(f3_pd, wb_enable)
909  val wb_instr_valid    = RegEnable(f3_instr_valid, wb_enable)
910
911  /* false hit lastHalf */
912  val wb_lastIdx        = RegEnable(f3_last_validIdx, wb_enable)
913  val wb_false_lastHalf = RegEnable(f3_false_lastHalf, wb_enable) && wb_lastIdx =/= (PredictWidth - 1).U
914  val wb_false_target   = RegEnable(f3_false_snpc, wb_enable)
915
916  val wb_half_flush = wb_false_lastHalf
917  val wb_half_target = wb_false_target
918
919  /* false oversize */
920  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
921  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
922  val lastTaken = wb_check_result_stage1.fixedTaken.last
923
924  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
925
926  /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls,
927    * we set a flag to notify f3 that the last half flag need not to be set.
928    */
929  //f3_fire is after wb_valid
930  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
931        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire  && !RegNext(f3_fire,init = false.B) && !f3_flush
932      ){
933    f3_lastHalf_disable := true.B
934  }
935
936  //wb_valid and f3_fire are in same cycle
937  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
938        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire
939      ){
940    f3_lastHalf.valid := false.B
941  }
942
943  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
944  val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal }))
945  val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)
946  checkFlushWb.valid                  := wb_valid
947  checkFlushWb.bits.pc                := wb_pc
948  checkFlushWb.bits.pd                := wb_pd
949  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
950  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
951  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
952  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush
953  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred))
954  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result_stage1.fixedTaken)
955  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken)
956  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx))
957  checkFlushWb.bits.jalTarget         := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx)
958  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
959
960  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
961
962  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
963
964  /*write back flush type*/
965  val checkFaultType = wb_check_result_stage2.faultType
966  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
967  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
968  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
969  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
970  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
971
972
973  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
974  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
975  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
976  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
977  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
978
979  when(checkRetFault){
980    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
981        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
982  }
983
984
985  /** performance counter */
986  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
987  val f3_req_0    = io.toIbuffer.fire
988  val f3_req_1    = io.toIbuffer.fire && f3_doubleLine
989  val f3_hit_0    = io.toIbuffer.fire && f3_perf_info.bank_hit(0)
990  val f3_hit_1    = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1)
991  val f3_hit      = f3_perf_info.hit
992  val perfEvents = Seq(
993    ("frontendFlush                ", wb_redirect                                ),
994    ("ifu_req                      ", io.toIbuffer.fire                        ),
995    ("ifu_miss                     ", io.toIbuffer.fire && !f3_perf_info.hit   ),
996    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
997    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
998    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
999    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
1000    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire ),
1001    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire ),
1002    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire ),
1003    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire ),
1004    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire ),
1005    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire ),
1006  )
1007  generatePerfEvent()
1008
1009  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire )
1010  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire && !f3_hit )
1011  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
1012  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
1013  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
1014  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
1015  XSPerfAccumulate("frontendFlush",  wb_redirect )
1016  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire  )
1017  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire  )
1018  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire  )
1019  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire  )
1020  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire )
1021  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire )
1022  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire )
1023  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire )
1024  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire )
1025  XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1)
1026
1027  val hartId = p(XSCoreParamsKey).HartId
1028  val isWriteFetchToIBufferTable = Constantin.createRecord(s"isWriteFetchToIBufferTable$hartId")
1029  val isWriteIfuWbToFtqTable = Constantin.createRecord(s"isWriteIfuWbToFtqTable$hartId")
1030  val fetchToIBufferTable = ChiselDB.createTable(s"FetchToIBuffer$hartId", new FetchToIBufferDB)
1031  val ifuWbToFtqTable = ChiselDB.createTable(s"IfuWbToFtq$hartId", new IfuWbToFtqDB)
1032
1033  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
1034  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
1035  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
1036  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire)
1037  fetchIBufferDumpData.is_cache_hit := f3_hit
1038
1039  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
1040  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
1041  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
1042  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
1043  ifuWbToFtqDumpData.checkJalFault := checkJalFault
1044  ifuWbToFtqDumpData.checkRetFault := checkRetFault
1045  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
1046  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
1047  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
1048
1049  fetchToIBufferTable.log(
1050    data = fetchIBufferDumpData,
1051    en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire,
1052    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
1053    clock = clock,
1054    reset = reset
1055  )
1056  ifuWbToFtqTable.log(
1057    data = ifuWbToFtqDumpData,
1058    en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid,
1059    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
1060    clock = clock,
1061    reset = reset
1062  )
1063
1064}
1065