1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import device.RAMHelper 6import xiangshan._ 7import utils._ 8import xiangshan.cache._ 9import chisel3.experimental.chiselName 10import freechips.rocketchip.tile.HasLazyRoCC 11 12trait HasIFUConst extends HasXSParameter { 13 val resetVector = 0x80000000L//TODO: set reset vec 14 def align(pc: UInt, bytes: Int): UInt = Cat(pc(VAddrBits-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 15 val instBytes = if (HasCExtension) 2 else 4 16 val instOffsetBits = log2Ceil(instBytes) 17 val groupBytes = 64 // correspond to cache line size 18 val groupOffsetBits = log2Ceil(groupBytes) 19 val groupWidth = groupBytes / instBytes 20 val packetBytes = PredictWidth * instBytes 21 val packetOffsetBits = log2Ceil(packetBytes) 22 def offsetInPacket(pc: UInt) = pc(packetOffsetBits-1, instOffsetBits) 23 def packetIdx(pc: UInt) = pc(VAddrBits-1, log2Ceil(packetBytes)) 24 def groupAligned(pc: UInt) = align(pc, groupBytes) 25 def packetAligned(pc: UInt) = align(pc, packetBytes) 26 def mask(pc: UInt): UInt = ((~(0.U(PredictWidth.W))) << offsetInPacket(pc))(PredictWidth-1,0) 27 def snpc(pc: UInt): UInt = packetAligned(pc) + packetBytes.U 28 29 val enableGhistRepair = true 30 val IFUDebug = true 31} 32 33class GlobalHistory extends XSBundle { 34 val predHist = UInt(HistoryLength.W) 35 def update(sawNTBr: Bool, takenOnBr: Bool, hist: UInt = predHist): GlobalHistory = { 36 val g = Wire(new GlobalHistory) 37 val shifted = takenOnBr || sawNTBr 38 g.predHist := Mux(shifted, (hist << 1) | takenOnBr.asUInt, hist) 39 g 40 } 41 42 final def === (that: GlobalHistory): Bool = { 43 predHist === that.predHist 44 } 45 46 final def =/= (that: GlobalHistory): Bool = !(this === that) 47 48 implicit val name = "IFU" 49 def debug(where: String) = XSDebug(p"[${where}_GlobalHistory] hist=${Binary(predHist)}\n") 50 // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI) 51} 52 53 54class IFUIO extends XSBundle 55{ 56 // to ibuffer 57 val fetchPacket = DecoupledIO(new FetchPacket) 58 // from backend 59 val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 60 val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 61 // to icache 62 val icacheMemGrant = Flipped(DecoupledIO(new L1plusCacheResp)) 63 val fencei = Input(Bool()) 64 // from icache 65 val icacheMemAcq = DecoupledIO(new L1plusCacheReq) 66 val l1plusFlush = Output(Bool()) 67 val prefetchTrainReq = ValidIO(new IcacheMissReq) 68 // to tlb 69 val sfence = Input(new SfenceBundle) 70 val tlbCsr = Input(new TlbCsrBundle) 71 // from tlb 72 val ptw = new TlbPtwIO 73} 74 75class PrevHalfInstr extends XSBundle { 76 val taken = Bool() 77 val ghInfo = new GlobalHistory() 78 val fetchpc = UInt(VAddrBits.W) // only for debug 79 val idx = UInt(VAddrBits.W) // only for debug 80 val pc = UInt(VAddrBits.W) 81 val npc = UInt(VAddrBits.W) 82 val target = UInt(VAddrBits.W) 83 val instr = UInt(16.W) 84 val ipf = Bool() 85 val meta = new BpuMeta 86} 87 88@chiselName 89class IFU extends XSModule with HasIFUConst 90{ 91 val io = IO(new IFUIO) 92 val bpu = BPU(EnableBPU) 93 val icache = Module(new ICache) 94 95 io.ptw <> TLB( 96 in = Seq(icache.io.tlb), 97 sfence = io.sfence, 98 csr = io.tlbCsr, 99 width = 1, 100 isDtlb = false, 101 shouldBlock = true 102 ) 103 104 val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B) 105 val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B) 106 107 val icacheResp = icache.io.resp.bits 108 109 if4_flush := io.redirect.valid 110 if3_flush := if4_flush || if4_redirect 111 if2_flush := if3_flush || if3_redirect 112 if1_flush := if2_flush || if2_redirect 113 114 //********************** IF1 ****************************// 115 val if1_valid = !reset.asBool && GTimer() > 500.U 116 val if1_npc = WireInit(0.U(VAddrBits.W)) 117 val if2_ready = WireInit(false.B) 118 val if2_valid = RegInit(init = false.B) 119 val if2_allReady = WireInit(if2_ready && icache.io.req.ready) 120 val if1_fire = (if1_valid && if2_allReady) && (icache.io.tlb.resp.valid || !if2_valid) 121 val if1_can_go = if1_fire || if2_flush 122 123 val if1_gh, if2_gh, if3_gh, if4_gh = Wire(new GlobalHistory) 124 val if2_predicted_gh, if3_predicted_gh, if4_predicted_gh = Wire(new GlobalHistory) 125 val final_gh = RegInit(0.U.asTypeOf(new GlobalHistory)) 126 val final_gh_bypass = WireInit(0.U.asTypeOf(new GlobalHistory)) 127 val flush_final_gh = WireInit(false.B) 128 129 //********************** IF2 ****************************// 130 val if2_allValid = if2_valid && icache.io.tlb.resp.valid 131 val if3_ready = WireInit(false.B) 132 val if2_fire = (if2_valid && if3_ready) && icache.io.tlb.resp.valid 133 val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_can_go) 134 val if2_snpc = snpc(if2_pc) 135 val if2_predHist = RegEnable(if1_gh.predHist, enable=if1_can_go) 136 if2_ready := if3_ready || !if2_valid 137 when (if1_can_go) { if2_valid := true.B } 138 .elsewhen (if2_flush) { if2_valid := false.B } 139 .elsewhen (if2_fire) { if2_valid := false.B } 140 141 val npcGen = new PriorityMuxGenerator[UInt] 142 npcGen.register(true.B, RegNext(if1_npc), Some("stallPC")) 143 val if2_bp = bpu.io.out(0) 144 145 // if taken, bp_redirect should be true 146 // when taken on half RVI, we suppress this redirect signal 147 148 npcGen.register(if2_valid, Mux(if2_bp.taken, if2_bp.target, if2_snpc), Some("if2_target")) 149 150 if2_predicted_gh := if2_gh.update(if2_bp.hasNotTakenBrs, if2_bp.takenOnBr) 151 152 //********************** IF3 ****************************// 153 // if3 should wait for instructions resp to arrive 154 val if3_valid = RegInit(init = false.B) 155 val if4_ready = WireInit(false.B) 156 val if3_allValid = if3_valid && icache.io.resp.valid 157 val if3_fire = if3_allValid && if4_ready 158 val if3_pc = RegEnable(if2_pc, if2_fire) 159 val if3_snpc = RegEnable(if2_snpc, if2_fire) 160 val if3_predHist = RegEnable(if2_predHist, enable=if2_fire) 161 if3_ready := if4_ready && icache.io.resp.valid || !if3_valid 162 when (if3_flush) { 163 if3_valid := false.B 164 }.elsewhen (if2_fire && !if2_flush) { 165 if3_valid := true.B 166 }.elsewhen (if3_fire) { 167 if3_valid := false.B 168 } 169 170 val if3_bp = bpu.io.out(1) 171 if3_predicted_gh := if3_gh.update(if3_bp.hasNotTakenBrs, if3_bp.takenOnBr) 172 173 174 val prevHalfInstrReq = WireInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr))) 175 // only valid when if4_fire 176 val hasPrevHalfInstrReq = prevHalfInstrReq.valid && HasCExtension.B 177 178 val if3_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr))) 179 180 // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault 181 val crossPageIPF = WireInit(false.B) 182 183 val if3_pendingPrevHalfInstr = if3_prevHalfInstr.valid && HasCExtension.B 184 185 // the previous half of RVI instruction waits until it meets its last half 186 val if3_prevHalfInstrMet = if3_pendingPrevHalfInstr && if3_prevHalfInstr.bits.npc === if3_pc && if3_valid 187 // set to invalid once consumed or redirect from backend 188 val if3_prevHalfConsumed = if3_prevHalfInstrMet && if3_fire 189 val if3_prevHalfFlush = if4_flush 190 when (if3_prevHalfFlush) { 191 if3_prevHalfInstr.valid := false.B 192 }.elsewhen (hasPrevHalfInstrReq) { 193 if3_prevHalfInstr.valid := true.B 194 }.elsewhen (if3_prevHalfConsumed) { 195 if3_prevHalfInstr.valid := false.B 196 } 197 when (hasPrevHalfInstrReq) { 198 if3_prevHalfInstr.bits := prevHalfInstrReq.bits 199 } 200 // when bp signal a redirect, we distinguish between taken and not taken 201 // if taken and saveHalfRVI is true, we do not redirect to the target 202 203 class IF3_PC_COMP extends XSModule { 204 val io = IO(new Bundle { 205 val if2_pc = Input(UInt(VAddrBits.W)) 206 val pc = Input(UInt(VAddrBits.W)) 207 val if2_valid = Input(Bool()) 208 val res = Output(Bool()) 209 }) 210 io.res := !io.if2_valid || io.if2_valid && io.if2_pc =/= io.pc 211 } 212 def if3_nextValidPCNotEquals(pc: UInt) = { 213 val comp = Module(new IF3_PC_COMP) 214 comp.io.if2_pc := if2_pc 215 comp.io.pc := pc 216 comp.io.if2_valid := if2_valid 217 comp.io.res 218 } 219 220 val if3_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => !if3_pendingPrevHalfInstr && if3_bp.realTakens(i) && if3_nextValidPCNotEquals(if3_bp.targets(i)))) 221 val if3_prevHalfMetRedirect = if3_pendingPrevHalfInstr && if3_prevHalfInstrMet && if3_prevHalfInstr.bits.taken && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.target) 222 val if3_prevHalfNotMetRedirect = if3_pendingPrevHalfInstr && !if3_prevHalfInstrMet && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.npc) 223 val if3_predTakenRedirect = ParallelOR(if3_predTakenRedirectVec) 224 val if3_predNotTakenRedirect = !if3_pendingPrevHalfInstr && !if3_bp.taken && if3_nextValidPCNotEquals(if3_snpc) 225 // when pendingPrevHalfInstr, if3_GHInfo is set to the info of last prev half instr 226 // val if3_ghInfoNotIdenticalRedirect = !if3_pendingPrevHalfInstr && if3_GHInfo =/= if3_lastGHInfo && enableGhistRepair.B 227 228 if3_redirect := if3_valid && ( 229 // prevHalf is consumed but the next packet is not where it meant to be 230 // we do not handle this condition because of the burden of building a correct GHInfo 231 // prevHalfMetRedirect || 232 // prevHalf does not match if3_pc and the next fetch packet is not snpc 233 if3_prevHalfNotMetRedirect && HasCExtension.B || 234 // pred taken and next fetch packet is not the predicted target 235 if3_predTakenRedirect || 236 // pred not taken and next fetch packet is not snpc 237 if3_predNotTakenRedirect 238 // GHInfo from last pred does not corresponds with this packet 239 // if3_ghInfoNotIdenticalRedirect 240 ) 241 242 val if3_target = WireInit(if3_snpc) 243 244 if3_target := Mux1H(Seq((if3_prevHalfNotMetRedirect -> if3_prevHalfInstr.bits.npc), 245 (if3_predTakenRedirect -> if3_bp.target), 246 (if3_predNotTakenRedirect -> if3_snpc))) 247 248 npcGen.register(if3_redirect, if3_target, Some("if3_target")) 249 250 251 //********************** IF4 ****************************// 252 val if4_pd = RegEnable(icache.io.pd_out, if3_fire) 253 val if4_ipf = RegEnable(icacheResp.ipf || if3_prevHalfInstrMet && if3_prevHalfInstr.bits.ipf, if3_fire) 254 val if4_acf = RegEnable(icacheResp.acf, if3_fire) 255 val if4_crossPageIPF = RegEnable(crossPageIPF, if3_fire) 256 val if4_valid = RegInit(false.B) 257 val if4_fire = if4_valid && io.fetchPacket.ready 258 val if4_pc = RegEnable(if3_pc, if3_fire) 259 val if4_snpc = RegEnable(if3_snpc, if3_fire) 260 // This is the real mask given from icache 261 val if4_mask = RegEnable(icacheResp.mask, if3_fire) 262 263 264 val if4_predHist = RegEnable(if3_predHist, enable=if3_fire) 265 // wait until prevHalfInstr written into reg 266 if4_ready := (io.fetchPacket.ready && !hasPrevHalfInstrReq || !if4_valid) && GTimer() > 500.U 267 when (if4_flush) { 268 if4_valid := false.B 269 }.elsewhen (if3_fire && !if3_flush) { 270 if4_valid := Mux(if3_pendingPrevHalfInstr, if3_prevHalfInstrMet, true.B) 271 }.elsewhen (if4_fire) { 272 if4_valid := false.B 273 } 274 275 val if4_bp = Wire(new BranchPrediction) 276 if4_bp := bpu.io.out(2) 277 278 if4_predicted_gh := if4_gh.update(if4_bp.hasNotTakenBrs, if4_bp.takenOnBr) 279 280 def jal_offset(inst: UInt, rvc: Bool): SInt = { 281 Mux(rvc, 282 Cat(inst(12), inst(8), inst(10, 9), inst(6), inst(7), inst(2), inst(11), inst(5, 3), 0.U(1.W)).asSInt(), 283 Cat(inst(31), inst(19, 12), inst(20), inst(30, 21), 0.U(1.W)).asSInt() 284 ) 285 } 286 val if4_instrs = if4_pd.instrs 287 val if4_jals = if4_bp.jalMask 288 val if4_jal_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + jal_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt)) 289 290 (0 until PredictWidth).foreach {i => 291 when (if4_jals(i)) { 292 if4_bp.targets(i) := if4_jal_tgts(i) 293 } 294 } 295 296 // we need this to tell BPU the prediction of prev half 297 // because the prediction is with the start of each inst 298 val if4_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr))) 299 val if4_pendingPrevHalfInstr = if4_prevHalfInstr.valid && HasCExtension.B 300 val if4_prevHalfInstrMet = if4_pendingPrevHalfInstr && if4_valid 301 val if4_prevHalfConsumed = if4_prevHalfInstrMet && if4_fire 302 val if4_prevHalfFlush = if4_flush 303 304 val if4_takenPrevHalf = WireInit(if4_prevHalfInstrMet && if4_prevHalfInstr.bits.taken) 305 when (if4_prevHalfFlush) { 306 if4_prevHalfInstr.valid := false.B 307 }.elsewhen (if3_prevHalfConsumed) { 308 if4_prevHalfInstr.valid := if3_prevHalfInstr.valid 309 }.elsewhen (if4_prevHalfConsumed) { 310 if4_prevHalfInstr.valid := false.B 311 } 312 313 when (if3_prevHalfConsumed) { 314 if4_prevHalfInstr.bits := if3_prevHalfInstr.bits 315 } 316 317 prevHalfInstrReq.valid := if4_fire && if4_bp.saveHalfRVI && HasCExtension.B 318 val idx = if4_bp.lastHalfRVIIdx 319 320 // // this is result of the last half RVI 321 prevHalfInstrReq.bits.taken := if4_bp.lastHalfRVITaken 322 prevHalfInstrReq.bits.ghInfo := if4_gh 323 prevHalfInstrReq.bits.fetchpc := if4_pc 324 prevHalfInstrReq.bits.idx := idx 325 prevHalfInstrReq.bits.pc := if4_pd.pc(idx) 326 prevHalfInstrReq.bits.npc := if4_pd.pc(idx) + 2.U 327 prevHalfInstrReq.bits.target := if4_bp.lastHalfRVITarget 328 prevHalfInstrReq.bits.instr := if4_pd.instrs(idx)(15, 0) 329 prevHalfInstrReq.bits.ipf := if4_ipf 330 prevHalfInstrReq.bits.meta := bpu.io.bpuMeta(idx) 331 332 class IF4_PC_COMP extends XSModule { 333 val io = IO(new Bundle { 334 val if2_pc = Input(UInt(VAddrBits.W)) 335 val if3_pc = Input(UInt(VAddrBits.W)) 336 val pc = Input(UInt(VAddrBits.W)) 337 val if2_valid = Input(Bool()) 338 val if3_valid = Input(Bool()) 339 val res = Output(Bool()) 340 }) 341 io.res := io.if3_valid && io.if3_pc =/= io.pc || 342 !io.if3_valid && (io.if2_valid && io.if2_pc =/= io.pc) || 343 !io.if3_valid && !io.if2_valid 344 } 345 def if4_nextValidPCNotEquals(pc: UInt) = { 346 val comp = Module(new IF4_PC_COMP) 347 comp.io.if2_pc := if2_pc 348 comp.io.if3_pc := if3_pc 349 comp.io.pc := pc 350 comp.io.if2_valid := if2_valid 351 comp.io.if3_valid := if3_valid 352 comp.io.res 353 } 354 355 val if4_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => if4_bp.realTakens(i) && if4_nextValidPCNotEquals(if4_bp.targets(i)))) 356 357 val if4_prevHalfNextNotMet = hasPrevHalfInstrReq && if4_nextValidPCNotEquals(prevHalfInstrReq.bits.pc+2.U) 358 val if4_predTakenRedirect = ParallelORR(if4_predTakenRedirectVec) 359 val if4_predNotTakenRedirect = !if4_bp.taken && if4_nextValidPCNotEquals(if4_snpc) 360 // val if4_ghInfoNotIdenticalRedirect = if4_GHInfo =/= if4_lastGHInfo && enableGhistRepair.B 361 362 if4_redirect := if4_valid && ( 363 // when if4 has a lastHalfRVI, but the next fetch packet is not snpc 364 // if4_prevHalfNextNotMet || 365 // when if4 preds taken, but the pc of next fetch packet is not the target 366 if4_predTakenRedirect || 367 // when if4 preds not taken, but the pc of next fetch packet is not snpc 368 if4_predNotTakenRedirect 369 // GHInfo from last pred does not corresponds with this packet 370 // if4_ghInfoNotIdenticalRedirect 371 ) 372 373 val if4_target = WireInit(if4_snpc) 374 375 if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc) 376 377 npcGen.register(if4_redirect, if4_target, Some("if4_target")) 378 379 when (if4_fire) { 380 final_gh := if4_predicted_gh 381 } 382 if4_gh := Mux(flush_final_gh, final_gh_bypass, final_gh) 383 if3_gh := Mux(if4_valid && !if4_flush, if4_predicted_gh, if4_gh) 384 if2_gh := Mux(if3_valid && !if3_flush, if3_predicted_gh, if3_gh) 385 if1_gh := Mux(if2_valid && !if2_flush, if2_predicted_gh, if2_gh) 386 387 388 389 390 val cfiUpdate = io.cfiUpdateInfo 391 when (cfiUpdate.valid && (cfiUpdate.bits.isMisPred || cfiUpdate.bits.isReplay)) { 392 val b = cfiUpdate.bits 393 val oldGh = b.bpuMeta.hist 394 val sawNTBr = b.bpuMeta.sawNotTakenBranch 395 val isBr = b.pd.isBr 396 val taken = Mux(cfiUpdate.bits.isReplay, b.bpuMeta.predTaken, b.taken) 397 val updatedGh = oldGh.update(sawNTBr, isBr && taken) 398 final_gh := updatedGh 399 final_gh_bypass := updatedGh 400 flush_final_gh := true.B 401 } 402 403 npcGen.register(io.redirect.valid, io.redirect.bits, Some("backend_redirect")) 404 npcGen.register(RegNext(reset.asBool) && !reset.asBool, resetVector.U(VAddrBits.W), Some("reset_vector")) 405 406 if1_npc := npcGen() 407 408 409 icache.io.req.valid := if1_can_go 410 icache.io.resp.ready := if4_ready 411 icache.io.req.bits.addr := if1_npc 412 icache.io.req.bits.mask := mask(if1_npc) 413 icache.io.flush := Cat(if3_flush, if2_flush) 414 icache.io.mem_grant <> io.icacheMemGrant 415 icache.io.fencei := io.fencei 416 icache.io.prev.valid := if3_prevHalfInstrMet 417 icache.io.prev.bits := if3_prevHalfInstr.bits.instr 418 icache.io.prev_ipf := if3_prevHalfInstr.bits.ipf 419 icache.io.prev_pc := if3_prevHalfInstr.bits.pc 420 io.icacheMemAcq <> icache.io.mem_acquire 421 io.l1plusFlush := icache.io.l1plusflush 422 io.prefetchTrainReq := icache.io.prefetchTrainReq 423 424 bpu.io.cfiUpdateInfo <> io.cfiUpdateInfo 425 426 bpu.io.inFire(0) := if1_can_go 427 bpu.io.inFire(1) := if2_fire 428 bpu.io.inFire(2) := if3_fire 429 bpu.io.inFire(3) := if4_fire 430 bpu.io.in.pc := if1_npc 431 bpu.io.in.hist := if1_gh.asUInt 432 bpu.io.in.inMask := mask(if1_npc) 433 bpu.io.predecode.mask := if4_pd.mask 434 bpu.io.predecode.lastHalf := if4_pd.lastHalf 435 bpu.io.predecode.pd := if4_pd.pd 436 bpu.io.predecode.hasLastHalfRVI := if4_prevHalfInstrMet 437 bpu.io.realMask := if4_mask 438 bpu.io.prevHalf := if4_prevHalfInstr 439 440 441 when (if3_prevHalfInstrMet && icacheResp.ipf && !if3_prevHalfInstr.bits.ipf) { 442 crossPageIPF := true.B // higher 16 bits page fault 443 } 444 445 val fetchPacketValid = if4_valid && !io.redirect.valid 446 val fetchPacketWire = Wire(new FetchPacket) 447 448 fetchPacketWire.instrs := if4_pd.instrs 449 fetchPacketWire.mask := if4_pd.mask & (Fill(PredictWidth, !if4_bp.taken) | (Fill(PredictWidth, 1.U(1.W)) >> (~if4_bp.jmpIdx))) 450 fetchPacketWire.pdmask := if4_pd.mask 451 452 fetchPacketWire.pc := if4_pd.pc 453 (0 until PredictWidth).foreach(i => fetchPacketWire.pnpc(i) := if4_pd.pc(i) + Mux(if4_pd.pd(i).isRVC, 2.U, 4.U)) 454 when (if4_bp.taken) { 455 fetchPacketWire.pnpc(if4_bp.jmpIdx) := if4_bp.target 456 } 457 fetchPacketWire.bpuMeta := bpu.io.bpuMeta 458 // save it for update 459 when (if4_pendingPrevHalfInstr) { 460 fetchPacketWire.bpuMeta(0) := if4_prevHalfInstr.bits.meta 461 } 462 (0 until PredictWidth).foreach(i => { 463 val meta = fetchPacketWire.bpuMeta(i) 464 meta.hist := final_gh 465 meta.predHist := if4_predHist.asTypeOf(new GlobalHistory) 466 meta.predTaken := if4_bp.takens(i) 467 }) 468 fetchPacketWire.pd := if4_pd.pd 469 fetchPacketWire.ipf := if4_ipf 470 fetchPacketWire.acf := if4_acf 471 fetchPacketWire.crossPageIPFFix := if4_crossPageIPF 472 473 // predTaken Vec 474 fetchPacketWire.predTaken := if4_bp.taken 475 476 io.fetchPacket.bits := fetchPacketWire 477 io.fetchPacket.valid := fetchPacketValid 478 479 // debug info 480 if (IFUDebug) { 481 XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n") 482 XSDebug(icache.io.flush(0).asBool, "Flush icache stage2...\n") 483 XSDebug(icache.io.flush(1).asBool, "Flush icache stage3...\n") 484 XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits)}\n") 485 486 XSDebug("[IF1] v=%d fire=%d cango=%d flush=%d pc=%x mask=%b\n", if1_valid, if1_fire,if1_can_go, if1_flush, if1_npc, mask(if1_npc)) 487 XSDebug("[IF2] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_redirect, if2_flush, if2_pc, if2_snpc) 488 XSDebug("[IF3] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_redirect, if3_flush, if3_pc, crossPageIPF, if3_bp.hasNotTakenBrs) 489 XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_crossPageIPF, if4_bp.hasNotTakenBrs) 490 XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", icache.io.req.valid, icache.io.req.ready, icache.io.req.bits.addr) 491 XSDebug("[IF1][ghr] hist=%b\n", if1_gh.asUInt) 492 XSDebug("[IF1][ghr] extHist=%b\n\n", if1_gh.asUInt) 493 494 XSDebug("[IF2][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI) 495 if2_gh.debug("if2") 496 497 XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", icache.io.resp.valid, icache.io.resp.ready, icache.io.resp.bits.pc, icache.io.resp.bits.mask) 498 XSDebug("[IF3][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI) 499 XSDebug("[IF3][redirect]: v=%d, prevMet=%d, prevNMet=%d, predT=%d, predNT=%d\n", if3_redirect, if3_prevHalfMetRedirect, if3_prevHalfNotMetRedirect, if3_predTakenRedirect, if3_predNotTakenRedirect) 500 // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n", 501 // prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr) 502 XSDebug("[IF3][if3_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n\n", 503 if3_prevHalfInstr.valid, if3_prevHalfInstr.bits.taken, if3_prevHalfInstr.bits.fetchpc, if3_prevHalfInstr.bits.idx, if3_prevHalfInstr.bits.pc, if3_prevHalfInstr.bits.npc, if3_prevHalfInstr.bits.target, if3_prevHalfInstr.bits.instr, if3_prevHalfInstr.bits.ipf) 504 if3_gh.debug("if3") 505 506 XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask) 507 XSDebug("[IF4][snpc]: %x, realMask=%b\n", if4_snpc, if4_mask) 508 XSDebug("[IF4][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI) 509 XSDebug("[IF4][redirect]: v=%d, prevNotMet=%d, predT=%d, predNT=%d\n", if4_redirect, if4_prevHalfNextNotMet, if4_predTakenRedirect, if4_predNotTakenRedirect) 510 XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal! instr=%x target=%x\n", if4_instrs(if4_bp.jmpIdx), if4_jal_tgts(if4_bp.jmpIdx)) 511 XSDebug("[IF4][ prevHalfInstrReq] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n", 512 prevHalfInstrReq.valid, prevHalfInstrReq.bits.taken, prevHalfInstrReq.bits.fetchpc, prevHalfInstrReq.bits.idx, prevHalfInstrReq.bits.pc, prevHalfInstrReq.bits.npc, prevHalfInstrReq.bits.target, prevHalfInstrReq.bits.instr, prevHalfInstrReq.bits.ipf) 513 XSDebug("[IF4][if4_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n", 514 if4_prevHalfInstr.valid, if4_prevHalfInstr.bits.taken, if4_prevHalfInstr.bits.fetchpc, if4_prevHalfInstr.bits.idx, if4_prevHalfInstr.bits.pc, if4_prevHalfInstr.bits.npc, if4_prevHalfInstr.bits.target, if4_prevHalfInstr.bits.instr, if4_prevHalfInstr.bits.ipf) 515 if4_gh.debug("if4") 516 XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d acf=%d crossPageIPF=%d\n", 517 io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.acf, io.fetchPacket.bits.crossPageIPFFix) 518 for (i <- 0 until PredictWidth) { 519 XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pnpc=%x pd: rvc=%d brType=%b call=%d ret=%d\n", 520 io.fetchPacket.bits.mask(i), 521 io.fetchPacket.bits.instrs(i), 522 io.fetchPacket.bits.pc(i), 523 io.fetchPacket.bits.pnpc(i), 524 io.fetchPacket.bits.pd(i).isRVC, 525 io.fetchPacket.bits.pd(i).brType, 526 io.fetchPacket.bits.pd(i).isCall, 527 io.fetchPacket.bits.pd(i).isRet 528 ) 529 } 530 } 531}