1/*************************************************************************************** 2* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4* Copyright (c) 2020-2021 Peng Cheng Laboratory 5* 6* XiangShan is licensed under Mulan PSL v2. 7* You can use this software according to the terms and conditions of the Mulan PSL v2. 8* You may obtain a copy of Mulan PSL v2 at: 9* http://license.coscl.org.cn/MulanPSL2 10* 11* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14* 15* See the Mulan PSL v2 for more details. 16***************************************************************************************/ 17 18package xiangshan.frontend 19 20import chisel3._ 21import chisel3.util._ 22import org.chipsalliance.cde.config.Parameters 23import utility._ 24import utility.ChiselDB 25import xiangshan._ 26import xiangshan.backend.GPAMemEntry 27import xiangshan.cache.mmu._ 28import xiangshan.frontend.icache._ 29 30trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst { 31 def mmioBusWidth = 64 32 def mmioBusBytes = mmioBusWidth / 8 33 def maxInstrLen = 32 34} 35 36trait HasIFUConst extends HasXSParameter { 37 def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = 38 Cat(addr(highest - 1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 39 def fetchQueueSize = 2 40 41 def getBasicBlockIdx(pc: UInt, start: UInt): UInt = { 42 val byteOffset = pc - start 43 (byteOffset - instBytes.U)(log2Ceil(PredictWidth), instOffsetBits) 44 } 45} 46 47class IfuToFtqIO(implicit p: Parameters) extends XSBundle { 48 val pdWb = Valid(new PredecodeWritebackBundle) 49} 50 51class IfuToBackendIO(implicit p: Parameters) extends XSBundle { 52 // write to backend gpaddr mem 53 val gpaddrMem_wen = Output(Bool()) 54 val gpaddrMem_waddr = Output(UInt(log2Ceil(FtqSize).W)) // Ftq Ptr 55 // 2 gpaddrs, correspond to startAddr & nextLineAddr in bundle FtqICacheInfo 56 // TODO: avoid cross page entry in Ftq 57 val gpaddrMem_wdata = Output(new GPAMemEntry) 58} 59 60class FtqInterface(implicit p: Parameters) extends XSBundle { 61 val fromFtq = Flipped(new FtqToIfuIO) 62 val toFtq = new IfuToFtqIO 63} 64 65class UncacheInterface(implicit p: Parameters) extends XSBundle { 66 val fromUncache = Flipped(DecoupledIO(new InsUncacheResp)) 67 val toUncache = DecoupledIO(new InsUncacheReq) 68} 69 70class NewIFUIO(implicit p: Parameters) extends XSBundle { 71 val ftqInter = new FtqInterface 72 val icacheInter = Flipped(new IFUICacheIO) 73 val icacheStop = Output(Bool()) 74 val icachePerfInfo = Input(new ICachePerfInfo) 75 val toIbuffer = Decoupled(new FetchToIBuffer) 76 val toBackend = new IfuToBackendIO 77 val uncacheInter = new UncacheInterface 78 val frontendTrigger = Flipped(new FrontendTdataDistributeIO) 79 val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo))) 80 val iTLBInter = new TlbRequestIO 81 val pmp = new ICachePMPBundle 82 val mmioCommitRead = new mmioCommitRead 83 val csr_fsIsOff = Input(Bool()) 84} 85 86// record the situation in which fallThruAddr falls into 87// the middle of an RVI inst 88class LastHalfInfo(implicit p: Parameters) extends XSBundle { 89 val valid = Bool() 90 val middlePC = UInt(VAddrBits.W) 91 def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr 92} 93 94class IfuToPreDecode(implicit p: Parameters) extends XSBundle { 95 val data = if (HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W)) 96 val frontendTrigger = new FrontendTdataDistributeIO 97 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 98} 99 100class IfuToPredChecker(implicit p: Parameters) extends XSBundle { 101 val ftqOffset = Valid(UInt(log2Ceil(PredictWidth).W)) 102 val jumpOffset = Vec(PredictWidth, UInt(XLEN.W)) 103 val target = UInt(VAddrBits.W) 104 val instrRange = Vec(PredictWidth, Bool()) 105 val instrValid = Vec(PredictWidth, Bool()) 106 val pds = Vec(PredictWidth, new PreDecodeInfo) 107 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 108 val fire_in = Bool() 109} 110 111class FetchToIBufferDB extends Bundle { 112 val start_addr = UInt(39.W) 113 val instr_count = UInt(32.W) 114 val exception = Bool() 115 val is_cache_hit = Bool() 116} 117 118class IfuWbToFtqDB extends Bundle { 119 val start_addr = UInt(39.W) 120 val is_miss_pred = Bool() 121 val miss_pred_offset = UInt(32.W) 122 val checkJalFault = Bool() 123 val checkRetFault = Bool() 124 val checkTargetFault = Bool() 125 val checkNotCFIFault = Bool() 126 val checkInvalidTaken = Bool() 127} 128 129class NewIFU(implicit p: Parameters) extends XSModule 130 with HasICacheParameters 131 with HasXSParameter 132 with HasIFUConst 133 with HasPdConst 134 with HasCircularQueuePtrHelper 135 with HasPerfEvents 136 with HasTlbConst { 137 val io = IO(new NewIFUIO) 138 val (toFtq, fromFtq) = (io.ftqInter.toFtq, io.ftqInter.fromFtq) 139 val fromICache = io.icacheInter.resp 140 val (toUncache, fromUncache) = (io.uncacheInter.toUncache, io.uncacheInter.fromUncache) 141 142 def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits) 143 144 def numOfStage = 3 145 // equal lower_result overflow bit 146 def PcCutPoint = (VAddrBits / 4) - 1 147 def CatPC(low: UInt, high: UInt, high1: UInt): UInt = 148 Mux( 149 low(PcCutPoint), 150 Cat(high1, low(PcCutPoint - 1, 0)), 151 Cat(high, low(PcCutPoint - 1, 0)) 152 ) 153 def CatPC(lowVec: Vec[UInt], high: UInt, high1: UInt): Vec[UInt] = VecInit(lowVec.map(CatPC(_, high, high1))) 154 require(numOfStage > 1, "BPU numOfStage must be greater than 1") 155 val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle)))) 156 // bubble events in IFU, only happen in stage 1 157 val icacheMissBubble = Wire(Bool()) 158 val itlbMissBubble = Wire(Bool()) 159 160 // only driven by clock, not valid-ready 161 topdown_stages(0) := fromFtq.req.bits.topdown_info 162 for (i <- 1 until numOfStage) { 163 topdown_stages(i) := topdown_stages(i - 1) 164 } 165 when(icacheMissBubble) { 166 topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B 167 } 168 when(itlbMissBubble) { 169 topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B 170 } 171 io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1) 172 when(fromFtq.topdown_redirect.valid) { 173 // only redirect from backend, IFU redirect itself is handled elsewhere 174 when(fromFtq.topdown_redirect.bits.debugIsCtrl) { 175 /* 176 for (i <- 0 until numOfStage) { 177 topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 178 } 179 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 180 */ 181 when(fromFtq.topdown_redirect.bits.ControlBTBMissBubble) { 182 for (i <- 0 until numOfStage) { 183 topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 184 } 185 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B 186 }.elsewhen(fromFtq.topdown_redirect.bits.TAGEMissBubble) { 187 for (i <- 0 until numOfStage) { 188 topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B 189 } 190 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B 191 }.elsewhen(fromFtq.topdown_redirect.bits.SCMissBubble) { 192 for (i <- 0 until numOfStage) { 193 topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B 194 } 195 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B 196 }.elsewhen(fromFtq.topdown_redirect.bits.ITTAGEMissBubble) { 197 for (i <- 0 until numOfStage) { 198 topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 199 } 200 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 201 }.elsewhen(fromFtq.topdown_redirect.bits.RASMissBubble) { 202 for (i <- 0 until numOfStage) { 203 topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B 204 } 205 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B 206 } 207 }.elsewhen(fromFtq.topdown_redirect.bits.debugIsMemVio) { 208 for (i <- 0 until numOfStage) { 209 topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 210 } 211 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 212 }.otherwise { 213 for (i <- 0 until numOfStage) { 214 topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 215 } 216 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 217 } 218 } 219 220 class TlbExept(implicit p: Parameters) extends XSBundle { 221 val pageFault = Bool() 222 val accessFault = Bool() 223 val mmio = Bool() 224 } 225 226 val preDecoder = Module(new PreDecode) 227 228 val predChecker = Module(new PredChecker) 229 val frontendTrigger = Module(new FrontendTrigger) 230 val (checkerIn, checkerOutStage1, checkerOutStage2) = 231 (predChecker.io.in, predChecker.io.out.stage1Out, predChecker.io.out.stage2Out) 232 233 /** 234 ****************************************************************************** 235 * IFU Stage 0 236 * - send cacheline fetch request to ICacheMainPipe 237 ****************************************************************************** 238 */ 239 240 val f0_valid = fromFtq.req.valid 241 val f0_ftq_req = fromFtq.req.bits 242 val f0_doubleLine = fromFtq.req.bits.crossCacheline 243 val f0_vSetIdx = VecInit(get_idx(f0_ftq_req.startAddr), get_idx(f0_ftq_req.nextlineStart)) 244 val f0_fire = fromFtq.req.fire 245 246 val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B) 247 val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B) 248 249 from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) || 250 fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx) 251 252 val wb_redirect, mmio_redirect, backend_redirect = WireInit(false.B) 253 val f3_wb_not_flush = WireInit(false.B) 254 255 backend_redirect := fromFtq.redirect.valid 256 f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush) 257 f2_flush := backend_redirect || mmio_redirect || wb_redirect 258 f1_flush := f2_flush || from_bpu_f1_flush 259 f0_flush := f1_flush || from_bpu_f0_flush 260 261 val f1_ready, f2_ready, f3_ready = WireInit(false.B) 262 263 fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady 264 265 when(wb_redirect) { 266 when(f3_wb_not_flush) { 267 topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B 268 } 269 for (i <- 0 until numOfStage - 1) { 270 topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 271 } 272 } 273 274 /** <PERF> f0 fetch bubble */ 275 276 XSPerfAccumulate("fetch_bubble_ftq_not_valid", !fromFtq.req.valid && fromFtq.req.ready) 277 // XSPerfAccumulate("fetch_bubble_pipe_stall", f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready ) 278 // XSPerfAccumulate("fetch_bubble_icache_0_busy", f0_valid && !toICache(0).ready ) 279 // XSPerfAccumulate("fetch_bubble_icache_1_busy", f0_valid && !toICache(1).ready ) 280 XSPerfAccumulate("fetch_flush_backend_redirect", backend_redirect) 281 XSPerfAccumulate("fetch_flush_wb_redirect", wb_redirect) 282 XSPerfAccumulate("fetch_flush_bpu_f1_flush", from_bpu_f1_flush) 283 XSPerfAccumulate("fetch_flush_bpu_f0_flush", from_bpu_f0_flush) 284 285 /** 286 ****************************************************************************** 287 * IFU Stage 1 288 * - calculate pc/half_pc/cut_ptr for every instruction 289 ****************************************************************************** 290 */ 291 292 val f1_valid = RegInit(false.B) 293 val f1_ftq_req = RegEnable(f0_ftq_req, f0_fire) 294 // val f1_situation = RegEnable(f0_situation, f0_fire) 295 val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire) 296 val f1_vSetIdx = RegEnable(f0_vSetIdx, f0_fire) 297 val f1_fire = f1_valid && f2_ready 298 299 f1_ready := f1_fire || !f1_valid 300 301 from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid 302 // from_bpu_f1_flush := false.B 303 304 when(f1_flush)(f1_valid := false.B) 305 .elsewhen(f0_fire && !f0_flush)(f1_valid := true.B) 306 .elsewhen(f1_fire)(f1_valid := false.B) 307 308 val f1_pc_high = f1_ftq_req.startAddr(VAddrBits - 1, PcCutPoint) 309 val f1_pc_high_plus1 = f1_pc_high + 1.U 310 311 /** 312 * In order to reduce power consumption, avoid calculating the full PC value in the first level. 313 * code of original logic, this code has been deprecated 314 * val f1_pc = VecInit(f1_pc_lower_result.map{ i => 315 * Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))}) 316 */ 317 val f1_pc_lower_result = VecInit((0 until PredictWidth).map(i => 318 Cat(0.U(1.W), f1_ftq_req.startAddr(PcCutPoint - 1, 0)) + (i * 2).U 319 )) // cat with overflow bit 320 321 val f1_pc = CatPC(f1_pc_lower_result, f1_pc_high, f1_pc_high_plus1) 322 323 val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => 324 Cat(0.U(1.W), f1_ftq_req.startAddr(PcCutPoint - 1, 0)) + ((i + 2) * 2).U 325 )) // cat with overflow bit 326 val f1_half_snpc = CatPC(f1_half_snpc_lower_result, f1_pc_high, f1_pc_high_plus1) 327 328 if (env.FPGAPlatform) { 329 val f1_pc_diff = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U)) 330 val f1_half_snpc_diff = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i + 2) * 2).U)) 331 332 XSError( 333 f1_pc.zip(f1_pc_diff).map { case (a, b) => a.asUInt =/= b.asUInt }.reduce(_ || _), 334 "f1_half_snpc adder cut fail" 335 ) 336 XSError( 337 f1_half_snpc.zip(f1_half_snpc_diff).map { case (a, b) => a.asUInt =/= b.asUInt }.reduce(_ || _), 338 "f1_half_snpc adder cut fail" 339 ) 340 } 341 342 val f1_cut_ptr = if (HasCExtension) 343 VecInit((0 until PredictWidth + 1).map(i => Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits - 1, 1)) + i.U)) 344 else VecInit((0 until PredictWidth).map(i => Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits - 1, 2)) + i.U)) 345 346 /** 347 ****************************************************************************** 348 * IFU Stage 2 349 * - icache response data (latched for pipeline stop) 350 * - generate exceprion bits for every instruciton (page fault/access fault/mmio) 351 * - generate predicted instruction range (1 means this instruciton is in this fetch packet) 352 * - cut data from cachlines to packet instruction code 353 * - instruction predecode and RVC expand 354 ****************************************************************************** 355 */ 356 357 val icacheRespAllValid = WireInit(false.B) 358 359 val f2_valid = RegInit(false.B) 360 val f2_ftq_req = RegEnable(f1_ftq_req, f1_fire) 361 // val f2_situation = RegEnable(f1_situation, f1_fire) 362 val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire) 363 val f2_vSetIdx = RegEnable(f1_vSetIdx, f1_fire) 364 val f2_fire = f2_valid && f3_ready && icacheRespAllValid 365 366 f2_ready := f2_fire || !f2_valid 367 // TODO: addr compare may be timing critical 368 val f2_icache_all_resp_wire = 369 fromICache.valid && 370 fromICache.bits.vaddr(0) === f2_ftq_req.startAddr && 371 (fromICache.bits.doubleline && fromICache.bits.vaddr(1) === f2_ftq_req.nextlineStart || !f2_doubleLine) 372 val f2_icache_all_resp_reg = RegInit(false.B) 373 374 icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire 375 376 icacheMissBubble := io.icacheInter.topdownIcacheMiss 377 itlbMissBubble := io.icacheInter.topdownItlbMiss 378 379 io.icacheStop := !f3_ready 380 381 when(f2_flush)(f2_icache_all_resp_reg := false.B) 382 .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready)(f2_icache_all_resp_reg := true.B) 383 .elsewhen(f2_fire && f2_icache_all_resp_reg)(f2_icache_all_resp_reg := false.B) 384 385 when(f2_flush)(f2_valid := false.B) 386 .elsewhen(f1_fire && !f1_flush)(f2_valid := true.B) 387 .elsewhen(f2_fire)(f2_valid := false.B) 388 389 val f2_exception_in = fromICache.bits.exception 390 val f2_backendException = fromICache.bits.backendException 391 // paddr and gpaddr of [startAddr, nextLineAddr] 392 val f2_paddrs = fromICache.bits.paddr 393 val f2_gpaddr = fromICache.bits.gpaddr 394 val f2_isForVSnonLeafPTE = fromICache.bits.isForVSnonLeafPTE 395 396 // FIXME: raise af if one fetch block crosses the cacheable-noncacheable boundary, might not correct 397 val f2_mmio_mismatch_exception = VecInit(Seq( 398 ExceptionType.none, // mark the exception only on the second line 399 Mux( 400 // not double-line, skip check 401 !fromICache.bits.doubleline || ( 402 // is double-line, ask for consistent pmp_mmio and itlb_pbmt value 403 fromICache.bits.pmp_mmio(0) === fromICache.bits.pmp_mmio(1) && 404 fromICache.bits.itlb_pbmt(0) === fromICache.bits.itlb_pbmt(1) 405 ), 406 ExceptionType.none, 407 ExceptionType.af 408 ) 409 )) 410 411 // merge exceptions 412 val f2_exception = ExceptionType.merge(f2_exception_in, f2_mmio_mismatch_exception) 413 414 // we need only the first port, as the second is asked to be the same 415 val f2_pmp_mmio = fromICache.bits.pmp_mmio(0) 416 val f2_itlb_pbmt = fromICache.bits.itlb_pbmt(0) 417 418 /** 419 * reduce the number of registers, origin code 420 * f2_pc = RegEnable(f1_pc, f1_fire) 421 */ 422 val f2_pc_lower_result = RegEnable(f1_pc_lower_result, f1_fire) 423 val f2_pc_high = RegEnable(f1_pc_high, f1_fire) 424 val f2_pc_high_plus1 = RegEnable(f1_pc_high_plus1, f1_fire) 425 val f2_pc = CatPC(f2_pc_lower_result, f2_pc_high, f2_pc_high_plus1) 426 427 val f2_cut_ptr = RegEnable(f1_cut_ptr, f1_fire) 428 val f2_resend_vaddr = RegEnable(f1_ftq_req.startAddr + 2.U, f1_fire) 429 430 def isNextLine(pc: UInt, startAddr: UInt) = 431 startAddr(blockOffBits) ^ pc(blockOffBits) 432 433 def isLastInLine(pc: UInt) = 434 pc(blockOffBits - 1, 0) === "b111110".U 435 436 val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits - 1, 1), MemPredPCWidth))) 437 val f2_jump_range = 438 Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits 439 val f2_ftr_range = Fill(PredictWidth, f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx( 440 f2_ftq_req.nextStartAddr, 441 f2_ftq_req.startAddr 442 ) 443 val f2_instr_range = f2_jump_range & f2_ftr_range 444 val f2_exception_vec = VecInit((0 until PredictWidth).map(i => 445 MuxCase( 446 ExceptionType.none, 447 Seq( 448 !isNextLine(f2_pc(i), f2_ftq_req.startAddr) -> f2_exception(0), 449 (isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine) -> f2_exception(1) 450 ) 451 ) 452 )) 453 val f2_perf_info = io.icachePerfInfo 454 455 def cut(cacheline: UInt, cutPtr: Vec[UInt]): Vec[UInt] = { 456 require(HasCExtension) 457 // if(HasCExtension){ 458 val result = Wire(Vec(PredictWidth + 1, UInt(16.W))) 459 val dataVec = cacheline.asTypeOf(Vec(blockBytes, UInt(16.W))) // 32 16-bit data vector 460 (0 until PredictWidth + 1).foreach(i => 461 result(i) := dataVec(cutPtr(i)) // the max ptr is 3*blockBytes/4-1 462 ) 463 result 464 // } else { 465 // val result = Wire(Vec(PredictWidth, UInt(32.W)) ) 466 // val dataVec = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W))) 467 // (0 until PredictWidth).foreach( i => 468 // result(i) := dataVec(cutPtr(i)) 469 // ) 470 // result 471 // } 472 } 473 474 /* NOTE: the following `Cat(_data, _data)` *is* intentional. 475 * Explanation: 476 * In the old design, IFU is responsible for selecting requested data from two adjacent cachelines, 477 * so IFU has to receive 2*64B (2cacheline * 64B) data from ICache, and do `Cat(_data(1), _data(0))` here. 478 * However, a fetch block is 34B at max, sending 2*64B is quiet a waste of power. 479 * In current design (2024.06~), ICacheDataArray is responsible for selecting data from two adjacent cachelines, 480 * so IFU only need to receive 40B (5bank * 8B) valid data, and use only one port is enough. 481 * For example, when pc falls on the 6th bank in cacheline0(so this is a doubleline request): 482 * MSB LSB 483 * cacheline 1 || 1-7 | 1-6 | 1-5 | 1-4 | 1-3 | 1-2 | 1-1 | 1-0 || 484 * cacheline 0 || 0-7 | 0-6 | 0-5 | 0-4 | 0-3 | 0-2 | 0-1 | 0-0 || 485 * and ICacheDataArray will respond: 486 * fromICache.bits.data || 0-7 | 0-6 | xxx | xxx | xxx | 1-2 | 1-1 | 1-0 || 487 * therefore simply make a copy of the response and `Cat` together, and obtain the requested data from centre: 488 * f2_data_2_cacheline || 0-7 | 0-6 | xxx | xxx | xxx | 1-2 | 1-1 | 1-0 | 0-7 | 0-6 | xxx | xxx | xxx | 1-2 | 1-1 | 1-0 || 489 * requested data: ^-----------------------------^ 490 * For another example, pc falls on the 1st bank in cacheline 0, we have: 491 * fromICache.bits.data || xxx | xxx | 0-5 | 0-4 | 0-3 | 0-2 | 0-1 | xxx || 492 * f2_data_2_cacheline || xxx | xxx | 0-5 | 0-4 | 0-3 | 0-2 | 0-1 | xxx | xxx | xxx | 0-5 | 0-4 | 0-3 | 0-2 | 0-1 | xxx || 493 * requested data: ^-----------------------------^ 494 * Each "| x-y |" block is a 8B bank from cacheline(x).bank(y) 495 * Please also refer to: 496 * - DataArray selects data: 497 * https://github.com/OpenXiangShan/XiangShan/blob/d4078d6edbfb4611ba58c8b0d1d8236c9115dbfc/src/main/scala/xiangshan/frontend/icache/ICache.scala#L355-L381 498 * https://github.com/OpenXiangShan/XiangShan/blob/d4078d6edbfb4611ba58c8b0d1d8236c9115dbfc/src/main/scala/xiangshan/frontend/icache/ICache.scala#L149-L161 499 * - ICache respond to IFU: 500 * https://github.com/OpenXiangShan/XiangShan/blob/d4078d6edbfb4611ba58c8b0d1d8236c9115dbfc/src/main/scala/xiangshan/frontend/icache/ICacheMainPipe.scala#L473 501 */ 502 val f2_data_2_cacheline = Cat(fromICache.bits.data, fromICache.bits.data) 503 504 val f2_cut_data = cut(f2_data_2_cacheline, f2_cut_ptr) 505 506 /** predecode (include RVC expander) */ 507 // preDecoderRegIn.data := f2_reg_cut_data 508 // preDecoderRegInIn.frontendTrigger := io.frontendTrigger 509 // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable 510 // preDecoderRegIn.pc := f2_pc 511 512 val preDecoderIn = preDecoder.io.in 513 preDecoderIn.valid := f2_valid 514 preDecoderIn.bits.data := f2_cut_data 515 preDecoderIn.bits.frontendTrigger := io.frontendTrigger 516 preDecoderIn.bits.pc := f2_pc 517 val preDecoderOut = preDecoder.io.out 518 519 // val f2_expd_instr = preDecoderOut.expInstr 520 val f2_instr = preDecoderOut.instr 521 val f2_pd = preDecoderOut.pd 522 val f2_jump_offset = preDecoderOut.jumpOffset 523 val f2_hasHalfValid = preDecoderOut.hasHalfValid 524 /* if there is a cross-page RVI instruction, and the former page has no exception, 525 * whether it has exception is actually depends on the latter page 526 */ 527 val f2_crossPage_exception_vec = VecInit((0 until PredictWidth).map { i => 528 Mux( 529 isLastInLine(f2_pc(i)) && !f2_pd(i).isRVC && f2_doubleLine && !ExceptionType.hasException(f2_exception(0)), 530 f2_exception(1), 531 ExceptionType.none 532 ) 533 }) 534 XSPerfAccumulate("fetch_bubble_icache_not_resp", f2_valid && !icacheRespAllValid) 535 536 /** 537 ****************************************************************************** 538 * IFU Stage 3 539 * - handle MMIO instruciton 540 * -send request to Uncache fetch Unit 541 * -every packet include 1 MMIO instruction 542 * -MMIO instructions will stop fetch pipeline until commiting from RoB 543 * -flush to snpc (send ifu_redirect to Ftq) 544 * - Ibuffer enqueue 545 * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault) 546 * - handle last half RVI instruction 547 ****************************************************************************** 548 */ 549 550 val expanders = Seq.fill(PredictWidth)(Module(new RVCExpander)) 551 552 val f3_valid = RegInit(false.B) 553 val f3_ftq_req = RegEnable(f2_ftq_req, f2_fire) 554 // val f3_situation = RegEnable(f2_situation, f2_fire) 555 val f3_doubleLine = RegEnable(f2_doubleLine, f2_fire) 556 val f3_fire = io.toIbuffer.fire 557 558 val f3_cut_data = RegEnable(f2_cut_data, f2_fire) 559 560 val f3_exception = RegEnable(f2_exception, f2_fire) 561 val f3_pmp_mmio = RegEnable(f2_pmp_mmio, f2_fire) 562 val f3_itlb_pbmt = RegEnable(f2_itlb_pbmt, f2_fire) 563 val f3_backendException = RegEnable(f2_backendException, f2_fire) 564 565 val f3_instr = RegEnable(f2_instr, f2_fire) 566 567 expanders.zipWithIndex.foreach { case (expander, i) => 568 expander.io.in := f3_instr(i) 569 expander.io.fsIsOff := io.csr_fsIsOff 570 } 571 // Use expanded instruction only when input is legal. 572 // Otherwise use origin illegal RVC instruction. 573 val f3_expd_instr = VecInit(expanders.map { expander: RVCExpander => 574 Mux(expander.io.ill, expander.io.in, expander.io.out.bits) 575 }) 576 val f3_ill = VecInit(expanders.map(_.io.ill)) 577 578 val f3_pd_wire = RegEnable(f2_pd, f2_fire) 579 val f3_pd = WireInit(f3_pd_wire) 580 val f3_jump_offset = RegEnable(f2_jump_offset, f2_fire) 581 val f3_exception_vec = RegEnable(f2_exception_vec, f2_fire) 582 val f3_crossPage_exception_vec = RegEnable(f2_crossPage_exception_vec, f2_fire) 583 584 val f3_pc_lower_result = RegEnable(f2_pc_lower_result, f2_fire) 585 val f3_pc_high = RegEnable(f2_pc_high, f2_fire) 586 val f3_pc_high_plus1 = RegEnable(f2_pc_high_plus1, f2_fire) 587 val f3_pc = CatPC(f3_pc_lower_result, f3_pc_high, f3_pc_high_plus1) 588 589 val f3_pc_last_lower_result_plus2 = RegEnable(f2_pc_lower_result(PredictWidth - 1) + 2.U, f2_fire) 590 val f3_pc_last_lower_result_plus4 = RegEnable(f2_pc_lower_result(PredictWidth - 1) + 4.U, f2_fire) 591 // val f3_half_snpc = RegEnable(f2_half_snpc, f2_fire) 592 593 /** 594 *********************************************************************** 595 * Half snpc(i) is larger than pc(i) by 4. Using pc to calculate half snpc may be a good choice. 596 *********************************************************************** 597 */ 598 val f3_half_snpc = Wire(Vec(PredictWidth, UInt(VAddrBits.W))) 599 for (i <- 0 until PredictWidth) { 600 if (i == (PredictWidth - 2)) { 601 f3_half_snpc(i) := CatPC(f3_pc_last_lower_result_plus2, f3_pc_high, f3_pc_high_plus1) 602 } else if (i == (PredictWidth - 1)) { 603 f3_half_snpc(i) := CatPC(f3_pc_last_lower_result_plus4, f3_pc_high, f3_pc_high_plus1) 604 } else { 605 f3_half_snpc(i) := f3_pc(i + 2) 606 } 607 } 608 609 val f3_instr_range = RegEnable(f2_instr_range, f2_fire) 610 val f3_foldpc = RegEnable(f2_foldpc, f2_fire) 611 val f3_hasHalfValid = RegEnable(f2_hasHalfValid, f2_fire) 612 val f3_paddrs = RegEnable(f2_paddrs, f2_fire) 613 val f3_gpaddr = RegEnable(f2_gpaddr, f2_fire) 614 val f3_isForVSnonLeafPTE = RegEnable(f2_isForVSnonLeafPTE, f2_fire) 615 val f3_resend_vaddr = RegEnable(f2_resend_vaddr, f2_fire) 616 617 // Expand 1 bit to prevent overflow when assert 618 val f3_ftq_req_startAddr = Cat(0.U(1.W), f3_ftq_req.startAddr) 619 val f3_ftq_req_nextStartAddr = Cat(0.U(1.W), f3_ftq_req.nextStartAddr) 620 // brType, isCall and isRet generation is delayed to f3 stage 621 val f3Predecoder = Module(new F3Predecoder) 622 623 f3Predecoder.io.in.instr := f3_instr 624 625 f3_pd.zipWithIndex.map { case (pd, i) => 626 pd.brType := f3Predecoder.io.out.pd(i).brType 627 pd.isCall := f3Predecoder.io.out.pd(i).isCall 628 pd.isRet := f3Predecoder.io.out.pd(i).isRet 629 } 630 631 val f3PdDiff = f3_pd_wire.zip(f3_pd).map { case (a, b) => a.asUInt =/= b.asUInt }.reduce(_ || _) 632 XSError(f3_valid && f3PdDiff, "f3 pd diff") 633 634 when(f3_valid && !f3_ftq_req.ftqOffset.valid) { 635 assert( 636 f3_ftq_req_startAddr + (2 * PredictWidth).U >= f3_ftq_req_nextStartAddr, 637 s"More tha ${2 * PredictWidth} Bytes fetch is not allowed!" 638 ) 639 } 640 641 /*** MMIO State Machine***/ 642 val f3_mmio_data = Reg(Vec(2, UInt(16.W))) 643 val mmio_is_RVC = RegInit(false.B) 644 val mmio_resend_addr = RegInit(0.U(PAddrBits.W)) 645 val mmio_resend_exception = RegInit(0.U(ExceptionType.width.W)) 646 // NOTE: we dont use GPAddrBits here, refer to ICacheMainPipe.scala L43-48 and PR#3795 647 val mmio_resend_gpaddr = RegInit(0.U(PAddrBitsMax.W)) 648 val mmio_resend_isForVSnonLeafPTE = RegInit(false.B) 649 650 // last instuction finish 651 val is_first_instr = RegInit(true.B) 652 653 /*** Determine whether the MMIO instruction is executable based on the previous prediction block ***/ 654 io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx - 1.U) 655 656 val m_idle :: m_waitLastCmt :: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = 657 Enum(11) 658 val mmio_state = RegInit(m_idle) 659 660 // do mmio fetch only when pmp/pbmt shows it is a uncacheable address and no exception occurs 661 /* FIXME: we do not distinguish pbmt is NC or IO now 662 * but we actually can do speculative execution if pbmt is NC, maybe fix this later for performance 663 */ 664 val f3_req_is_mmio = 665 f3_valid && (f3_pmp_mmio || Pbmt.isUncache(f3_itlb_pbmt)) && !ExceptionType.hasException(f3_exception) 666 val mmio_commit = VecInit(io.rob_commits.map { commit => 667 commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx && commit.bits.ftqOffset === 0.U 668 }).asUInt.orR 669 val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited 670 671 val f3_mmio_to_commit = f3_req_is_mmio && mmio_state === m_waitCommit 672 val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit) 673 val f3_mmio_can_go = f3_mmio_to_commit && !f3_mmio_to_commit_next 674 675 val fromFtqRedirectReg = Wire(fromFtq.redirect.cloneType) 676 fromFtqRedirectReg.bits := RegEnable( 677 fromFtq.redirect.bits, 678 0.U.asTypeOf(fromFtq.redirect.bits), 679 fromFtq.redirect.valid 680 ) 681 fromFtqRedirectReg.valid := RegNext(fromFtq.redirect.valid, init = false.B) 682 val mmioF3Flush = RegNext(f3_flush, init = false.B) 683 val f3_ftq_flush_self = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level) 684 val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx) 685 686 val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older 687 688 /** 689 ********************************************************************************** 690 * We want to defer instruction fetching when encountering MMIO instructions to ensure that the MMIO region is not negatively impacted. 691 * This is the exception when the first instruction is an MMIO instruction. 692 ********************************************************************************** 693 */ 694 when(is_first_instr && f3_fire) { 695 is_first_instr := false.B 696 } 697 698 when(f3_flush && !f3_req_is_mmio)(f3_valid := false.B) 699 .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)(f3_valid := false.B) 700 .elsewhen(f2_fire && !f2_flush)(f3_valid := true.B) 701 .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)(f3_valid := false.B) 702 .elsewhen(f3_req_is_mmio && f3_mmio_req_commit)(f3_valid := false.B) 703 704 val f3_mmio_use_seq_pc = RegInit(false.B) 705 706 val (redirect_ftqIdx, redirect_ftqOffset) = (fromFtqRedirectReg.bits.ftqIdx, fromFtqRedirectReg.bits.ftqOffset) 707 val redirect_mmio_req = 708 fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U 709 710 when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)(f3_mmio_use_seq_pc := true.B) 711 .elsewhen(redirect_mmio_req)(f3_mmio_use_seq_pc := false.B) 712 713 f3_ready := (io.toIbuffer.ready && (f3_mmio_req_commit || !f3_req_is_mmio)) || !f3_valid 714 715 // mmio state machine 716 switch(mmio_state) { 717 is(m_idle) { 718 when(f3_req_is_mmio) { 719 mmio_state := m_waitLastCmt 720 } 721 } 722 723 is(m_waitLastCmt) { 724 when(is_first_instr) { 725 mmio_state := m_sendReq 726 }.otherwise { 727 mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt) 728 } 729 } 730 731 is(m_sendReq) { 732 mmio_state := Mux(toUncache.fire, m_waitResp, m_sendReq) 733 } 734 735 is(m_waitResp) { 736 when(fromUncache.fire) { 737 val isRVC = fromUncache.bits.data(1, 0) =/= 3.U 738 val needResend = !isRVC && f3_paddrs(0)(2, 1) === 3.U 739 mmio_state := Mux(needResend, m_sendTLB, m_waitCommit) 740 mmio_is_RVC := isRVC 741 f3_mmio_data(0) := fromUncache.bits.data(15, 0) 742 f3_mmio_data(1) := fromUncache.bits.data(31, 16) 743 } 744 } 745 746 is(m_sendTLB) { 747 mmio_state := Mux(io.iTLBInter.req.fire, m_tlbResp, m_sendTLB) 748 } 749 750 is(m_tlbResp) { 751 when(io.iTLBInter.resp.fire) { 752 // we are using a blocked tlb, so resp.fire must have !resp.bits.miss 753 assert(!io.iTLBInter.resp.bits.miss, "blocked mode iTLB miss when resp.fire") 754 val tlb_exception = ExceptionType.fromTlbResp(io.iTLBInter.resp.bits) 755 // if itlb re-check respond pbmt mismatch with previous check, must be access fault 756 val pbmt_mismatch_exception = Mux( 757 io.iTLBInter.resp.bits.pbmt(0) =/= f3_itlb_pbmt, 758 ExceptionType.af, 759 ExceptionType.none 760 ) 761 val exception = ExceptionType.merge(tlb_exception, pbmt_mismatch_exception) 762 // if tlb has exception, abort checking pmp, just send instr & exception to ibuffer and wait for commit 763 mmio_state := Mux(ExceptionType.hasException(exception), m_waitCommit, m_sendPMP) 764 // also save itlb response 765 mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0) 766 mmio_resend_exception := exception 767 mmio_resend_gpaddr := io.iTLBInter.resp.bits.gpaddr(0) 768 mmio_resend_isForVSnonLeafPTE := io.iTLBInter.resp.bits.isForVSnonLeafPTE(0) 769 } 770 } 771 772 is(m_sendPMP) { 773 val pmp_exception = ExceptionType.fromPMPResp(io.pmp.resp) 774 // if pmp re-check respond mismatch with previous check, must be access fault 775 val mmio_mismatch_exception = Mux( 776 io.pmp.resp.mmio =/= f3_pmp_mmio, 777 ExceptionType.af, 778 ExceptionType.none 779 ) 780 val exception = ExceptionType.merge(pmp_exception, mmio_mismatch_exception) 781 // if pmp has exception, abort sending request, just send instr & exception to ibuffer and wait for commit 782 mmio_state := Mux(ExceptionType.hasException(exception), m_waitCommit, m_resendReq) 783 // also save pmp response 784 mmio_resend_exception := exception 785 } 786 787 is(m_resendReq) { 788 mmio_state := Mux(toUncache.fire, m_waitResendResp, m_resendReq) 789 } 790 791 is(m_waitResendResp) { 792 when(fromUncache.fire) { 793 mmio_state := m_waitCommit 794 f3_mmio_data(1) := fromUncache.bits.data(15, 0) 795 } 796 } 797 798 is(m_waitCommit) { 799 mmio_state := Mux(mmio_commit, m_commited, m_waitCommit) 800 } 801 802 // normal mmio instruction 803 is(m_commited) { 804 mmio_state := m_idle 805 mmio_is_RVC := false.B 806 mmio_resend_addr := 0.U 807 mmio_resend_exception := ExceptionType.none 808 mmio_resend_gpaddr := 0.U 809 mmio_resend_isForVSnonLeafPTE := false.B 810 } 811 } 812 813 // Exception or flush by older branch prediction 814 // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect 815 when(f3_ftq_flush_self || f3_ftq_flush_by_older) { 816 mmio_state := m_idle 817 mmio_is_RVC := false.B 818 mmio_resend_addr := 0.U 819 mmio_resend_exception := ExceptionType.none 820 mmio_resend_gpaddr := 0.U 821 mmio_resend_isForVSnonLeafPTE := false.B 822 f3_mmio_data.map(_ := 0.U) 823 } 824 825 toUncache.valid := ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio 826 toUncache.bits.addr := Mux(mmio_state === m_resendReq, mmio_resend_addr, f3_paddrs(0)) 827 fromUncache.ready := true.B 828 829 // send itlb request in m_sendTLB state 830 io.iTLBInter.req.valid := (mmio_state === m_sendTLB) && f3_req_is_mmio 831 io.iTLBInter.req.bits.size := 3.U 832 io.iTLBInter.req.bits.vaddr := f3_resend_vaddr 833 io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr 834 io.iTLBInter.req.bits.cmd := TlbCmd.exec 835 io.iTLBInter.req.bits.isPrefetch := false.B 836 io.iTLBInter.req.bits.kill := false.B // IFU use itlb for mmio, doesn't need sync, set it to false 837 io.iTLBInter.req.bits.no_translate := false.B 838 io.iTLBInter.req.bits.fullva := 0.U 839 io.iTLBInter.req.bits.checkfullva := false.B 840 io.iTLBInter.req.bits.hyperinst := DontCare 841 io.iTLBInter.req.bits.hlvx := DontCare 842 io.iTLBInter.req.bits.memidx := DontCare 843 io.iTLBInter.req.bits.debug.robIdx := DontCare 844 io.iTLBInter.req.bits.debug.isFirstIssue := DontCare 845 io.iTLBInter.req.bits.pmp_addr := DontCare 846 // whats the difference between req_kill and req.bits.kill? 847 io.iTLBInter.req_kill := false.B 848 // wait for itlb response in m_tlbResp state 849 io.iTLBInter.resp.ready := (mmio_state === m_tlbResp) && f3_req_is_mmio 850 851 io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio 852 io.pmp.req.bits.addr := mmio_resend_addr 853 io.pmp.req.bits.size := 3.U 854 io.pmp.req.bits.cmd := TlbCmd.exec 855 856 val f3_lastHalf = RegInit(0.U.asTypeOf(new LastHalfInfo)) 857 858 val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt 859 val f3_mmio_range = VecInit((0 until PredictWidth).map(i => if (i == 0) true.B else false.B)) 860 val f3_instr_valid = Wire(Vec(PredictWidth, Bool())) 861 862 /*** prediction result check ***/ 863 checkerIn.ftqOffset := f3_ftq_req.ftqOffset 864 checkerIn.jumpOffset := f3_jump_offset 865 checkerIn.target := f3_ftq_req.nextStartAddr 866 checkerIn.instrRange := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 867 checkerIn.instrValid := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool())) 868 checkerIn.pds := f3_pd 869 checkerIn.pc := f3_pc 870 checkerIn.fire_in := RegNext(f2_fire, init = false.B) 871 872 /*** handle half RVI in the last 2 Bytes ***/ 873 874 def hasLastHalf(idx: UInt) = 875 // !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio 876 !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken( 877 idx 878 ) && !f3_req_is_mmio 879 880 val f3_last_validIdx = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange) 881 882 val f3_hasLastHalf = hasLastHalf((PredictWidth - 1).U) 883 val f3_false_lastHalf = hasLastHalf(f3_last_validIdx) 884 val f3_false_snpc = f3_half_snpc(f3_last_validIdx) 885 886 val f3_lastHalf_mask = VecInit((0 until PredictWidth).map(i => if (i == 0) false.B else true.B)).asUInt 887 val f3_lastHalf_disable = RegInit(false.B) 888 889 when(f3_flush || (f3_fire && f3_lastHalf_disable)) { 890 f3_lastHalf_disable := false.B 891 } 892 893 when(f3_flush) { 894 f3_lastHalf.valid := false.B 895 }.elsewhen(f3_fire) { 896 f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable 897 f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr 898 } 899 900 f3_instr_valid := Mux(f3_lastHalf.valid, f3_hasHalfValid, VecInit(f3_pd.map(inst => inst.valid))) 901 902 /*** frontend Trigger ***/ 903 frontendTrigger.io.pds := f3_pd 904 frontendTrigger.io.pc := f3_pc 905 frontendTrigger.io.data := f3_cut_data 906 907 frontendTrigger.io.frontendTrigger := io.frontendTrigger 908 909 val f3_triggered = frontendTrigger.io.triggered 910 val f3_toIbuffer_valid = f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush 911 912 /*** send to Ibuffer ***/ 913 io.toIbuffer.valid := f3_toIbuffer_valid 914 io.toIbuffer.bits.instrs := f3_expd_instr 915 io.toIbuffer.bits.valid := f3_instr_valid.asUInt 916 io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt 917 io.toIbuffer.bits.pd := f3_pd 918 io.toIbuffer.bits.ftqPtr := f3_ftq_req.ftqIdx 919 io.toIbuffer.bits.pc := f3_pc 920 // Find last using PriorityMux 921 io.toIbuffer.bits.isLastInFtqEntry := Reverse(PriorityEncoderOH(Reverse(io.toIbuffer.bits.enqEnable))).asBools 922 io.toIbuffer.bits.ftqOffset.zipWithIndex.map { case (a, i) => 923 a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio 924 } 925 io.toIbuffer.bits.foldpc := f3_foldpc 926 io.toIbuffer.bits.exceptionType := ExceptionType.merge(f3_exception_vec, f3_crossPage_exception_vec) 927 // backendException only needs to be set for the first instruction. 928 // Other instructions in the same block may have pf or af set, 929 // which is a side effect of the first instruction and actually not necessary. 930 io.toIbuffer.bits.backendException := (0 until PredictWidth).map { 931 case 0 => f3_backendException 932 case _ => false.B 933 } 934 io.toIbuffer.bits.crossPageIPFFix := f3_crossPage_exception_vec.map(ExceptionType.hasException) 935 io.toIbuffer.bits.illegalInstr := f3_ill 936 io.toIbuffer.bits.triggered := f3_triggered 937 938 when(f3_lastHalf.valid) { 939 io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask 940 io.toIbuffer.bits.valid := f3_lastHalf_mask & f3_instr_valid.asUInt 941 } 942 943 /** to backend */ 944 // f3_gpaddr is valid iff gpf is detected 945 io.toBackend.gpaddrMem_wen := f3_toIbuffer_valid && Mux( 946 f3_req_is_mmio, 947 mmio_resend_exception === ExceptionType.gpf, 948 f3_exception.map(_ === ExceptionType.gpf).reduce(_ || _) 949 ) 950 io.toBackend.gpaddrMem_waddr := f3_ftq_req.ftqIdx.value 951 io.toBackend.gpaddrMem_wdata.gpaddr := Mux(f3_req_is_mmio, mmio_resend_gpaddr, f3_gpaddr) 952 io.toBackend.gpaddrMem_wdata.isForVSnonLeafPTE := Mux( 953 f3_req_is_mmio, 954 mmio_resend_isForVSnonLeafPTE, 955 f3_isForVSnonLeafPTE 956 ) 957 958 // Write back to Ftq 959 val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush) 960 val finishFetchMaskReg = RegNext(f3_cache_fetch) 961 962 val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 963 val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))) 964 f3_mmio_missOffset.valid := f3_req_is_mmio 965 f3_mmio_missOffset.bits := 0.U 966 967 // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return 968 // When backend redirect, mmio_state reset after 1 cycle. 969 // In this case, mask .valid to avoid overriding backend redirect 970 mmioFlushWb.valid := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) && 971 f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older) 972 mmioFlushWb.bits.pc := f3_pc 973 mmioFlushWb.bits.pd := f3_pd 974 mmioFlushWb.bits.pd.zipWithIndex.map { case (instr, i) => instr.valid := f3_mmio_range(i) } 975 mmioFlushWb.bits.ftqIdx := f3_ftq_req.ftqIdx 976 mmioFlushWb.bits.ftqOffset := f3_ftq_req.ftqOffset.bits 977 mmioFlushWb.bits.misOffset := f3_mmio_missOffset 978 mmioFlushWb.bits.cfiOffset := DontCare 979 mmioFlushWb.bits.target := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U, f3_ftq_req.startAddr + 4.U) 980 mmioFlushWb.bits.jalTarget := DontCare 981 mmioFlushWb.bits.instrRange := f3_mmio_range 982 983 val mmioRVCExpander = Module(new RVCExpander) 984 mmioRVCExpander.io.in := Mux(f3_req_is_mmio, Cat(f3_mmio_data(1), f3_mmio_data(0)), 0.U) 985 mmioRVCExpander.io.fsIsOff := io.csr_fsIsOff 986 987 /** external predecode for MMIO instruction */ 988 when(f3_req_is_mmio) { 989 val inst = Cat(f3_mmio_data(1), f3_mmio_data(0)) 990 val currentIsRVC = isRVC(inst) 991 992 val brType :: isCall :: isRet :: Nil = brInfo(inst) 993 val jalOffset = jal_offset(inst, currentIsRVC) 994 val brOffset = br_offset(inst, currentIsRVC) 995 996 io.toIbuffer.bits.instrs(0) := Mux(mmioRVCExpander.io.ill, mmioRVCExpander.io.in, mmioRVCExpander.io.out.bits) 997 998 io.toIbuffer.bits.pd(0).valid := true.B 999 io.toIbuffer.bits.pd(0).isRVC := currentIsRVC 1000 io.toIbuffer.bits.pd(0).brType := brType 1001 io.toIbuffer.bits.pd(0).isCall := isCall 1002 io.toIbuffer.bits.pd(0).isRet := isRet 1003 1004 io.toIbuffer.bits.exceptionType(0) := mmio_resend_exception 1005 io.toIbuffer.bits.crossPageIPFFix(0) := ExceptionType.hasException(mmio_resend_exception) 1006 io.toIbuffer.bits.illegalInstr(0) := mmioRVCExpander.io.ill 1007 1008 io.toIbuffer.bits.enqEnable := f3_mmio_range.asUInt 1009 1010 mmioFlushWb.bits.pd(0).valid := true.B 1011 mmioFlushWb.bits.pd(0).isRVC := currentIsRVC 1012 mmioFlushWb.bits.pd(0).brType := brType 1013 mmioFlushWb.bits.pd(0).isCall := isCall 1014 mmioFlushWb.bits.pd(0).isRet := isRet 1015 } 1016 1017 mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) && f3_mmio_use_seq_pc) 1018 1019 XSPerfAccumulate("fetch_bubble_ibuffer_not_ready", io.toIbuffer.valid && !io.toIbuffer.ready) 1020 1021 /** 1022 ****************************************************************************** 1023 * IFU Write Back Stage 1024 * - write back predecode information to Ftq to update 1025 * - redirect if found fault prediction 1026 * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction) 1027 ****************************************************************************** 1028 */ 1029 val wb_enable = RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush 1030 val wb_valid = RegNext(wb_enable, init = false.B) 1031 val wb_ftq_req = RegEnable(f3_ftq_req, wb_enable) 1032 1033 val wb_check_result_stage1 = RegEnable(checkerOutStage1, wb_enable) 1034 val wb_check_result_stage2 = checkerOutStage2 1035 val wb_instr_range = RegEnable(io.toIbuffer.bits.enqEnable, wb_enable) 1036 1037 val wb_pc_lower_result = RegEnable(f3_pc_lower_result, wb_enable) 1038 val wb_pc_high = RegEnable(f3_pc_high, wb_enable) 1039 val wb_pc_high_plus1 = RegEnable(f3_pc_high_plus1, wb_enable) 1040 val wb_pc = CatPC(wb_pc_lower_result, wb_pc_high, wb_pc_high_plus1) 1041 1042 // val wb_pc = RegEnable(f3_pc, wb_enable) 1043 val wb_pd = RegEnable(f3_pd, wb_enable) 1044 val wb_instr_valid = RegEnable(f3_instr_valid, wb_enable) 1045 1046 /* false hit lastHalf */ 1047 val wb_lastIdx = RegEnable(f3_last_validIdx, wb_enable) 1048 val wb_false_lastHalf = RegEnable(f3_false_lastHalf, wb_enable) && wb_lastIdx =/= (PredictWidth - 1).U 1049 val wb_false_target = RegEnable(f3_false_snpc, wb_enable) 1050 1051 val wb_half_flush = wb_false_lastHalf 1052 val wb_half_target = wb_false_target 1053 1054 /* false oversize */ 1055 val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth, Bool())).last && wb_pd.last.isRVC 1056 val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC 1057 val lastTaken = wb_check_result_stage1.fixedTaken.last 1058 1059 f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid 1060 1061 /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls, 1062 * we set a flag to notify f3 that the last half flag need not to be set. 1063 */ 1064 // f3_fire is after wb_valid 1065 when(wb_valid && RegNext(f3_hasLastHalf, init = false.B) 1066 && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire && !RegNext( 1067 f3_fire, 1068 init = false.B 1069 ) && !f3_flush) { 1070 f3_lastHalf_disable := true.B 1071 } 1072 1073 // wb_valid and f3_fire are in same cycle 1074 when(wb_valid && RegNext(f3_hasLastHalf, init = false.B) 1075 && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire) { 1076 f3_lastHalf.valid := false.B 1077 } 1078 1079 val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 1080 val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map { case (pd, v) => 1081 v && pd.isJal 1082 })) 1083 val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred) 1084 checkFlushWb.valid := wb_valid 1085 checkFlushWb.bits.pc := wb_pc 1086 checkFlushWb.bits.pd := wb_pd 1087 checkFlushWb.bits.pd.zipWithIndex.map { case (instr, i) => instr.valid := wb_instr_valid(i) } 1088 checkFlushWb.bits.ftqIdx := wb_ftq_req.ftqIdx 1089 checkFlushWb.bits.ftqOffset := wb_ftq_req.ftqOffset.bits 1090 checkFlushWb.bits.misOffset.valid := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush 1091 checkFlushWb.bits.misOffset.bits := Mux( 1092 wb_half_flush, 1093 wb_lastIdx, 1094 ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred) 1095 ) 1096 checkFlushWb.bits.cfiOffset.valid := ParallelOR(wb_check_result_stage1.fixedTaken) 1097 checkFlushWb.bits.cfiOffset.bits := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken) 1098 checkFlushWb.bits.target := Mux( 1099 wb_half_flush, 1100 wb_half_target, 1101 wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx) 1102 ) 1103 checkFlushWb.bits.jalTarget := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx) 1104 checkFlushWb.bits.instrRange := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 1105 1106 toFtq.pdWb := Mux(wb_valid, checkFlushWb, mmioFlushWb) 1107 1108 wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid 1109 1110 /*write back flush type*/ 1111 val checkFaultType = wb_check_result_stage2.faultType 1112 val checkJalFault = wb_valid && checkFaultType.map(_.isjalFault).reduce(_ || _) 1113 val checkRetFault = wb_valid && checkFaultType.map(_.isRetFault).reduce(_ || _) 1114 val checkTargetFault = wb_valid && checkFaultType.map(_.istargetFault).reduce(_ || _) 1115 val checkNotCFIFault = wb_valid && checkFaultType.map(_.notCFIFault).reduce(_ || _) 1116 val checkInvalidTaken = wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_ || _) 1117 1118 XSPerfAccumulate("predecode_flush_jalFault", checkJalFault) 1119 XSPerfAccumulate("predecode_flush_retFault", checkRetFault) 1120 XSPerfAccumulate("predecode_flush_targetFault", checkTargetFault) 1121 XSPerfAccumulate("predecode_flush_notCFIFault", checkNotCFIFault) 1122 XSPerfAccumulate("predecode_flush_incalidTakenFault", checkInvalidTaken) 1123 1124 when(checkRetFault) { 1125 XSDebug( 1126 "startAddr:%x nextstartAddr:%x taken:%d takenIdx:%d\n", 1127 wb_ftq_req.startAddr, 1128 wb_ftq_req.nextStartAddr, 1129 wb_ftq_req.ftqOffset.valid, 1130 wb_ftq_req.ftqOffset.bits 1131 ) 1132 } 1133 1134 /** performance counter */ 1135 val f3_perf_info = RegEnable(f2_perf_info, f2_fire) 1136 val f3_req_0 = io.toIbuffer.fire 1137 val f3_req_1 = io.toIbuffer.fire && f3_doubleLine 1138 val f3_hit_0 = io.toIbuffer.fire && f3_perf_info.bank_hit(0) 1139 val f3_hit_1 = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1) 1140 val f3_hit = f3_perf_info.hit 1141 val perfEvents = Seq( 1142 ("frontendFlush ", wb_redirect), 1143 ("ifu_req ", io.toIbuffer.fire), 1144 ("ifu_miss ", io.toIbuffer.fire && !f3_perf_info.hit), 1145 ("ifu_req_cacheline_0 ", f3_req_0), 1146 ("ifu_req_cacheline_1 ", f3_req_1), 1147 ("ifu_req_cacheline_0_hit ", f3_hit_1), 1148 ("ifu_req_cacheline_1_hit ", f3_hit_1), 1149 ("only_0_hit ", f3_perf_info.only_0_hit && io.toIbuffer.fire), 1150 ("only_0_miss ", f3_perf_info.only_0_miss && io.toIbuffer.fire), 1151 ("hit_0_hit_1 ", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire), 1152 ("hit_0_miss_1 ", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire), 1153 ("miss_0_hit_1 ", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire), 1154 ("miss_0_miss_1 ", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire) 1155 ) 1156 generatePerfEvent() 1157 1158 XSPerfAccumulate("ifu_req", io.toIbuffer.fire) 1159 XSPerfAccumulate("ifu_miss", io.toIbuffer.fire && !f3_hit) 1160 XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0) 1161 XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1) 1162 XSPerfAccumulate("ifu_req_cacheline_0_hit", f3_hit_0) 1163 XSPerfAccumulate("ifu_req_cacheline_1_hit", f3_hit_1) 1164 XSPerfAccumulate("frontendFlush", wb_redirect) 1165 XSPerfAccumulate("only_0_hit", f3_perf_info.only_0_hit && io.toIbuffer.fire) 1166 XSPerfAccumulate("only_0_miss", f3_perf_info.only_0_miss && io.toIbuffer.fire) 1167 XSPerfAccumulate("hit_0_hit_1", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire) 1168 XSPerfAccumulate("hit_0_miss_1", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire) 1169 XSPerfAccumulate("miss_0_hit_1", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire) 1170 XSPerfAccumulate("miss_0_miss_1", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire) 1171 XSPerfAccumulate("hit_0_except_1", f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) 1172 XSPerfAccumulate("miss_0_except_1", f3_perf_info.miss_0_except_1 && io.toIbuffer.fire) 1173 XSPerfAccumulate("except_0", f3_perf_info.except_0 && io.toIbuffer.fire) 1174 XSPerfHistogram( 1175 "ifu2ibuffer_validCnt", 1176 PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), 1177 io.toIbuffer.fire, 1178 0, 1179 PredictWidth + 1, 1180 1 1181 ) 1182 1183 val hartId = p(XSCoreParamsKey).HartId 1184 val isWriteFetchToIBufferTable = Constantin.createRecord(s"isWriteFetchToIBufferTable$hartId") 1185 val isWriteIfuWbToFtqTable = Constantin.createRecord(s"isWriteIfuWbToFtqTable$hartId") 1186 val fetchToIBufferTable = ChiselDB.createTable(s"FetchToIBuffer$hartId", new FetchToIBufferDB) 1187 val ifuWbToFtqTable = ChiselDB.createTable(s"IfuWbToFtq$hartId", new IfuWbToFtqDB) 1188 1189 val fetchIBufferDumpData = Wire(new FetchToIBufferDB) 1190 fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr 1191 fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable) 1192 fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire) 1193 fetchIBufferDumpData.is_cache_hit := f3_hit 1194 1195 val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB) 1196 ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr 1197 ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid 1198 ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits 1199 ifuWbToFtqDumpData.checkJalFault := checkJalFault 1200 ifuWbToFtqDumpData.checkRetFault := checkRetFault 1201 ifuWbToFtqDumpData.checkTargetFault := checkTargetFault 1202 ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault 1203 ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken 1204 1205 fetchToIBufferTable.log( 1206 data = fetchIBufferDumpData, 1207 en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire, 1208 site = "IFU" + p(XSCoreParamsKey).HartId.toString, 1209 clock = clock, 1210 reset = reset 1211 ) 1212 ifuWbToFtqTable.log( 1213 data = ifuWbToFtqDumpData, 1214 en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid, 1215 site = "IFU" + p(XSCoreParamsKey).HartId.toString, 1216 clock = clock, 1217 reset = reset 1218 ) 1219 1220} 1221