1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.frontend 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import xiangshan._ 23import utils._ 24import utility._ 25 26import scala.math.min 27import xiangshan.backend.decode.ImmUnion 28 29trait HasBPUConst extends HasXSParameter { 30 val MaxMetaBaseLength = if (!env.FPGAPlatform) 512 else 247 // TODO: Reduce meta length 31 val MaxMetaLength = if (HasHExtension) MaxMetaBaseLength + 4 else MaxMetaBaseLength 32 val MaxBasicBlockSize = 32 33 val LHistoryLength = 32 34 // val numBr = 2 35 val useBPD = true 36 val useLHist = true 37 val numBrSlot = numBr-1 38 val totalSlot = numBrSlot + 1 39 40 val numDup = 4 41 42 def BP_STAGES = (0 until 3).map(_.U(2.W)) 43 def BP_S1 = BP_STAGES(0) 44 def BP_S2 = BP_STAGES(1) 45 def BP_S3 = BP_STAGES(2) 46 47 def dup_seq[T](src: T, num: Int = numDup) = Seq.tabulate(num)(n => src) 48 def dup[T <: Data](src: T, num: Int = numDup) = VecInit(Seq.tabulate(num)(n => src)) 49 def dup_wire[T <: Data](src: T, num: Int = numDup) = Wire(Vec(num, src.cloneType)) 50 def dup_idx = Seq.tabulate(numDup)(n => n.toString()) 51 val numBpStages = BP_STAGES.length 52 53 val debug = true 54 // TODO: Replace log2Up by log2Ceil 55} 56 57trait HasBPUParameter extends HasXSParameter with HasBPUConst { 58 val BPUDebug = true && !env.FPGAPlatform && env.EnablePerfDebug 59 val EnableCFICommitLog = true 60 val EnbaleCFIPredLog = true 61 val EnableBPUTimeRecord = (EnableCFICommitLog || EnbaleCFIPredLog) && !env.FPGAPlatform 62 val EnableCommit = false 63} 64 65class BPUCtrl(implicit p: Parameters) extends XSBundle { 66 val ubtb_enable = Bool() 67 val btb_enable = Bool() 68 val bim_enable = Bool() 69 val tage_enable = Bool() 70 val sc_enable = Bool() 71 val ras_enable = Bool() 72 val loop_enable = Bool() 73} 74 75trait BPUUtils extends HasXSParameter { 76 // circular shifting 77 def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = { 78 val res = Wire(UInt(len.W)) 79 val higher = source << shamt 80 val lower = source >> (len.U - shamt) 81 res := higher | lower 82 res 83 } 84 85 def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = { 86 val res = Wire(UInt(len.W)) 87 val higher = source << (len.U - shamt) 88 val lower = source >> shamt 89 res := higher | lower 90 res 91 } 92 93 // To be verified 94 def satUpdate(old: UInt, len: Int, taken: Bool): UInt = { 95 val oldSatTaken = old === ((1 << len)-1).U 96 val oldSatNotTaken = old === 0.U 97 Mux(oldSatTaken && taken, ((1 << len)-1).U, 98 Mux(oldSatNotTaken && !taken, 0.U, 99 Mux(taken, old + 1.U, old - 1.U))) 100 } 101 102 def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = { 103 val oldSatTaken = old === ((1 << (len-1))-1).S 104 val oldSatNotTaken = old === (-(1 << (len-1))).S 105 Mux(oldSatTaken && taken, ((1 << (len-1))-1).S, 106 Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S, 107 Mux(taken, old + 1.S, old - 1.S))) 108 } 109 110 def getFallThroughAddr(start: UInt, carry: Bool, pft: UInt) = { 111 val higher = start.head(VAddrBits-log2Ceil(PredictWidth)-instOffsetBits) 112 Cat(Mux(carry, higher+1.U, higher), pft, 0.U(instOffsetBits.W)) 113 } 114 115 def foldTag(tag: UInt, l: Int): UInt = { 116 val nChunks = (tag.getWidth + l - 1) / l 117 val chunks = (0 until nChunks).map { i => 118 tag(min((i+1)*l, tag.getWidth)-1, i*l) 119 } 120 ParallelXOR(chunks) 121 } 122} 123 124class BasePredictorInput (implicit p: Parameters) extends XSBundle with HasBPUConst { 125 def nInputs = 1 126 127 val s0_pc = Vec(numDup, UInt(VAddrBits.W)) 128 129 val folded_hist = Vec(numDup, new AllFoldedHistories(foldedGHistInfos)) 130 val ghist = UInt(HistoryLength.W) 131 132 val resp_in = Vec(nInputs, new BranchPredictionResp) 133 134 // val final_preds = Vec(numBpStages, new) 135 // val toFtq_fire = Bool() 136 137 // val s0_all_ready = Bool() 138} 139 140class BasePredictorOutput (implicit p: Parameters) extends BranchPredictionResp {} 141 142class BasePredictorIO (implicit p: Parameters) extends XSBundle with HasBPUConst { 143 val reset_vector = Input(UInt(PAddrBits.W)) 144 val in = Flipped(DecoupledIO(new BasePredictorInput)) // TODO: Remove DecoupledIO 145 // val out = DecoupledIO(new BasePredictorOutput) 146 val out = Output(new BasePredictorOutput) 147 // val flush_out = Valid(UInt(VAddrBits.W)) 148 149 val fauftb_entry_in = Input(new FTBEntry) 150 val fauftb_entry_hit_in = Input(Bool()) 151 val fauftb_entry_out = Output(new FTBEntry) 152 val fauftb_entry_hit_out = Output(Bool()) 153 154 val ctrl = Input(new BPUCtrl) 155 156 val s0_fire = Input(Vec(numDup, Bool())) 157 val s1_fire = Input(Vec(numDup, Bool())) 158 val s2_fire = Input(Vec(numDup, Bool())) 159 val s3_fire = Input(Vec(numDup, Bool())) 160 161 val s2_redirect = Input(Vec(numDup, Bool())) 162 val s3_redirect = Input(Vec(numDup, Bool())) 163 164 val s1_ready = Output(Bool()) 165 val s2_ready = Output(Bool()) 166 val s3_ready = Output(Bool()) 167 168 val update = Flipped(Valid(new BranchPredictionUpdate)) 169 val redirect = Flipped(Valid(new BranchPredictionRedirect)) 170 val redirectFromIFU = Input(Bool()) 171} 172 173abstract class BasePredictor(implicit p: Parameters) extends XSModule 174 with HasBPUConst with BPUUtils with HasPerfEvents { 175 val meta_size = 0 176 val spec_meta_size = 0 177 val is_fast_pred = false 178 val io = IO(new BasePredictorIO()) 179 180 io.out := io.in.bits.resp_in(0) 181 182 io.fauftb_entry_out := io.fauftb_entry_in 183 io.fauftb_entry_hit_out := io.fauftb_entry_hit_in 184 185 io.out.last_stage_meta := 0.U 186 187 io.in.ready := !io.redirect.valid 188 189 io.s1_ready := true.B 190 io.s2_ready := true.B 191 io.s3_ready := true.B 192 193 val reset_vector = DelayN(io.reset_vector, 5) 194 195 val s0_pc_dup = WireInit(io.in.bits.s0_pc) // fetchIdx(io.f0_pc) 196 val s1_pc_dup = s0_pc_dup.zip(io.s0_fire).map {case (s0_pc, s0_fire) => RegEnable(s0_pc, s0_fire)} 197 val s2_pc_dup = s1_pc_dup.zip(io.s1_fire).map {case (s1_pc, s1_fire) => RegEnable(s1_pc, s1_fire)} 198 val s3_pc_dup = s2_pc_dup.zip(io.s2_fire).map {case (s2_pc, s2_fire) => RegEnable(s2_pc, s2_fire)} 199 200 when (RegNext(RegNext(reset.asBool) && !reset.asBool)) { 201 s1_pc_dup.map{case s1_pc => s1_pc := reset_vector} 202 } 203 204 io.out.s1.pc := s1_pc_dup 205 io.out.s2.pc := s2_pc_dup 206 io.out.s3.pc := s3_pc_dup 207 208 val perfEvents: Seq[(String, UInt)] = Seq() 209 210 211 def getFoldedHistoryInfo: Option[Set[FoldedHistoryInfo]] = None 212} 213 214class FakePredictor(implicit p: Parameters) extends BasePredictor { 215 io.in.ready := true.B 216 io.out.last_stage_meta := 0.U 217 io.out := io.in.bits.resp_in(0) 218} 219 220class BpuToFtqIO(implicit p: Parameters) extends XSBundle { 221 val resp = DecoupledIO(new BpuToFtqBundle()) 222} 223 224class PredictorIO(implicit p: Parameters) extends XSBundle { 225 val bpu_to_ftq = new BpuToFtqIO() 226 val ftq_to_bpu = Flipped(new FtqToBpuIO) 227 val ctrl = Input(new BPUCtrl) 228 val reset_vector = Input(UInt(PAddrBits.W)) 229} 230 231class Predictor(implicit p: Parameters) extends XSModule with HasBPUConst with HasPerfEvents with HasCircularQueuePtrHelper { 232 val io = IO(new PredictorIO) 233 234 val ctrl = DelayN(io.ctrl, 1) 235 val predictors = Module(if (useBPD) new Composer else new FakePredictor) 236 237 def numOfStage = 3 238 require(numOfStage > 1, "BPU numOfStage must be greater than 1") 239 val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle)))) 240 241 // following can only happen on s1 242 val controlRedirectBubble = Wire(Bool()) 243 val ControlBTBMissBubble = Wire(Bool()) 244 val TAGEMissBubble = Wire(Bool()) 245 val SCMissBubble = Wire(Bool()) 246 val ITTAGEMissBubble = Wire(Bool()) 247 val RASMissBubble = Wire(Bool()) 248 249 val memVioRedirectBubble = Wire(Bool()) 250 val otherRedirectBubble = Wire(Bool()) 251 val btbMissBubble = Wire(Bool()) 252 otherRedirectBubble := false.B 253 memVioRedirectBubble := false.B 254 255 // override can happen between s1-s2 and s2-s3 256 val overrideBubble = Wire(Vec(numOfStage - 1, Bool())) 257 def overrideStage = 1 258 // ftq update block can happen on s1, s2 and s3 259 val ftqUpdateBubble = Wire(Vec(numOfStage, Bool())) 260 def ftqUpdateStage = 0 261 // ftq full stall only happens on s3 (last stage) 262 val ftqFullStall = Wire(Bool()) 263 264 // by default, no bubble event 265 topdown_stages(0) := 0.U.asTypeOf(new FrontendTopDownBundle) 266 // event movement driven by clock only 267 for (i <- 0 until numOfStage - 1) { 268 topdown_stages(i + 1) := topdown_stages(i) 269 } 270 271 272 273 // ctrl signal 274 predictors.io.ctrl := ctrl 275 predictors.io.reset_vector := io.reset_vector 276 277 278 val reset_vector = DelayN(io.reset_vector, 5) 279 280 val s0_fire_dup, s1_fire_dup, s2_fire_dup, s3_fire_dup = dup_wire(Bool()) 281 val s1_valid_dup, s2_valid_dup, s3_valid_dup = dup_seq(RegInit(false.B)) 282 val s1_ready_dup, s2_ready_dup, s3_ready_dup = dup_wire(Bool()) 283 val s1_components_ready_dup, s2_components_ready_dup, s3_components_ready_dup = dup_wire(Bool()) 284 285 val s0_pc_dup = dup(WireInit(0.U.asTypeOf(UInt(VAddrBits.W)))) 286 val s0_pc_reg_dup = s0_pc_dup.map(x => RegNext(x)) 287 when (RegNext(RegNext(reset.asBool) && !reset.asBool)) { 288 s0_pc_reg_dup.map{case s0_pc => s0_pc := reset_vector} 289 } 290 val s1_pc = RegEnable(s0_pc_dup(0), s0_fire_dup(0)) 291 val s2_pc = RegEnable(s1_pc, s1_fire_dup(0)) 292 val s3_pc = RegEnable(s2_pc, s2_fire_dup(0)) 293 294 val s0_folded_gh_dup = dup_wire(new AllFoldedHistories(foldedGHistInfos)) 295 val s0_folded_gh_reg_dup = s0_folded_gh_dup.map(x => RegNext(x, init=0.U.asTypeOf(s0_folded_gh_dup(0)))) 296 val s1_folded_gh_dup = RegEnable(s0_folded_gh_dup, 0.U.asTypeOf(s0_folded_gh_dup), s0_fire_dup(1)) 297 val s2_folded_gh_dup = RegEnable(s1_folded_gh_dup, 0.U.asTypeOf(s0_folded_gh_dup), s1_fire_dup(1)) 298 val s3_folded_gh_dup = RegEnable(s2_folded_gh_dup, 0.U.asTypeOf(s0_folded_gh_dup), s2_fire_dup(1)) 299 300 val s0_last_br_num_oh_dup = dup_wire(UInt((numBr+1).W)) 301 val s0_last_br_num_oh_reg_dup = s0_last_br_num_oh_dup.map(x => RegNext(x, init=0.U)) 302 val s1_last_br_num_oh_dup = RegEnable(s0_last_br_num_oh_dup, 0.U.asTypeOf(s0_last_br_num_oh_dup), s0_fire_dup(1)) 303 val s2_last_br_num_oh_dup = RegEnable(s1_last_br_num_oh_dup, 0.U.asTypeOf(s0_last_br_num_oh_dup), s1_fire_dup(1)) 304 val s3_last_br_num_oh_dup = RegEnable(s2_last_br_num_oh_dup, 0.U.asTypeOf(s0_last_br_num_oh_dup), s2_fire_dup(1)) 305 306 val s0_ahead_fh_oldest_bits_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)) 307 val s0_ahead_fh_oldest_bits_reg_dup = s0_ahead_fh_oldest_bits_dup.map(x => RegNext(x, init=0.U.asTypeOf(s0_ahead_fh_oldest_bits_dup(0)))) 308 val s1_ahead_fh_oldest_bits_dup = RegEnable(s0_ahead_fh_oldest_bits_dup, 0.U.asTypeOf(s0_ahead_fh_oldest_bits_dup), s0_fire_dup(1)) 309 val s2_ahead_fh_oldest_bits_dup = RegEnable(s1_ahead_fh_oldest_bits_dup, 0.U.asTypeOf(s0_ahead_fh_oldest_bits_dup), s1_fire_dup(1)) 310 val s3_ahead_fh_oldest_bits_dup = RegEnable(s2_ahead_fh_oldest_bits_dup, 0.U.asTypeOf(s0_ahead_fh_oldest_bits_dup), s2_fire_dup(1)) 311 312 val npcGen_dup = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[UInt]) 313 val foldedGhGen_dup = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[AllFoldedHistories]) 314 val ghistPtrGen_dup = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[CGHPtr]) 315 val lastBrNumOHGen_dup = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[UInt]) 316 val aheadFhObGen_dup = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[AllAheadFoldedHistoryOldestBits]) 317 318 val ghvBitWriteGens = Seq.tabulate(HistoryLength)(n => new PhyPriorityMuxGenerator[Bool]) 319 // val ghistGen = new PhyPriorityMuxGenerator[UInt] 320 321 val ghv = RegInit(0.U.asTypeOf(Vec(HistoryLength, Bool()))) 322 val ghv_wire = WireInit(ghv) 323 324 val s0_ghist = WireInit(0.U.asTypeOf(UInt(HistoryLength.W))) 325 326 327 println(f"history buffer length ${HistoryLength}") 328 val ghv_write_datas = Wire(Vec(HistoryLength, Bool())) 329 val ghv_wens = Wire(Vec(HistoryLength, Bool())) 330 331 val s0_ghist_ptr_dup = dup_wire(new CGHPtr) 332 val s0_ghist_ptr_reg_dup = s0_ghist_ptr_dup.map(x => RegNext(x, init=0.U.asTypeOf(new CGHPtr))) 333 val s1_ghist_ptr_dup = RegEnable(s0_ghist_ptr_dup, 0.U.asTypeOf(s0_ghist_ptr_dup), s0_fire_dup(1)) 334 val s2_ghist_ptr_dup = RegEnable(s1_ghist_ptr_dup, 0.U.asTypeOf(s0_ghist_ptr_dup), s1_fire_dup(1)) 335 val s3_ghist_ptr_dup = RegEnable(s2_ghist_ptr_dup, 0.U.asTypeOf(s0_ghist_ptr_dup), s2_fire_dup(1)) 336 337 def getHist(ptr: CGHPtr): UInt = (Cat(ghv_wire.asUInt, ghv_wire.asUInt) >> (ptr.value+1.U))(HistoryLength-1, 0) 338 s0_ghist := getHist(s0_ghist_ptr_dup(0)) 339 340 val resp = predictors.io.out 341 342 343 val toFtq_fire = io.bpu_to_ftq.resp.valid && io.bpu_to_ftq.resp.ready 344 345 val s1_flush_dup, s2_flush_dup, s3_flush_dup = dup_wire(Bool()) 346 val s2_redirect_dup, s3_redirect_dup = dup_wire(Bool()) 347 348 // predictors.io := DontCare 349 predictors.io.in.valid := s0_fire_dup(0) 350 predictors.io.in.bits.s0_pc := s0_pc_dup 351 predictors.io.in.bits.ghist := s0_ghist 352 predictors.io.in.bits.folded_hist := s0_folded_gh_dup 353 predictors.io.in.bits.resp_in(0) := (0.U).asTypeOf(new BranchPredictionResp) 354 predictors.io.fauftb_entry_in := (0.U).asTypeOf(new FTBEntry) 355 predictors.io.fauftb_entry_hit_in := false.B 356 predictors.io.redirectFromIFU := RegNext(io.ftq_to_bpu.redirctFromIFU, init=false.B) 357 // predictors.io.in.bits.resp_in(0).s1.pc := s0_pc 358 // predictors.io.in.bits.toFtq_fire := toFtq_fire 359 360 // predictors.io.out.ready := io.bpu_to_ftq.resp.ready 361 362 val redirect_req = io.ftq_to_bpu.redirect 363 val do_redirect_dup = dup_seq(RegNextWithEnable(redirect_req)) 364 365 // Pipeline logic 366 s2_redirect_dup.map(_ := false.B) 367 s3_redirect_dup.map(_ := false.B) 368 369 s3_flush_dup.map(_ := redirect_req.valid) // flush when redirect comes 370 for (((s2_flush, s3_flush), s3_redirect) <- s2_flush_dup zip s3_flush_dup zip s3_redirect_dup) 371 s2_flush := s3_flush || s3_redirect 372 for (((s1_flush, s2_flush), s2_redirect) <- s1_flush_dup zip s2_flush_dup zip s2_redirect_dup) 373 s1_flush := s2_flush || s2_redirect 374 375 376 s1_components_ready_dup.map(_ := predictors.io.s1_ready) 377 for (((s1_ready, s1_fire), s1_valid) <- s1_ready_dup zip s1_fire_dup zip s1_valid_dup) 378 s1_ready := s1_fire || !s1_valid 379 for (((s0_fire, s1_components_ready), s1_ready) <- s0_fire_dup zip s1_components_ready_dup zip s1_ready_dup) 380 s0_fire := s1_components_ready && s1_ready 381 predictors.io.s0_fire := s0_fire_dup 382 383 s2_components_ready_dup.map(_ := predictors.io.s2_ready) 384 for (((s2_ready, s2_fire), s2_valid) <- s2_ready_dup zip s2_fire_dup zip s2_valid_dup) 385 s2_ready := s2_fire || !s2_valid 386 for ((((s1_fire, s2_components_ready), s2_ready), s1_valid) <- s1_fire_dup zip s2_components_ready_dup zip s2_ready_dup zip s1_valid_dup) 387 s1_fire := s1_valid && s2_components_ready && s2_ready && io.bpu_to_ftq.resp.ready 388 389 s3_components_ready_dup.map(_ := predictors.io.s3_ready) 390 for (((s3_ready, s3_fire), s3_valid) <- s3_ready_dup zip s3_fire_dup zip s3_valid_dup) 391 s3_ready := s3_fire || !s3_valid 392 for ((((s2_fire, s3_components_ready), s3_ready), s2_valid) <- s2_fire_dup zip s3_components_ready_dup zip s3_ready_dup zip s2_valid_dup) 393 s2_fire := s2_valid && s3_components_ready && s3_ready 394 395 for ((((s0_fire, s1_flush), s1_fire), s1_valid) <- s0_fire_dup zip s1_flush_dup zip s1_fire_dup zip s1_valid_dup) { 396 when (redirect_req.valid) { s1_valid := false.B } 397 .elsewhen(s0_fire) { s1_valid := true.B } 398 .elsewhen(s1_flush) { s1_valid := false.B } 399 .elsewhen(s1_fire) { s1_valid := false.B } 400 } 401 predictors.io.s1_fire := s1_fire_dup 402 403 s2_fire_dup := s2_valid_dup 404 405 for (((((s1_fire, s2_flush), s2_fire), s2_valid), s1_flush) <- 406 s1_fire_dup zip s2_flush_dup zip s2_fire_dup zip s2_valid_dup zip s1_flush_dup) { 407 408 when (s2_flush) { s2_valid := false.B } 409 .elsewhen(s1_fire) { s2_valid := !s1_flush } 410 .elsewhen(s2_fire) { s2_valid := false.B } 411 } 412 413 predictors.io.s2_fire := s2_fire_dup 414 predictors.io.s2_redirect := s2_redirect_dup 415 416 s3_fire_dup := s3_valid_dup 417 418 for (((((s2_fire, s3_flush), s3_fire), s3_valid), s2_flush) <- 419 s2_fire_dup zip s3_flush_dup zip s3_fire_dup zip s3_valid_dup zip s2_flush_dup) { 420 421 when (s3_flush) { s3_valid := false.B } 422 .elsewhen(s2_fire) { s3_valid := !s2_flush } 423 .elsewhen(s3_fire) { s3_valid := false.B } 424 } 425 426 predictors.io.s3_fire := s3_fire_dup 427 predictors.io.s3_redirect := s3_redirect_dup 428 429 430 io.bpu_to_ftq.resp.valid := 431 s1_valid_dup(2) && s2_components_ready_dup(2) && s2_ready_dup(2) || 432 s2_fire_dup(2) && s2_redirect_dup(2) || 433 s3_fire_dup(2) && s3_redirect_dup(2) 434 io.bpu_to_ftq.resp.bits := predictors.io.out 435 io.bpu_to_ftq.resp.bits.last_stage_spec_info.histPtr := s3_ghist_ptr_dup(2) 436 437 val full_pred_diff = WireInit(false.B) 438 val full_pred_diff_stage = WireInit(0.U) 439 val full_pred_diff_offset = WireInit(0.U) 440 for (i <- 0 until numDup - 1) { 441 when (io.bpu_to_ftq.resp.valid && 442 ((io.bpu_to_ftq.resp.bits.s1.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s1.full_pred(i+1).asTypeOf(UInt()) && io.bpu_to_ftq.resp.bits.s1.full_pred(i).hit) || 443 (io.bpu_to_ftq.resp.bits.s2.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s2.full_pred(i+1).asTypeOf(UInt()) && io.bpu_to_ftq.resp.bits.s2.full_pred(i).hit) || 444 (io.bpu_to_ftq.resp.bits.s3.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s3.full_pred(i+1).asTypeOf(UInt()) && io.bpu_to_ftq.resp.bits.s3.full_pred(i).hit))) { 445 full_pred_diff := true.B 446 full_pred_diff_offset := i.U 447 when (io.bpu_to_ftq.resp.bits.s1.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s1.full_pred(i+1).asTypeOf(UInt())) { 448 full_pred_diff_stage := 1.U 449 } .elsewhen (io.bpu_to_ftq.resp.bits.s2.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s2.full_pred(i+1).asTypeOf(UInt())) { 450 full_pred_diff_stage := 2.U 451 } .otherwise { 452 full_pred_diff_stage := 3.U 453 } 454 } 455 } 456 XSError(full_pred_diff, "Full prediction difference detected!") 457 458 npcGen_dup.zip(s0_pc_reg_dup).map{ case (gen, reg) => 459 gen.register(true.B, reg, Some("stallPC"), 0)} 460 foldedGhGen_dup.zip(s0_folded_gh_reg_dup).map{ case (gen, reg) => 461 gen.register(true.B, reg, Some("stallFGH"), 0)} 462 ghistPtrGen_dup.zip(s0_ghist_ptr_reg_dup).map{ case (gen, reg) => 463 gen.register(true.B, reg, Some("stallGHPtr"), 0)} 464 lastBrNumOHGen_dup.zip(s0_last_br_num_oh_reg_dup).map{ case (gen, reg) => 465 gen.register(true.B, reg, Some("stallBrNumOH"), 0)} 466 aheadFhObGen_dup.zip(s0_ahead_fh_oldest_bits_reg_dup).map{ case (gen, reg) => 467 gen.register(true.B, reg, Some("stallAFHOB"), 0)} 468 469 // assign pred cycle for profiling 470 io.bpu_to_ftq.resp.bits.s1.full_pred.map(_.predCycle.map(_ := GTimer())) 471 io.bpu_to_ftq.resp.bits.s2.full_pred.map(_.predCycle.map(_ := GTimer())) 472 io.bpu_to_ftq.resp.bits.s3.full_pred.map(_.predCycle.map(_ := GTimer())) 473 474 475 476 // History manage 477 // s1 478 val s1_possible_predicted_ghist_ptrs_dup = s1_ghist_ptr_dup.map(ptr => (0 to numBr).map(ptr - _.U)) 479 val s1_predicted_ghist_ptr_dup = s1_possible_predicted_ghist_ptrs_dup.zip(resp.s1.lastBrPosOH).map{ case (ptr, oh) => Mux1H(oh, ptr)} 480 val s1_possible_predicted_fhs_dup = 481 for (((((fgh, afh), br_num_oh), t), br_pos_oh) <- 482 s1_folded_gh_dup zip s1_ahead_fh_oldest_bits_dup zip s1_last_br_num_oh_dup zip resp.s1.brTaken zip resp.s1.lastBrPosOH) 483 yield (0 to numBr).map(i => 484 fgh.update(afh, br_num_oh, i, t & br_pos_oh(i)) 485 ) 486 val s1_predicted_fh_dup = resp.s1.lastBrPosOH.zip(s1_possible_predicted_fhs_dup).map{ case (oh, fh) => Mux1H(oh, fh)} 487 488 val s1_ahead_fh_ob_src_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)) 489 s1_ahead_fh_ob_src_dup.zip(s1_ghist_ptr_dup).map{ case (src, ptr) => src.read(ghv, ptr)} 490 491 if (EnableGHistDiff) { 492 val s1_predicted_ghist = WireInit(getHist(s1_predicted_ghist_ptr_dup(0)).asTypeOf(Vec(HistoryLength, Bool()))) 493 for (i <- 0 until numBr) { 494 when (resp.s1.shouldShiftVec(0)(i)) { 495 s1_predicted_ghist(i) := resp.s1.brTaken(0) && (i==0).B 496 } 497 } 498 when (s1_valid_dup(0)) { 499 s0_ghist := s1_predicted_ghist.asUInt 500 } 501 } 502 503 val s1_ghv_wens = (0 until HistoryLength).map(n => 504 (0 until numBr).map(b => (s1_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s1.shouldShiftVec(0)(b) && s1_valid_dup(0))) 505 val s1_ghv_wdatas = (0 until HistoryLength).map(n => 506 Mux1H( 507 (0 until numBr).map(b => ( 508 (s1_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s1.shouldShiftVec(0)(b), 509 resp.s1.brTaken(0) && resp.s1.lastBrPosOH(0)(b+1) 510 )) 511 ) 512 ) 513 514 515 for (((npcGen, s1_valid), s1_target) <- npcGen_dup zip s1_valid_dup zip resp.s1.getTarget) 516 npcGen.register(s1_valid, s1_target, Some("s1_target"), 4) 517 for (((foldedGhGen, s1_valid), s1_predicted_fh) <- foldedGhGen_dup zip s1_valid_dup zip s1_predicted_fh_dup) 518 foldedGhGen.register(s1_valid, s1_predicted_fh, Some("s1_FGH"), 4) 519 for (((ghistPtrGen, s1_valid), s1_predicted_ghist_ptr) <- ghistPtrGen_dup zip s1_valid_dup zip s1_predicted_ghist_ptr_dup) 520 ghistPtrGen.register(s1_valid, s1_predicted_ghist_ptr, Some("s1_GHPtr"), 4) 521 for (((lastBrNumOHGen, s1_valid), s1_brPosOH) <- lastBrNumOHGen_dup zip s1_valid_dup zip resp.s1.lastBrPosOH.map(_.asUInt)) 522 lastBrNumOHGen.register(s1_valid, s1_brPosOH, Some("s1_BrNumOH"), 4) 523 for (((aheadFhObGen, s1_valid), s1_ahead_fh_ob_src) <- aheadFhObGen_dup zip s1_valid_dup zip s1_ahead_fh_ob_src_dup) 524 aheadFhObGen.register(s1_valid, s1_ahead_fh_ob_src, Some("s1_AFHOB"), 4) 525 ghvBitWriteGens.zip(s1_ghv_wens).zipWithIndex.map{case ((b, w), i) => 526 b.register(w.reduce(_||_), s1_ghv_wdatas(i), Some(s"s1_new_bit_$i"), 4) 527 } 528 529 class PreviousPredInfo extends Bundle { 530 val hit = Vec(numDup, Bool()) 531 val target = Vec(numDup, UInt(VAddrBits.W)) 532 val lastBrPosOH = Vec(numDup, Vec(numBr+1, Bool())) 533 val taken = Vec(numDup, Bool()) 534 val takenMask = Vec(numDup, Vec(numBr, Bool())) 535 val cfiIndex = Vec(numDup, UInt(log2Ceil(PredictWidth).W)) 536 } 537 538 def preds_needs_redirect_vec_dup(x: PreviousPredInfo, y: BranchPredictionBundle) = { 539 // Timing optimization 540 // We first compare all target with previous stage target, 541 // then select the difference by taken & hit 542 // Usually target is generated quicker than taken, so do target compare before select can help timing 543 val targetDiffVec: IndexedSeq[Vec[Bool]] = 544 x.target.zip(y.getAllTargets).map { 545 case (xTarget, yAllTarget) => VecInit(yAllTarget.map(_ =/= xTarget)) 546 } // [numDup][all Target comparison] 547 val targetDiff : IndexedSeq[Bool] = 548 targetDiffVec.zip(x.hit).zip(x.takenMask).map { 549 case ((diff, hit), takenMask) => selectByTaken(takenMask, hit, diff) 550 } // [numDup] 551 552 val lastBrPosOHDiff: IndexedSeq[Bool] = x.lastBrPosOH.zip(y.lastBrPosOH).map { case (oh1, oh2) => oh1.asUInt =/= oh2.asUInt } 553 val takenDiff : IndexedSeq[Bool] = x.taken.zip(y.taken).map { case (t1, t2) => t1 =/= t2 } 554 val takenOffsetDiff: IndexedSeq[Bool] = x.cfiIndex.zip(y.cfiIndex).zip(x.taken).zip(y.taken).map { case (((i1, i2), xt), yt) => xt && yt && i1 =/= i2.bits } 555 VecInit( 556 for ((((tgtd, lbpohd), tkd), tod) <- 557 targetDiff zip lastBrPosOHDiff zip takenDiff zip takenOffsetDiff) 558 yield VecInit(tgtd, lbpohd, tkd, tod) 559 // x.shouldShiftVec.asUInt =/= y.shouldShiftVec.asUInt, 560 // x.brTaken =/= y.brTaken 561 ) 562 } 563 564 // s2 565 val s2_possible_predicted_ghist_ptrs_dup = s2_ghist_ptr_dup.map(ptr => (0 to numBr).map(ptr - _.U)) 566 val s2_predicted_ghist_ptr_dup = s2_possible_predicted_ghist_ptrs_dup.zip(resp.s2.lastBrPosOH).map{ case (ptr, oh) => Mux1H(oh, ptr)} 567 568 val s2_possible_predicted_fhs_dup = 569 for ((((fgh, afh), br_num_oh), full_pred) <- 570 s2_folded_gh_dup zip s2_ahead_fh_oldest_bits_dup zip s2_last_br_num_oh_dup zip resp.s2.full_pred) 571 yield (0 to numBr).map(i => 572 fgh.update(afh, br_num_oh, i, if (i > 0) full_pred.br_taken_mask(i-1) else false.B) 573 ) 574 val s2_predicted_fh_dup = resp.s2.lastBrPosOH.zip(s2_possible_predicted_fhs_dup).map{ case (oh, fh) => Mux1H(oh, fh)} 575 576 val s2_ahead_fh_ob_src_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)) 577 s2_ahead_fh_ob_src_dup.zip(s2_ghist_ptr_dup).map{ case (src, ptr) => src.read(ghv, ptr)} 578 579 if (EnableGHistDiff) { 580 val s2_predicted_ghist = WireInit(getHist(s2_predicted_ghist_ptr_dup(0)).asTypeOf(Vec(HistoryLength, Bool()))) 581 for (i <- 0 until numBr) { 582 when (resp.s2.shouldShiftVec(0)(i)) { 583 s2_predicted_ghist(i) := resp.s2.brTaken(0) && (i==0).B 584 } 585 } 586 when(s2_redirect_dup(0)) { 587 s0_ghist := s2_predicted_ghist.asUInt 588 } 589 } 590 591 val s2_ghv_wens = (0 until HistoryLength).map(n => 592 (0 until numBr).map(b => (s2_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s2.shouldShiftVec(0)(b) && s2_redirect_dup(0))) 593 val s2_ghv_wdatas = (0 until HistoryLength).map(n => 594 Mux1H( 595 (0 until numBr).map(b => ( 596 (s2_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s2.shouldShiftVec(0)(b), 597 resp.s2.full_pred(0).real_br_taken_mask()(b) 598 )) 599 ) 600 ) 601 602 val s1_pred_info = Wire(new PreviousPredInfo) 603 s1_pred_info.hit := resp.s1.full_pred.map(_.hit) 604 s1_pred_info.target := resp.s1.getTarget 605 s1_pred_info.lastBrPosOH := resp.s1.lastBrPosOH 606 s1_pred_info.taken := resp.s1.taken 607 s1_pred_info.takenMask := resp.s1.full_pred.map(_.taken_mask_on_slot) 608 s1_pred_info.cfiIndex := resp.s1.cfiIndex.map { case x => x.bits } 609 610 val previous_s1_pred_info = RegEnable(s1_pred_info, 0.U.asTypeOf(new PreviousPredInfo), s1_fire_dup(0)) 611 612 val s2_redirect_s1_last_pred_vec_dup = preds_needs_redirect_vec_dup(previous_s1_pred_info, resp.s2) 613 614 for (((s2_redirect, s2_fire), s2_redirect_s1_last_pred_vec) <- s2_redirect_dup zip s2_fire_dup zip s2_redirect_s1_last_pred_vec_dup) 615 s2_redirect := s2_fire && s2_redirect_s1_last_pred_vec.reduce(_||_) 616 617 618 for (((npcGen, s2_redirect), s2_target) <- npcGen_dup zip s2_redirect_dup zip resp.s2.getTarget) 619 npcGen.register(s2_redirect, s2_target, Some("s2_target"), 5) 620 for (((foldedGhGen, s2_redirect), s2_predicted_fh) <- foldedGhGen_dup zip s2_redirect_dup zip s2_predicted_fh_dup) 621 foldedGhGen.register(s2_redirect, s2_predicted_fh, Some("s2_FGH"), 5) 622 for (((ghistPtrGen, s2_redirect), s2_predicted_ghist_ptr) <- ghistPtrGen_dup zip s2_redirect_dup zip s2_predicted_ghist_ptr_dup) 623 ghistPtrGen.register(s2_redirect, s2_predicted_ghist_ptr, Some("s2_GHPtr"), 5) 624 for (((lastBrNumOHGen, s2_redirect), s2_brPosOH) <- lastBrNumOHGen_dup zip s2_redirect_dup zip resp.s2.lastBrPosOH.map(_.asUInt)) 625 lastBrNumOHGen.register(s2_redirect, s2_brPosOH, Some("s2_BrNumOH"), 5) 626 for (((aheadFhObGen, s2_redirect), s2_ahead_fh_ob_src) <- aheadFhObGen_dup zip s2_redirect_dup zip s2_ahead_fh_ob_src_dup) 627 aheadFhObGen.register(s2_redirect, s2_ahead_fh_ob_src, Some("s2_AFHOB"), 5) 628 ghvBitWriteGens.zip(s2_ghv_wens).zipWithIndex.map{case ((b, w), i) => 629 b.register(w.reduce(_||_), s2_ghv_wdatas(i), Some(s"s2_new_bit_$i"), 5) 630 } 631 632 XSPerfAccumulate("s2_redirect_because_target_diff", s2_fire_dup(0) && s2_redirect_s1_last_pred_vec_dup(0)(0)) 633 XSPerfAccumulate("s2_redirect_because_branch_num_diff", s2_fire_dup(0) && s2_redirect_s1_last_pred_vec_dup(0)(1)) 634 XSPerfAccumulate("s2_redirect_because_direction_diff", s2_fire_dup(0) && s2_redirect_s1_last_pred_vec_dup(0)(2)) 635 XSPerfAccumulate("s2_redirect_because_cfi_idx_diff", s2_fire_dup(0) && s2_redirect_s1_last_pred_vec_dup(0)(3)) 636 // XSPerfAccumulate("s2_redirect_because_shouldShiftVec_diff", s2_fire && s2_redirect_s1_last_pred_vec(4)) 637 // XSPerfAccumulate("s2_redirect_because_brTaken_diff", s2_fire && s2_redirect_s1_last_pred_vec(5)) 638 XSPerfAccumulate("s2_redirect_because_fallThroughError", s2_fire_dup(0) && resp.s2.fallThruError(0)) 639 640 XSPerfAccumulate("s2_redirect_when_taken", s2_redirect_dup(0) && resp.s2.taken(0) && resp.s2.full_pred(0).hit) 641 XSPerfAccumulate("s2_redirect_when_not_taken", s2_redirect_dup(0) && !resp.s2.taken(0) && resp.s2.full_pred(0).hit) 642 XSPerfAccumulate("s2_redirect_when_not_hit", s2_redirect_dup(0) && !resp.s2.full_pred(0).hit) 643 644 645 // s3 646 val s3_possible_predicted_ghist_ptrs_dup = s3_ghist_ptr_dup.map(ptr => (0 to numBr).map(ptr - _.U)) 647 val s3_predicted_ghist_ptr_dup = s3_possible_predicted_ghist_ptrs_dup.zip(resp.s3.lastBrPosOH).map{ case (ptr, oh) => Mux1H(oh, ptr)} 648 649 val s3_possible_predicted_fhs_dup = 650 for ((((fgh, afh), br_num_oh), full_pred) <- 651 s3_folded_gh_dup zip s3_ahead_fh_oldest_bits_dup zip s3_last_br_num_oh_dup zip resp.s3.full_pred) 652 yield (0 to numBr).map(i => 653 fgh.update(afh, br_num_oh, i, if (i > 0) full_pred.br_taken_mask(i-1) else false.B) 654 ) 655 val s3_predicted_fh_dup = resp.s3.lastBrPosOH.zip(s3_possible_predicted_fhs_dup).map{ case (oh, fh) => Mux1H(oh, fh)} 656 657 val s3_ahead_fh_ob_src_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)) 658 s3_ahead_fh_ob_src_dup.zip(s3_ghist_ptr_dup).map{ case (src, ptr) => src.read(ghv, ptr)} 659 660 if (EnableGHistDiff) { 661 val s3_predicted_ghist = WireInit(getHist(s3_predicted_ghist_ptr_dup(0)).asTypeOf(Vec(HistoryLength, Bool()))) 662 for (i <- 0 until numBr) { 663 when (resp.s3.shouldShiftVec(0)(i)) { 664 s3_predicted_ghist(i) := resp.s3.brTaken(0) && (i==0).B 665 } 666 } 667 when(s3_redirect_dup(0)) { 668 s0_ghist := s3_predicted_ghist.asUInt 669 } 670 } 671 672 val s3_ghv_wens = (0 until HistoryLength).map(n => 673 (0 until numBr).map(b => (s3_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s3.shouldShiftVec(0)(b) && s3_redirect_dup(0))) 674 val s3_ghv_wdatas = (0 until HistoryLength).map(n => 675 Mux1H( 676 (0 until numBr).map(b => ( 677 (s3_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s3.shouldShiftVec(0)(b), 678 resp.s3.full_pred(0).real_br_taken_mask()(b) 679 )) 680 ) 681 ) 682 683 val previous_s2_pred = RegEnable(resp.s2, 0.U.asTypeOf(resp.s2), s2_fire_dup(0)) 684 685 val s3_redirect_on_br_taken_dup = resp.s3.full_pred.zip(previous_s2_pred.full_pred).map {case (fp1, fp2) => fp1.real_br_taken_mask().asUInt =/= fp2.real_br_taken_mask().asUInt} 686 val s3_both_first_taken_dup = resp.s3.full_pred.zip(previous_s2_pred.full_pred).map {case (fp1, fp2) => fp1.real_br_taken_mask()(0) && fp2.real_br_taken_mask()(0)} 687 val s3_redirect_on_target_dup = resp.s3.getTarget.zip(previous_s2_pred.getTarget).map {case (t1, t2) => t1 =/= t2} 688 val s3_redirect_on_jalr_target_dup = resp.s3.full_pred.zip(previous_s2_pred.full_pred).map {case (fp1, fp2) => fp1.hit_taken_on_jalr && fp1.jalr_target =/= fp2.jalr_target} 689 val s3_redirect_on_fall_thru_error_dup = resp.s3.fallThruError 690 val s3_redirect_on_ftb_multi_hit_dup = resp.s3.ftbMultiHit 691 692 for (((((((s3_redirect, s3_fire), s3_redirect_on_br_taken), s3_redirect_on_target), s3_redirect_on_fall_thru_error), s3_redirect_on_ftb_multi_hit), s3_both_first_taken) <- 693 s3_redirect_dup zip s3_fire_dup zip s3_redirect_on_br_taken_dup zip s3_redirect_on_target_dup zip s3_redirect_on_fall_thru_error_dup zip s3_redirect_on_ftb_multi_hit_dup zip s3_both_first_taken_dup) { 694 695 s3_redirect := s3_fire && ( 696 (s3_redirect_on_br_taken && !s3_both_first_taken) || s3_redirect_on_target || s3_redirect_on_fall_thru_error || s3_redirect_on_ftb_multi_hit 697 ) 698 } 699 700 XSPerfAccumulate(f"s3_redirect_on_br_taken", s3_fire_dup(0) && s3_redirect_on_br_taken_dup(0)) 701 XSPerfAccumulate(f"s3_redirect_on_jalr_target", s3_fire_dup(0) && s3_redirect_on_jalr_target_dup(0)) 702 XSPerfAccumulate(f"s3_redirect_on_others", s3_redirect_dup(0) && !(s3_redirect_on_br_taken_dup(0) || s3_redirect_on_jalr_target_dup(0))) 703 704 for (((npcGen, s3_redirect), s3_target) <- npcGen_dup zip s3_redirect_dup zip resp.s3.getTarget) 705 npcGen.register(s3_redirect, s3_target, Some("s3_target"), 3) 706 for (((foldedGhGen, s3_redirect), s3_predicted_fh) <- foldedGhGen_dup zip s3_redirect_dup zip s3_predicted_fh_dup) 707 foldedGhGen.register(s3_redirect, s3_predicted_fh, Some("s3_FGH"), 3) 708 for (((ghistPtrGen, s3_redirect), s3_predicted_ghist_ptr) <- ghistPtrGen_dup zip s3_redirect_dup zip s3_predicted_ghist_ptr_dup) 709 ghistPtrGen.register(s3_redirect, s3_predicted_ghist_ptr, Some("s3_GHPtr"), 3) 710 for (((lastBrNumOHGen, s3_redirect), s3_brPosOH) <- lastBrNumOHGen_dup zip s3_redirect_dup zip resp.s3.lastBrPosOH.map(_.asUInt)) 711 lastBrNumOHGen.register(s3_redirect, s3_brPosOH, Some("s3_BrNumOH"), 3) 712 for (((aheadFhObGen, s3_redirect), s3_ahead_fh_ob_src) <- aheadFhObGen_dup zip s3_redirect_dup zip s3_ahead_fh_ob_src_dup) 713 aheadFhObGen.register(s3_redirect, s3_ahead_fh_ob_src, Some("s3_AFHOB"), 3) 714 ghvBitWriteGens.zip(s3_ghv_wens).zipWithIndex.map{case ((b, w), i) => 715 b.register(w.reduce(_||_), s3_ghv_wdatas(i), Some(s"s3_new_bit_$i"), 3) 716 } 717 718 // Send signal tell Ftq override 719 val s2_ftq_idx = RegEnable(io.ftq_to_bpu.enq_ptr, s1_fire_dup(0)) 720 val s3_ftq_idx = RegEnable(s2_ftq_idx, s2_fire_dup(0)) 721 722 for (((to_ftq_s1_valid, s1_fire), s1_flush) <- io.bpu_to_ftq.resp.bits.s1.valid zip s1_fire_dup zip s1_flush_dup) { 723 to_ftq_s1_valid := s1_fire && !s1_flush 724 } 725 io.bpu_to_ftq.resp.bits.s1.hasRedirect.map(_ := false.B) 726 io.bpu_to_ftq.resp.bits.s1.ftq_idx := DontCare 727 for (((to_ftq_s2_valid, s2_fire), s2_flush) <- io.bpu_to_ftq.resp.bits.s2.valid zip s2_fire_dup zip s2_flush_dup) { 728 to_ftq_s2_valid := s2_fire && !s2_flush 729 } 730 io.bpu_to_ftq.resp.bits.s2.hasRedirect.zip(s2_redirect_dup).map {case (hr, r) => hr := r} 731 io.bpu_to_ftq.resp.bits.s2.ftq_idx := s2_ftq_idx 732 for (((to_ftq_s3_valid, s3_fire), s3_flush) <- io.bpu_to_ftq.resp.bits.s3.valid zip s3_fire_dup zip s3_flush_dup) { 733 to_ftq_s3_valid := s3_fire && !s3_flush 734 } 735 io.bpu_to_ftq.resp.bits.s3.hasRedirect.zip(s3_redirect_dup).map {case (hr, r) => hr := r} 736 io.bpu_to_ftq.resp.bits.s3.ftq_idx := s3_ftq_idx 737 738 predictors.io.update.valid := RegNext(io.ftq_to_bpu.update.valid, init = false.B) 739 predictors.io.update.bits := RegEnable(io.ftq_to_bpu.update.bits, io.ftq_to_bpu.update.valid) 740 predictors.io.update.bits.ghist := RegEnable( 741 getHist(io.ftq_to_bpu.update.bits.spec_info.histPtr), io.ftq_to_bpu.update.valid) 742 743 val redirect_dup = do_redirect_dup.map(_.bits) 744 predictors.io.redirect := do_redirect_dup(0) 745 746 // Redirect logic 747 val shift_dup = redirect_dup.map(_.cfiUpdate.shift) 748 val addIntoHist_dup = redirect_dup.map(_.cfiUpdate.addIntoHist) 749 // TODO: remove these below 750 val shouldShiftVec_dup = shift_dup.map(shift => Mux(shift === 0.U, VecInit(0.U((1 << (log2Ceil(numBr) + 1)).W).asBools), VecInit((LowerMask(1.U << (shift-1.U))).asBools))) 751 // TODO end 752 val afhob_dup = redirect_dup.map(_.cfiUpdate.afhob) 753 val lastBrNumOH_dup = redirect_dup.map(_.cfiUpdate.lastBrNumOH) 754 755 756 val isBr_dup = redirect_dup.map(_.cfiUpdate.pd.isBr) 757 val taken_dup = redirect_dup.map(_.cfiUpdate.taken) 758 val real_br_taken_mask_dup = 759 for (((shift, taken), addIntoHist) <- shift_dup zip taken_dup zip addIntoHist_dup) 760 yield (0 until numBr).map(i => shift === (i+1).U && taken && addIntoHist ) 761 762 val oldPtr_dup = redirect_dup.map(_.cfiUpdate.histPtr) 763 val updated_ptr_dup = oldPtr_dup.zip(shift_dup).map {case (oldPtr, shift) => oldPtr - shift} 764 def computeFoldedHist(hist: UInt, compLen: Int)(histLen: Int): UInt = { 765 if (histLen > 0) { 766 val nChunks = (histLen + compLen - 1) / compLen 767 val hist_chunks = (0 until nChunks) map { i => 768 hist(min((i + 1) * compLen, histLen) - 1, i * compLen) 769 } 770 ParallelXOR(hist_chunks) 771 } 772 else 0.U 773 } 774 775 val oldFh_dup = dup_seq(WireInit(0.U.asTypeOf(new AllFoldedHistories(foldedGHistInfos)))) 776 oldFh_dup.zip(oldPtr_dup).map { case (oldFh, oldPtr) => 777 foldedGHistInfos.foreach { case (histLen, compLen) => 778 oldFh.getHistWithInfo((histLen, compLen)).folded_hist := computeFoldedHist(getHist(oldPtr), compLen)(histLen) 779 } 780 } 781 782 val updated_fh_dup = 783 for (((((oldFh, oldPtr), taken), addIntoHist), shift) <- 784 oldFh_dup zip oldPtr_dup zip taken_dup zip addIntoHist_dup zip shift_dup) 785 yield VecInit((0 to numBr).map(i => oldFh.update(ghv, oldPtr, i, taken && addIntoHist)))(shift) 786 val thisBrNumOH_dup = shift_dup.map(shift => UIntToOH(shift, numBr+1)) 787 val thisAheadFhOb_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)) 788 thisAheadFhOb_dup.zip(oldPtr_dup).map {case (afhob, oldPtr) => afhob.read(ghv, oldPtr)} 789 val redirect_ghv_wens = (0 until HistoryLength).map(n => 790 (0 until numBr).map(b => oldPtr_dup(0).value === (CGHPtr(false.B, n.U) + b.U).value && shouldShiftVec_dup(0)(b) && do_redirect_dup(0).valid)) 791 val redirect_ghv_wdatas = (0 until HistoryLength).map(n => 792 Mux1H( 793 (0 until numBr).map(b => oldPtr_dup(0).value === (CGHPtr(false.B, n.U) + b.U).value && shouldShiftVec_dup(0)(b)), 794 real_br_taken_mask_dup(0) 795 ) 796 ) 797 798 if (EnableGHistDiff) { 799 val updated_ghist = WireInit(getHist(updated_ptr_dup(0)).asTypeOf(Vec(HistoryLength, Bool()))) 800 for (i <- 0 until numBr) { 801 when (shift_dup(0) >= (i+1).U) { 802 updated_ghist(i) := taken_dup(0) && addIntoHist_dup(0) && (i==0).B 803 } 804 } 805 when(do_redirect_dup(0).valid) { 806 s0_ghist := updated_ghist.asUInt 807 } 808 } 809 810 // Commit time history checker 811 if (EnableCommitGHistDiff) { 812 val commitGHist = RegInit(0.U.asTypeOf(Vec(HistoryLength, Bool()))) 813 val commitGHistPtr = RegInit(0.U.asTypeOf(new CGHPtr)) 814 def getCommitHist(ptr: CGHPtr): UInt = 815 (Cat(commitGHist.asUInt, commitGHist.asUInt) >> (ptr.value+1.U))(HistoryLength-1, 0) 816 817 val updateValid : Bool = io.ftq_to_bpu.update.valid 818 val branchValidMask : UInt = io.ftq_to_bpu.update.bits.ftb_entry.brValids.asUInt 819 val branchCommittedMask: Vec[Bool] = io.ftq_to_bpu.update.bits.br_committed 820 val misPredictMask : UInt = io.ftq_to_bpu.update.bits.mispred_mask.asUInt 821 val takenMask : UInt = 822 io.ftq_to_bpu.update.bits.br_taken_mask.asUInt | 823 io.ftq_to_bpu.update.bits.ftb_entry.always_taken.asUInt // Always taken branch is recorded in history 824 val takenIdx : UInt = (PriorityEncoder(takenMask) + 1.U((log2Ceil(numBr)+1).W)).asUInt 825 val misPredictIdx : UInt = (PriorityEncoder(misPredictMask) + 1.U((log2Ceil(numBr)+1).W)).asUInt 826 val shouldShiftMask: UInt = Mux(takenMask.orR, 827 LowerMask(takenIdx).asUInt, 828 ((1 << numBr) - 1).asUInt) & 829 Mux(misPredictMask.orR, 830 LowerMask(misPredictIdx).asUInt, 831 ((1 << numBr) - 1).asUInt) & 832 branchCommittedMask.asUInt 833 val updateShift : UInt = 834 Mux(updateValid && branchValidMask.orR, PopCount(branchValidMask & shouldShiftMask), 0.U) 835 836 // Maintain the commitGHist 837 for (i <- 0 until numBr) { 838 when(updateShift >= (i + 1).U) { 839 val ptr: CGHPtr = commitGHistPtr - i.asUInt 840 commitGHist(ptr.value) := takenMask(i) 841 } 842 } 843 when(updateValid) { 844 commitGHistPtr := commitGHistPtr - updateShift 845 } 846 847 // Calculate true history using Parallel XOR 848 // Do differential 849 TageTableInfos.map { 850 case (nRows, histLen, _) => { 851 val nRowsPerBr = nRows / numBr 852 val predictGHistPtr = io.ftq_to_bpu.update.bits.spec_info.histPtr 853 val commitTrueHist: UInt = computeFoldedHist(getCommitHist(commitGHistPtr), log2Ceil(nRowsPerBr))(histLen) 854 val predictFHist : UInt = computeFoldedHist(getHist(predictGHistPtr), log2Ceil(nRowsPerBr))(histLen) 855 XSWarn(updateValid && predictFHist =/= commitTrueHist, 856 p"predict time ghist: ${predictFHist} is different from commit time: ${commitTrueHist}\n") 857 } 858 } 859 } 860 861 862 // val updatedGh = oldGh.update(shift, taken && addIntoHist) 863 for ((npcGen, do_redirect) <- npcGen_dup zip do_redirect_dup) 864 npcGen.register(do_redirect.valid, do_redirect.bits.cfiUpdate.target, Some("redirect_target"), 2) 865 for (((foldedGhGen, do_redirect), updated_fh) <- foldedGhGen_dup zip do_redirect_dup zip updated_fh_dup) 866 foldedGhGen.register(do_redirect.valid, updated_fh, Some("redirect_FGHT"), 2) 867 for (((ghistPtrGen, do_redirect), updated_ptr) <- ghistPtrGen_dup zip do_redirect_dup zip updated_ptr_dup) 868 ghistPtrGen.register(do_redirect.valid, updated_ptr, Some("redirect_GHPtr"), 2) 869 for (((lastBrNumOHGen, do_redirect), thisBrNumOH) <- lastBrNumOHGen_dup zip do_redirect_dup zip thisBrNumOH_dup) 870 lastBrNumOHGen.register(do_redirect.valid, thisBrNumOH, Some("redirect_BrNumOH"), 2) 871 for (((aheadFhObGen, do_redirect), thisAheadFhOb) <- aheadFhObGen_dup zip do_redirect_dup zip thisAheadFhOb_dup) 872 aheadFhObGen.register(do_redirect.valid, thisAheadFhOb, Some("redirect_AFHOB"), 2) 873 ghvBitWriteGens.zip(redirect_ghv_wens).zipWithIndex.map{case ((b, w), i) => 874 b.register(w.reduce(_||_), redirect_ghv_wdatas(i), Some(s"redirect_new_bit_$i"), 2) 875 } 876 // no need to assign s0_last_pred 877 878 // val need_reset = RegNext(reset.asBool) && !reset.asBool 879 880 // Reset 881 // npcGen.register(need_reset, resetVector.U, Some("reset_pc"), 1) 882 // foldedGhGen.register(need_reset, 0.U.asTypeOf(s0_folded_gh), Some("reset_FGH"), 1) 883 // ghistPtrGen.register(need_reset, 0.U.asTypeOf(new CGHPtr), Some("reset_GHPtr"), 1) 884 885 s0_pc_dup.zip(npcGen_dup).map {case (s0_pc, npcGen) => s0_pc := npcGen()} 886 s0_folded_gh_dup.zip(foldedGhGen_dup).map {case (s0_folded_gh, foldedGhGen) => s0_folded_gh := foldedGhGen()} 887 s0_ghist_ptr_dup.zip(ghistPtrGen_dup).map {case (s0_ghist_ptr, ghistPtrGen) => s0_ghist_ptr := ghistPtrGen()} 888 s0_ahead_fh_oldest_bits_dup.zip(aheadFhObGen_dup).map {case (s0_ahead_fh_oldest_bits, aheadFhObGen) => 889 s0_ahead_fh_oldest_bits := aheadFhObGen()} 890 s0_last_br_num_oh_dup.zip(lastBrNumOHGen_dup).map {case (s0_last_br_num_oh, lastBrNumOHGen) => 891 s0_last_br_num_oh := lastBrNumOHGen()} 892 (ghv_write_datas zip ghvBitWriteGens).map{case (wd, d) => wd := d()} 893 for (i <- 0 until HistoryLength) { 894 ghv_wens(i) := Seq(s1_ghv_wens, s2_ghv_wens, s3_ghv_wens, redirect_ghv_wens).map(_(i).reduce(_||_)).reduce(_||_) 895 when (ghv_wens(i)) { 896 ghv(i) := ghv_write_datas(i) 897 } 898 } 899 900 // TODO: signals for memVio and other Redirects 901 controlRedirectBubble := do_redirect_dup(0).valid && do_redirect_dup(0).bits.ControlRedirectBubble 902 ControlBTBMissBubble := do_redirect_dup(0).bits.ControlBTBMissBubble 903 TAGEMissBubble := do_redirect_dup(0).bits.TAGEMissBubble 904 SCMissBubble := do_redirect_dup(0).bits.SCMissBubble 905 ITTAGEMissBubble := do_redirect_dup(0).bits.ITTAGEMissBubble 906 RASMissBubble := do_redirect_dup(0).bits.RASMissBubble 907 908 memVioRedirectBubble := do_redirect_dup(0).valid && do_redirect_dup(0).bits.MemVioRedirectBubble 909 otherRedirectBubble := do_redirect_dup(0).valid && do_redirect_dup(0).bits.OtherRedirectBubble 910 btbMissBubble := do_redirect_dup(0).valid && do_redirect_dup(0).bits.BTBMissBubble 911 overrideBubble(0) := s2_redirect_dup(0) 912 overrideBubble(1) := s3_redirect_dup(0) 913 ftqUpdateBubble(0) := !s1_components_ready_dup(0) 914 ftqUpdateBubble(1) := !s2_components_ready_dup(0) 915 ftqUpdateBubble(2) := !s3_components_ready_dup(0) 916 ftqFullStall := !io.bpu_to_ftq.resp.ready 917 io.bpu_to_ftq.resp.bits.topdown_info := topdown_stages(numOfStage - 1) 918 919 // topdown handling logic here 920 when (controlRedirectBubble) { 921 /* 922 for (i <- 0 until numOfStage) 923 topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 924 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 925 */ 926 when (ControlBTBMissBubble) { 927 for (i <- 0 until numOfStage) 928 topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 929 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B 930 } .elsewhen (TAGEMissBubble) { 931 for (i <- 0 until numOfStage) 932 topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B 933 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B 934 } .elsewhen (SCMissBubble) { 935 for (i <- 0 until numOfStage) 936 topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B 937 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B 938 } .elsewhen (ITTAGEMissBubble) { 939 for (i <- 0 until numOfStage) 940 topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 941 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 942 } .elsewhen (RASMissBubble) { 943 for (i <- 0 until numOfStage) 944 topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B 945 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B 946 } 947 } 948 when (memVioRedirectBubble) { 949 for (i <- 0 until numOfStage) 950 topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 951 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 952 } 953 when (otherRedirectBubble) { 954 for (i <- 0 until numOfStage) 955 topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 956 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 957 } 958 when (btbMissBubble) { 959 for (i <- 0 until numOfStage) 960 topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 961 io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B 962 } 963 964 for (i <- 0 until numOfStage) { 965 if (i < numOfStage - overrideStage) { 966 when (overrideBubble(i)) { 967 for (j <- 0 to i) 968 topdown_stages(j).reasons(TopDownCounters.OverrideBubble.id) := true.B 969 } 970 } 971 if (i < numOfStage - ftqUpdateStage) { 972 when (ftqUpdateBubble(i)) { 973 topdown_stages(i).reasons(TopDownCounters.FtqUpdateBubble.id) := true.B 974 } 975 } 976 } 977 when (ftqFullStall) { 978 topdown_stages(0).reasons(TopDownCounters.FtqFullStall.id) := true.B 979 } 980 981 XSError(isBefore(redirect_dup(0).cfiUpdate.histPtr, s3_ghist_ptr_dup(0)) && do_redirect_dup(0).valid, 982 p"s3_ghist_ptr ${s3_ghist_ptr_dup(0)} exceeds redirect histPtr ${redirect_dup(0).cfiUpdate.histPtr}\n") 983 XSError(isBefore(redirect_dup(0).cfiUpdate.histPtr, s2_ghist_ptr_dup(0)) && do_redirect_dup(0).valid, 984 p"s2_ghist_ptr ${s2_ghist_ptr_dup(0)} exceeds redirect histPtr ${redirect_dup(0).cfiUpdate.histPtr}\n") 985 XSError(isBefore(redirect_dup(0).cfiUpdate.histPtr, s1_ghist_ptr_dup(0)) && do_redirect_dup(0).valid, 986 p"s1_ghist_ptr ${s1_ghist_ptr_dup(0)} exceeds redirect histPtr ${redirect_dup(0).cfiUpdate.histPtr}\n") 987 988 XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n") 989 XSDebug(io.ftq_to_bpu.update.valid, p"Update from ftq\n") 990 XSDebug(io.ftq_to_bpu.redirect.valid, p"Redirect from ftq\n") 991 992 XSDebug("[BP0] fire=%d pc=%x\n", s0_fire_dup(0), s0_pc_dup(0)) 993 XSDebug("[BP1] v=%d r=%d cr=%d fire=%d flush=%d pc=%x\n", 994 s1_valid_dup(0), s1_ready_dup(0), s1_components_ready_dup(0), s1_fire_dup(0), s1_flush_dup(0), s1_pc) 995 XSDebug("[BP2] v=%d r=%d cr=%d fire=%d redirect=%d flush=%d pc=%x\n", 996 s2_valid_dup(0), s2_ready_dup(0), s2_components_ready_dup(0), s2_fire_dup(0), s2_redirect_dup(0), s2_flush_dup(0), s2_pc) 997 XSDebug("[BP3] v=%d r=%d cr=%d fire=%d redirect=%d flush=%d pc=%x\n", 998 s3_valid_dup(0), s3_ready_dup(0), s3_components_ready_dup(0), s3_fire_dup(0), s3_redirect_dup(0), s3_flush_dup(0), s3_pc) 999 XSDebug("[FTQ] ready=%d\n", io.bpu_to_ftq.resp.ready) 1000 XSDebug("resp.s1.target=%x\n", resp.s1.getTarget(0)) 1001 XSDebug("resp.s2.target=%x\n", resp.s2.getTarget(0)) 1002 // XSDebug("s0_ghist: %b\n", s0_ghist.predHist) 1003 // XSDebug("s1_ghist: %b\n", s1_ghist.predHist) 1004 // XSDebug("s2_ghist: %b\n", s2_ghist.predHist) 1005 // XSDebug("s2_predicted_ghist: %b\n", s2_predicted_ghist.predHist) 1006 XSDebug(p"s0_ghist_ptr: ${s0_ghist_ptr_dup(0)}\n") 1007 XSDebug(p"s1_ghist_ptr: ${s1_ghist_ptr_dup(0)}\n") 1008 XSDebug(p"s2_ghist_ptr: ${s2_ghist_ptr_dup(0)}\n") 1009 XSDebug(p"s3_ghist_ptr: ${s3_ghist_ptr_dup(0)}\n") 1010 1011 io.ftq_to_bpu.update.bits.display(io.ftq_to_bpu.update.valid) 1012 io.ftq_to_bpu.redirect.bits.display(io.ftq_to_bpu.redirect.valid) 1013 1014 1015 XSPerfAccumulate("s2_redirect", s2_redirect_dup(0)) 1016 XSPerfAccumulate("s3_redirect", s3_redirect_dup(0)) 1017 XSPerfAccumulate("s1_not_valid", !s1_valid_dup(0)) 1018 1019 val perfEvents = predictors.asInstanceOf[Composer].getPerfEvents 1020 generatePerfEvent() 1021} 1022