xref: /XiangShan/src/main/scala/xiangshan/frontend/BPU.scala (revision 935edac446654a1880ac0112b2380315b5368504)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.frontend
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import xiangshan._
23import utils._
24import utility._
25
26import scala.math.min
27import xiangshan.backend.decode.ImmUnion
28
29trait HasBPUConst extends HasXSParameter {
30  val MaxMetaLength = if (!env.FPGAPlatform) 512 else 256 // TODO: Reduce meta length
31  val MaxBasicBlockSize = 32
32  val LHistoryLength = 32
33  // val numBr = 2
34  val useBPD = true
35  val useLHist = true
36  val numBrSlot = numBr-1
37  val totalSlot = numBrSlot + 1
38
39  val numDup = 4
40
41  def BP_STAGES = (0 until 3).map(_.U(2.W))
42  def BP_S1 = BP_STAGES(0)
43  def BP_S2 = BP_STAGES(1)
44  def BP_S3 = BP_STAGES(2)
45
46  def dup_seq[T](src: T, num: Int = numDup) = Seq.tabulate(num)(n => src)
47  def dup[T <: Data](src: T, num: Int = numDup) = VecInit(Seq.tabulate(num)(n => src))
48  def dup_wire[T <: Data](src: T, num: Int = numDup) = Wire(Vec(num, src.cloneType))
49  def dup_idx = Seq.tabulate(numDup)(n => n.toString())
50  val numBpStages = BP_STAGES.length
51
52  val debug = true
53  // TODO: Replace log2Up by log2Ceil
54}
55
56trait HasBPUParameter extends HasXSParameter with HasBPUConst {
57  val BPUDebug = true && !env.FPGAPlatform && env.EnablePerfDebug
58  val EnableCFICommitLog = true
59  val EnbaleCFIPredLog = true
60  val EnableBPUTimeRecord = (EnableCFICommitLog || EnbaleCFIPredLog) && !env.FPGAPlatform
61  val EnableCommit = false
62}
63
64class BPUCtrl(implicit p: Parameters) extends XSBundle {
65  val ubtb_enable = Bool()
66  val btb_enable  = Bool()
67  val bim_enable  = Bool()
68  val tage_enable = Bool()
69  val sc_enable   = Bool()
70  val ras_enable  = Bool()
71  val loop_enable = Bool()
72}
73
74trait BPUUtils extends HasXSParameter {
75  // circular shifting
76  def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = {
77    val res = Wire(UInt(len.W))
78    val higher = source << shamt
79    val lower = source >> (len.U - shamt)
80    res := higher | lower
81    res
82  }
83
84  def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = {
85    val res = Wire(UInt(len.W))
86    val higher = source << (len.U - shamt)
87    val lower = source >> shamt
88    res := higher | lower
89    res
90  }
91
92  // To be verified
93  def satUpdate(old: UInt, len: Int, taken: Bool): UInt = {
94    val oldSatTaken = old === ((1 << len)-1).U
95    val oldSatNotTaken = old === 0.U
96    Mux(oldSatTaken && taken, ((1 << len)-1).U,
97      Mux(oldSatNotTaken && !taken, 0.U,
98        Mux(taken, old + 1.U, old - 1.U)))
99  }
100
101  def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = {
102    val oldSatTaken = old === ((1 << (len-1))-1).S
103    val oldSatNotTaken = old === (-(1 << (len-1))).S
104    Mux(oldSatTaken && taken, ((1 << (len-1))-1).S,
105      Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S,
106        Mux(taken, old + 1.S, old - 1.S)))
107  }
108
109  def getFallThroughAddr(start: UInt, carry: Bool, pft: UInt) = {
110    val higher = start.head(VAddrBits-log2Ceil(PredictWidth)-instOffsetBits)
111    Cat(Mux(carry, higher+1.U, higher), pft, 0.U(instOffsetBits.W))
112  }
113
114  def foldTag(tag: UInt, l: Int): UInt = {
115    val nChunks = (tag.getWidth + l - 1) / l
116    val chunks = (0 until nChunks).map { i =>
117      tag(min((i+1)*l, tag.getWidth)-1, i*l)
118    }
119    ParallelXOR(chunks)
120  }
121}
122
123class BasePredictorInput (implicit p: Parameters) extends XSBundle with HasBPUConst {
124  def nInputs = 1
125
126  val s0_pc = Vec(numDup, UInt(VAddrBits.W))
127
128  val folded_hist = Vec(numDup, new AllFoldedHistories(foldedGHistInfos))
129  val ghist = UInt(HistoryLength.W)
130
131  val resp_in = Vec(nInputs, new BranchPredictionResp)
132
133  // val final_preds = Vec(numBpStages, new)
134  // val toFtq_fire = Bool()
135
136  // val s0_all_ready = Bool()
137}
138
139class BasePredictorOutput (implicit p: Parameters) extends BranchPredictionResp {}
140
141class BasePredictorIO (implicit p: Parameters) extends XSBundle with HasBPUConst {
142  val reset_vector = Input(UInt(PAddrBits.W))
143  val in  = Flipped(DecoupledIO(new BasePredictorInput)) // TODO: Remove DecoupledIO
144  // val out = DecoupledIO(new BasePredictorOutput)
145  val out = Output(new BasePredictorOutput)
146  // val flush_out = Valid(UInt(VAddrBits.W))
147
148  val ctrl = Input(new BPUCtrl)
149
150  val s0_fire = Input(Vec(numDup, Bool()))
151  val s1_fire = Input(Vec(numDup, Bool()))
152  val s2_fire = Input(Vec(numDup, Bool()))
153  val s3_fire = Input(Vec(numDup, Bool()))
154
155  val s2_redirect = Input(Vec(numDup, Bool()))
156  val s3_redirect = Input(Vec(numDup, Bool()))
157
158  val s1_ready = Output(Bool())
159  val s2_ready = Output(Bool())
160  val s3_ready = Output(Bool())
161
162  val update = Flipped(Valid(new BranchPredictionUpdate))
163  val redirect = Flipped(Valid(new BranchPredictionRedirect))
164}
165
166abstract class BasePredictor(implicit p: Parameters) extends XSModule
167  with HasBPUConst with BPUUtils with HasPerfEvents {
168  val meta_size = 0
169  val spec_meta_size = 0
170  val is_fast_pred = false
171  val io = IO(new BasePredictorIO())
172
173  io.out := io.in.bits.resp_in(0)
174
175  io.out.last_stage_meta := 0.U
176
177  io.in.ready := !io.redirect.valid
178
179  io.s1_ready := true.B
180  io.s2_ready := true.B
181  io.s3_ready := true.B
182
183  val reset_vector = DelayN(io.reset_vector, 5)
184
185  val s0_pc_dup   = WireInit(io.in.bits.s0_pc) // fetchIdx(io.f0_pc)
186  val s1_pc_dup   = s0_pc_dup.zip(io.s0_fire).map {case (s0_pc, s0_fire) => RegEnable(s0_pc, s0_fire)}
187  val s2_pc_dup   = s1_pc_dup.zip(io.s1_fire).map {case (s1_pc, s1_fire) => RegEnable(s1_pc, s1_fire)}
188  val s3_pc_dup   = s2_pc_dup.zip(io.s2_fire).map {case (s2_pc, s2_fire) => RegEnable(s2_pc, s2_fire)}
189
190  when (RegNext(RegNext(reset.asBool) && !reset.asBool)) {
191    s1_pc_dup.map{case s1_pc => s1_pc := reset_vector}
192  }
193
194  io.out.s1.pc := s1_pc_dup
195  io.out.s2.pc := s2_pc_dup
196  io.out.s3.pc := s3_pc_dup
197
198  val perfEvents: Seq[(String, UInt)] = Seq()
199
200
201  def getFoldedHistoryInfo: Option[Set[FoldedHistoryInfo]] = None
202}
203
204class FakePredictor(implicit p: Parameters) extends BasePredictor {
205  io.in.ready                 := true.B
206  io.out.last_stage_meta      := 0.U
207  io.out := io.in.bits.resp_in(0)
208}
209
210class BpuToFtqIO(implicit p: Parameters) extends XSBundle {
211  val resp = DecoupledIO(new BpuToFtqBundle())
212}
213
214class PredictorIO(implicit p: Parameters) extends XSBundle {
215  val bpu_to_ftq = new BpuToFtqIO()
216  val ftq_to_bpu = Flipped(new FtqToBpuIO)
217  val ctrl = Input(new BPUCtrl)
218  val reset_vector = Input(UInt(PAddrBits.W))
219}
220
221class Predictor(implicit p: Parameters) extends XSModule with HasBPUConst with HasPerfEvents with HasCircularQueuePtrHelper {
222  val io = IO(new PredictorIO)
223
224  val ctrl = DelayN(io.ctrl, 1)
225  val predictors = Module(if (useBPD) new Composer else new FakePredictor)
226
227  def numOfStage = 3
228  require(numOfStage > 1, "BPU numOfStage must be greater than 1")
229  val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle))))
230  dontTouch(topdown_stages)
231
232  // following can only happen on s1
233  val controlRedirectBubble = Wire(Bool())
234  val ControlBTBMissBubble = Wire(Bool())
235  val TAGEMissBubble = Wire(Bool())
236  val SCMissBubble = Wire(Bool())
237  val ITTAGEMissBubble = Wire(Bool())
238  val RASMissBubble = Wire(Bool())
239
240  val memVioRedirectBubble = Wire(Bool())
241  val otherRedirectBubble = Wire(Bool())
242  val btbMissBubble = Wire(Bool())
243  otherRedirectBubble := false.B
244  memVioRedirectBubble := false.B
245
246  // override can happen between s1-s2 and s2-s3
247  val overrideBubble = Wire(Vec(numOfStage - 1, Bool()))
248  def overrideStage = 1
249  // ftq update block can happen on s1, s2 and s3
250  val ftqUpdateBubble = Wire(Vec(numOfStage, Bool()))
251  def ftqUpdateStage = 0
252  // ftq full stall only happens on s3 (last stage)
253  val ftqFullStall = Wire(Bool())
254
255  // by default, no bubble event
256  topdown_stages(0) := 0.U.asTypeOf(new FrontendTopDownBundle)
257  // event movement driven by clock only
258  for (i <- 0 until numOfStage - 1) {
259    topdown_stages(i + 1) := topdown_stages(i)
260  }
261
262
263
264  // ctrl signal
265  predictors.io.ctrl := ctrl
266  predictors.io.reset_vector := io.reset_vector
267
268
269  val reset_vector = DelayN(io.reset_vector, 5)
270
271  val s0_fire_dup, s1_fire_dup, s2_fire_dup, s3_fire_dup = dup_wire(Bool())
272  val s1_valid_dup, s2_valid_dup, s3_valid_dup = dup_seq(RegInit(false.B))
273  val s1_ready_dup, s2_ready_dup, s3_ready_dup = dup_wire(Bool())
274  val s1_components_ready_dup, s2_components_ready_dup, s3_components_ready_dup = dup_wire(Bool())
275
276  val s0_pc_dup = dup(WireInit(0.U.asTypeOf(UInt(VAddrBits.W))))
277  val s0_pc_reg_dup = s0_pc_dup.map(x => RegNext(x))
278  when (RegNext(RegNext(reset.asBool) && !reset.asBool)) {
279    s0_pc_reg_dup.map{case s0_pc => s0_pc := reset_vector}
280  }
281  val s1_pc = RegEnable(s0_pc_dup(0), s0_fire_dup(0))
282  val s2_pc = RegEnable(s1_pc, s1_fire_dup(0))
283  val s3_pc = RegEnable(s2_pc, s2_fire_dup(0))
284
285  val s0_folded_gh_dup = dup_wire(new AllFoldedHistories(foldedGHistInfos))
286  val s0_folded_gh_reg_dup = s0_folded_gh_dup.map(x => RegNext(x, init=0.U.asTypeOf(s0_folded_gh_dup(0))))
287  val s1_folded_gh_dup = RegEnable(s0_folded_gh_dup, 0.U.asTypeOf(s0_folded_gh_dup), s0_fire_dup(1))
288  val s2_folded_gh_dup = RegEnable(s1_folded_gh_dup, 0.U.asTypeOf(s0_folded_gh_dup), s1_fire_dup(1))
289  val s3_folded_gh_dup = RegEnable(s2_folded_gh_dup, 0.U.asTypeOf(s0_folded_gh_dup), s2_fire_dup(1))
290
291  val s0_last_br_num_oh_dup = dup_wire(UInt((numBr+1).W))
292  val s0_last_br_num_oh_reg_dup = s0_last_br_num_oh_dup.map(x => RegNext(x, init=0.U))
293  val s1_last_br_num_oh_dup = RegEnable(s0_last_br_num_oh_dup, 0.U.asTypeOf(s0_last_br_num_oh_dup), s0_fire_dup(1))
294  val s2_last_br_num_oh_dup = RegEnable(s1_last_br_num_oh_dup, 0.U.asTypeOf(s0_last_br_num_oh_dup), s1_fire_dup(1))
295  val s3_last_br_num_oh_dup = RegEnable(s2_last_br_num_oh_dup, 0.U.asTypeOf(s0_last_br_num_oh_dup), s2_fire_dup(1))
296
297  val s0_ahead_fh_oldest_bits_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
298  val s0_ahead_fh_oldest_bits_reg_dup = s0_ahead_fh_oldest_bits_dup.map(x => RegNext(x, init=0.U.asTypeOf(s0_ahead_fh_oldest_bits_dup(0))))
299  val s1_ahead_fh_oldest_bits_dup = RegEnable(s0_ahead_fh_oldest_bits_dup, 0.U.asTypeOf(s0_ahead_fh_oldest_bits_dup), s0_fire_dup(1))
300  val s2_ahead_fh_oldest_bits_dup = RegEnable(s1_ahead_fh_oldest_bits_dup, 0.U.asTypeOf(s0_ahead_fh_oldest_bits_dup), s1_fire_dup(1))
301  val s3_ahead_fh_oldest_bits_dup = RegEnable(s2_ahead_fh_oldest_bits_dup, 0.U.asTypeOf(s0_ahead_fh_oldest_bits_dup), s2_fire_dup(1))
302
303  val npcGen_dup         = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[UInt])
304  val foldedGhGen_dup    = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[AllFoldedHistories])
305  val ghistPtrGen_dup    = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[CGHPtr])
306  val lastBrNumOHGen_dup = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[UInt])
307  val aheadFhObGen_dup   = Seq.tabulate(numDup)(n => new PhyPriorityMuxGenerator[AllAheadFoldedHistoryOldestBits])
308
309  val ghvBitWriteGens = Seq.tabulate(HistoryLength)(n => new PhyPriorityMuxGenerator[Bool])
310  // val ghistGen = new PhyPriorityMuxGenerator[UInt]
311
312  val ghv = RegInit(0.U.asTypeOf(Vec(HistoryLength, Bool())))
313  val ghv_wire = WireInit(ghv)
314
315  val s0_ghist = WireInit(0.U.asTypeOf(UInt(HistoryLength.W)))
316
317
318  println(f"history buffer length ${HistoryLength}")
319  val ghv_write_datas = Wire(Vec(HistoryLength, Bool()))
320  val ghv_wens = Wire(Vec(HistoryLength, Bool()))
321
322  val s0_ghist_ptr_dup = dup_wire(new CGHPtr)
323  val s0_ghist_ptr_reg_dup = s0_ghist_ptr_dup.map(x => RegNext(x, init=0.U.asTypeOf(new CGHPtr)))
324  val s1_ghist_ptr_dup = RegEnable(s0_ghist_ptr_dup, 0.U.asTypeOf(s0_ghist_ptr_dup), s0_fire_dup(1))
325  val s2_ghist_ptr_dup = RegEnable(s1_ghist_ptr_dup, 0.U.asTypeOf(s0_ghist_ptr_dup), s1_fire_dup(1))
326  val s3_ghist_ptr_dup = RegEnable(s2_ghist_ptr_dup, 0.U.asTypeOf(s0_ghist_ptr_dup), s2_fire_dup(1))
327
328  def getHist(ptr: CGHPtr): UInt = (Cat(ghv_wire.asUInt, ghv_wire.asUInt) >> (ptr.value+1.U))(HistoryLength-1, 0)
329  s0_ghist := getHist(s0_ghist_ptr_dup(0))
330
331  val resp = predictors.io.out
332
333
334  val toFtq_fire = io.bpu_to_ftq.resp.valid && io.bpu_to_ftq.resp.ready
335
336  val s1_flush_dup, s2_flush_dup, s3_flush_dup = dup_wire(Bool())
337  val s2_redirect_dup, s3_redirect_dup = dup_wire(Bool())
338
339  // predictors.io := DontCare
340  predictors.io.in.valid := s0_fire_dup(0)
341  predictors.io.in.bits.s0_pc := s0_pc_dup
342  predictors.io.in.bits.ghist := s0_ghist
343  predictors.io.in.bits.folded_hist := s0_folded_gh_dup
344  predictors.io.in.bits.resp_in(0) := (0.U).asTypeOf(new BranchPredictionResp)
345  // predictors.io.in.bits.resp_in(0).s1.pc := s0_pc
346  // predictors.io.in.bits.toFtq_fire := toFtq_fire
347
348  // predictors.io.out.ready := io.bpu_to_ftq.resp.ready
349
350  val redirect_req = io.ftq_to_bpu.redirect
351  val do_redirect_dup = dup_seq(RegNext(redirect_req, init=0.U.asTypeOf(io.ftq_to_bpu.redirect)))
352
353  // Pipeline logic
354  s2_redirect_dup.map(_ := false.B)
355  s3_redirect_dup.map(_ := false.B)
356
357  s3_flush_dup.map(_ := redirect_req.valid) // flush when redirect comes
358  for (((s2_flush, s3_flush), s3_redirect) <- s2_flush_dup zip s3_flush_dup zip s3_redirect_dup)
359    s2_flush := s3_flush || s3_redirect
360  for (((s1_flush, s2_flush), s2_redirect) <- s1_flush_dup zip s2_flush_dup zip s2_redirect_dup)
361    s1_flush := s2_flush || s2_redirect
362
363
364  s1_components_ready_dup.map(_ := predictors.io.s1_ready)
365  for (((s1_ready, s1_fire), s1_valid) <- s1_ready_dup zip s1_fire_dup zip s1_valid_dup)
366    s1_ready := s1_fire || !s1_valid
367  for (((s0_fire, s1_components_ready), s1_ready) <- s0_fire_dup zip s1_components_ready_dup zip s1_ready_dup)
368    s0_fire := s1_components_ready && s1_ready
369  predictors.io.s0_fire := s0_fire_dup
370
371  s2_components_ready_dup.map(_ := predictors.io.s2_ready)
372  for (((s2_ready, s2_fire), s2_valid) <- s2_ready_dup zip s2_fire_dup zip s2_valid_dup)
373    s2_ready := s2_fire || !s2_valid
374  for ((((s1_fire, s2_components_ready), s2_ready), s1_valid) <- s1_fire_dup zip s2_components_ready_dup zip s2_ready_dup zip s1_valid_dup)
375    s1_fire := s1_valid && s2_components_ready && s2_ready && io.bpu_to_ftq.resp.ready
376
377  s3_components_ready_dup.map(_ := predictors.io.s3_ready)
378  for (((s3_ready, s3_fire), s3_valid) <- s3_ready_dup zip s3_fire_dup zip s3_valid_dup)
379    s3_ready := s3_fire || !s3_valid
380  for ((((s2_fire, s3_components_ready), s3_ready), s2_valid) <- s2_fire_dup zip s3_components_ready_dup zip s3_ready_dup zip s2_valid_dup)
381    s2_fire := s2_valid && s3_components_ready && s3_ready
382
383  for ((((s0_fire, s1_flush), s1_fire), s1_valid) <- s0_fire_dup zip s1_flush_dup zip s1_fire_dup zip s1_valid_dup) {
384    when (redirect_req.valid) { s1_valid := false.B }
385      .elsewhen(s0_fire)      { s1_valid := true.B  }
386      .elsewhen(s1_flush)     { s1_valid := false.B }
387      .elsewhen(s1_fire)      { s1_valid := false.B }
388  }
389  predictors.io.s1_fire := s1_fire_dup
390
391  s2_fire_dup := s2_valid_dup
392
393  for (((((s1_fire, s2_flush), s2_fire), s2_valid), s1_flush) <-
394    s1_fire_dup zip s2_flush_dup zip s2_fire_dup zip s2_valid_dup zip s1_flush_dup) {
395
396    when (s2_flush)      { s2_valid := false.B   }
397      .elsewhen(s1_fire) { s2_valid := !s1_flush }
398      .elsewhen(s2_fire) { s2_valid := false.B   }
399  }
400
401  predictors.io.s2_fire := s2_fire_dup
402  predictors.io.s2_redirect := s2_redirect_dup
403
404  s3_fire_dup := s3_valid_dup
405
406  for (((((s2_fire, s3_flush), s3_fire), s3_valid), s2_flush) <-
407    s2_fire_dup zip s3_flush_dup zip s3_fire_dup zip s3_valid_dup zip s2_flush_dup) {
408
409    when (s3_flush)      { s3_valid := false.B   }
410      .elsewhen(s2_fire) { s3_valid := !s2_flush }
411      .elsewhen(s3_fire) { s3_valid := false.B   }
412  }
413
414  predictors.io.s3_fire := s3_fire_dup
415  predictors.io.s3_redirect := s3_redirect_dup
416
417
418  io.bpu_to_ftq.resp.valid :=
419    s1_valid_dup(2) && s2_components_ready_dup(2) && s2_ready_dup(2) ||
420    s2_fire_dup(2) && s2_redirect_dup(2) ||
421    s3_fire_dup(2) && s3_redirect_dup(2)
422  io.bpu_to_ftq.resp.bits  := predictors.io.out
423  io.bpu_to_ftq.resp.bits.last_stage_spec_info.folded_hist := s3_folded_gh_dup(2)
424  io.bpu_to_ftq.resp.bits.last_stage_spec_info.histPtr     := s3_ghist_ptr_dup(2)
425  io.bpu_to_ftq.resp.bits.last_stage_spec_info.lastBrNumOH := s3_last_br_num_oh_dup(2)
426  io.bpu_to_ftq.resp.bits.last_stage_spec_info.afhob       := s3_ahead_fh_oldest_bits_dup(2)
427
428  val full_pred_diff = WireInit(false.B)
429  val full_pred_diff_stage = WireInit(0.U)
430  val full_pred_diff_offset = WireInit(0.U)
431  dontTouch(full_pred_diff)
432  dontTouch(full_pred_diff_stage)
433  dontTouch(full_pred_diff_offset)
434  for (i <- 0 until numDup - 1) {
435    when (io.bpu_to_ftq.resp.valid &&
436      ((io.bpu_to_ftq.resp.bits.s1.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s1.full_pred(i+1).asTypeOf(UInt()) && io.bpu_to_ftq.resp.bits.s1.full_pred(i).hit) ||
437          (io.bpu_to_ftq.resp.bits.s2.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s2.full_pred(i+1).asTypeOf(UInt()) && io.bpu_to_ftq.resp.bits.s2.full_pred(i).hit) ||
438          (io.bpu_to_ftq.resp.bits.s3.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s3.full_pred(i+1).asTypeOf(UInt()) && io.bpu_to_ftq.resp.bits.s3.full_pred(i).hit))) {
439      full_pred_diff := true.B
440      full_pred_diff_offset := i.U
441      when (io.bpu_to_ftq.resp.bits.s1.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s1.full_pred(i+1).asTypeOf(UInt())) {
442        full_pred_diff_stage := 1.U
443      } .elsewhen (io.bpu_to_ftq.resp.bits.s2.full_pred(i).asTypeOf(UInt()) =/= io.bpu_to_ftq.resp.bits.s2.full_pred(i+1).asTypeOf(UInt())) {
444        full_pred_diff_stage := 2.U
445      } .otherwise {
446        full_pred_diff_stage := 3.U
447      }
448    }
449  }
450  XSError(full_pred_diff, "Full prediction difference detected!")
451
452  npcGen_dup.zip(s0_pc_reg_dup).map{ case (gen, reg) =>
453    gen.register(true.B, reg, Some("stallPC"), 0)}
454  foldedGhGen_dup.zip(s0_folded_gh_reg_dup).map{ case (gen, reg) =>
455    gen.register(true.B, reg, Some("stallFGH"), 0)}
456  ghistPtrGen_dup.zip(s0_ghist_ptr_reg_dup).map{ case (gen, reg) =>
457    gen.register(true.B, reg, Some("stallGHPtr"), 0)}
458  lastBrNumOHGen_dup.zip(s0_last_br_num_oh_reg_dup).map{ case (gen, reg) =>
459    gen.register(true.B, reg, Some("stallBrNumOH"), 0)}
460  aheadFhObGen_dup.zip(s0_ahead_fh_oldest_bits_reg_dup).map{ case (gen, reg) =>
461    gen.register(true.B, reg, Some("stallAFHOB"), 0)}
462
463  // assign pred cycle for profiling
464  io.bpu_to_ftq.resp.bits.s1.full_pred.map(_.predCycle.map(_ := GTimer()))
465  io.bpu_to_ftq.resp.bits.s2.full_pred.map(_.predCycle.map(_ := GTimer()))
466  io.bpu_to_ftq.resp.bits.s3.full_pred.map(_.predCycle.map(_ := GTimer()))
467
468
469
470  // History manage
471  // s1
472  val s1_possible_predicted_ghist_ptrs_dup = s1_ghist_ptr_dup.map(ptr => (0 to numBr).map(ptr - _.U))
473  val s1_predicted_ghist_ptr_dup = s1_possible_predicted_ghist_ptrs_dup.zip(resp.s1.lastBrPosOH).map{ case (ptr, oh) => Mux1H(oh, ptr)}
474  val s1_possible_predicted_fhs_dup =
475    for (((((fgh, afh), br_num_oh), t), br_pos_oh) <-
476      s1_folded_gh_dup zip s1_ahead_fh_oldest_bits_dup zip s1_last_br_num_oh_dup zip resp.s1.brTaken zip resp.s1.lastBrPosOH)
477      yield (0 to numBr).map(i =>
478        fgh.update(afh, br_num_oh, i, t & br_pos_oh(i))
479      )
480  val s1_predicted_fh_dup = resp.s1.lastBrPosOH.zip(s1_possible_predicted_fhs_dup).map{ case (oh, fh) => Mux1H(oh, fh)}
481
482  val s1_ahead_fh_ob_src_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
483  s1_ahead_fh_ob_src_dup.zip(s1_ghist_ptr_dup).map{ case (src, ptr) => src.read(ghv, ptr)}
484
485  if (EnableGHistDiff) {
486    val s1_predicted_ghist = WireInit(getHist(s1_predicted_ghist_ptr_dup(0)).asTypeOf(Vec(HistoryLength, Bool())))
487    for (i <- 0 until numBr) {
488      when (resp.s1.shouldShiftVec(0)(i)) {
489        s1_predicted_ghist(i) := resp.s1.brTaken(0) && (i==0).B
490      }
491    }
492    when (s1_valid_dup(0)) {
493      s0_ghist := s1_predicted_ghist.asUInt
494    }
495  }
496
497  val s1_ghv_wens = (0 until HistoryLength).map(n =>
498    (0 until numBr).map(b => (s1_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s1.shouldShiftVec(0)(b) && s1_valid_dup(0)))
499  val s1_ghv_wdatas = (0 until HistoryLength).map(n =>
500    Mux1H(
501      (0 until numBr).map(b => (
502        (s1_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s1.shouldShiftVec(0)(b),
503        resp.s1.brTaken(0) && resp.s1.lastBrPosOH(0)(b+1)
504      ))
505    )
506  )
507
508
509  for (((npcGen, s1_valid), s1_target) <- npcGen_dup zip s1_valid_dup zip resp.s1.getTarget)
510    npcGen.register(s1_valid, s1_target, Some("s1_target"), 4)
511  for (((foldedGhGen, s1_valid), s1_predicted_fh) <- foldedGhGen_dup zip s1_valid_dup zip s1_predicted_fh_dup)
512    foldedGhGen.register(s1_valid, s1_predicted_fh, Some("s1_FGH"), 4)
513  for (((ghistPtrGen, s1_valid), s1_predicted_ghist_ptr) <- ghistPtrGen_dup zip s1_valid_dup zip s1_predicted_ghist_ptr_dup)
514    ghistPtrGen.register(s1_valid, s1_predicted_ghist_ptr, Some("s1_GHPtr"), 4)
515  for (((lastBrNumOHGen, s1_valid), s1_brPosOH) <- lastBrNumOHGen_dup zip s1_valid_dup zip resp.s1.lastBrPosOH.map(_.asUInt))
516    lastBrNumOHGen.register(s1_valid, s1_brPosOH, Some("s1_BrNumOH"), 4)
517  for (((aheadFhObGen, s1_valid), s1_ahead_fh_ob_src) <- aheadFhObGen_dup zip s1_valid_dup zip s1_ahead_fh_ob_src_dup)
518    aheadFhObGen.register(s1_valid, s1_ahead_fh_ob_src, Some("s1_AFHOB"), 4)
519  ghvBitWriteGens.zip(s1_ghv_wens).zipWithIndex.map{case ((b, w), i) =>
520    b.register(w.reduce(_||_), s1_ghv_wdatas(i), Some(s"s1_new_bit_$i"), 4)
521  }
522
523  class PreviousPredInfo extends Bundle {
524    val target = Vec(numDup, UInt(VAddrBits.W))
525    val lastBrPosOH = Vec(numDup, Vec(numBr+1, Bool()))
526    val taken = Vec(numDup, Bool())
527    val cfiIndex = Vec(numDup, UInt(log2Ceil(PredictWidth).W))
528  }
529
530  def preds_needs_redirect_vec_dup(x: PreviousPredInfo, y: BranchPredictionBundle) = {
531    val target_diff = x.target.zip(y.getTarget).map {case (t1, t2) => t1 =/= t2 }
532    val lastBrPosOH_diff = x.lastBrPosOH.zip(y.lastBrPosOH).map {case (oh1, oh2) => oh1.asUInt =/= oh2.asUInt}
533    val taken_diff = x.taken.zip(y.taken).map {case (t1, t2) => t1 =/= t2}
534    val takenOffset_diff = x.cfiIndex.zip(y.cfiIndex).zip(x.taken).zip(y.taken).map {case (((i1, i2), xt), yt) => xt && yt && i1 =/= i2.bits}
535    VecInit(
536      for ((((tgtd, lbpohd), tkd), tod) <-
537        target_diff zip lastBrPosOH_diff zip taken_diff zip takenOffset_diff)
538        yield VecInit(tgtd, lbpohd, tkd, tod)
539      // x.shouldShiftVec.asUInt =/= y.shouldShiftVec.asUInt,
540      // x.brTaken =/= y.brTaken
541    )
542  }
543
544  // s2
545  val s2_possible_predicted_ghist_ptrs_dup = s2_ghist_ptr_dup.map(ptr => (0 to numBr).map(ptr - _.U))
546  val s2_predicted_ghist_ptr_dup = s2_possible_predicted_ghist_ptrs_dup.zip(resp.s2.lastBrPosOH).map{ case (ptr, oh) => Mux1H(oh, ptr)}
547
548  val s2_possible_predicted_fhs_dup =
549    for ((((fgh, afh), br_num_oh), full_pred) <-
550      s2_folded_gh_dup zip s2_ahead_fh_oldest_bits_dup zip s2_last_br_num_oh_dup zip resp.s2.full_pred)
551      yield (0 to numBr).map(i =>
552        fgh.update(afh, br_num_oh, i, if (i > 0) full_pred.br_taken_mask(i-1) else false.B)
553      )
554  val s2_predicted_fh_dup = resp.s2.lastBrPosOH.zip(s2_possible_predicted_fhs_dup).map{ case (oh, fh) => Mux1H(oh, fh)}
555
556  val s2_ahead_fh_ob_src_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
557  s2_ahead_fh_ob_src_dup.zip(s2_ghist_ptr_dup).map{ case (src, ptr) => src.read(ghv, ptr)}
558
559  if (EnableGHistDiff) {
560    val s2_predicted_ghist = WireInit(getHist(s2_predicted_ghist_ptr_dup(0)).asTypeOf(Vec(HistoryLength, Bool())))
561    for (i <- 0 until numBr) {
562      when (resp.s2.shouldShiftVec(0)(i)) {
563        s2_predicted_ghist(i) := resp.s2.brTaken(0) && (i==0).B
564      }
565    }
566    when(s2_redirect_dup(0)) {
567      s0_ghist := s2_predicted_ghist.asUInt
568    }
569  }
570
571  val s2_ghv_wens = (0 until HistoryLength).map(n =>
572    (0 until numBr).map(b => (s2_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s2.shouldShiftVec(0)(b) && s2_redirect_dup(0)))
573  val s2_ghv_wdatas = (0 until HistoryLength).map(n =>
574    Mux1H(
575      (0 until numBr).map(b => (
576        (s2_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s2.shouldShiftVec(0)(b),
577        resp.s2.full_pred(0).real_br_taken_mask()(b)
578      ))
579    )
580  )
581
582  val s1_pred_info = Wire(new PreviousPredInfo)
583  s1_pred_info.target := resp.s1.getTarget
584  s1_pred_info.lastBrPosOH := resp.s1.lastBrPosOH
585  s1_pred_info.taken := resp.s1.taken
586  s1_pred_info.cfiIndex := resp.s1.cfiIndex.map{case x => x.bits}
587
588  val previous_s1_pred_info = RegEnable(s1_pred_info, 0.U.asTypeOf(new PreviousPredInfo), s1_fire_dup(0))
589
590  val s2_redirect_s1_last_pred_vec_dup = preds_needs_redirect_vec_dup(previous_s1_pred_info, resp.s2)
591
592  for (((s2_redirect, s2_fire), s2_redirect_s1_last_pred_vec) <- s2_redirect_dup zip s2_fire_dup zip s2_redirect_s1_last_pred_vec_dup)
593    s2_redirect := s2_fire && s2_redirect_s1_last_pred_vec.reduce(_||_)
594
595
596  for (((npcGen, s2_redirect), s2_target) <- npcGen_dup zip s2_redirect_dup zip resp.s2.getTarget)
597    npcGen.register(s2_redirect, s2_target, Some("s2_target"), 5)
598  for (((foldedGhGen, s2_redirect), s2_predicted_fh) <- foldedGhGen_dup zip s2_redirect_dup zip s2_predicted_fh_dup)
599    foldedGhGen.register(s2_redirect, s2_predicted_fh, Some("s2_FGH"), 5)
600  for (((ghistPtrGen, s2_redirect), s2_predicted_ghist_ptr) <- ghistPtrGen_dup zip s2_redirect_dup zip s2_predicted_ghist_ptr_dup)
601    ghistPtrGen.register(s2_redirect, s2_predicted_ghist_ptr, Some("s2_GHPtr"), 5)
602  for (((lastBrNumOHGen, s2_redirect), s2_brPosOH) <- lastBrNumOHGen_dup zip s2_redirect_dup zip resp.s2.lastBrPosOH.map(_.asUInt))
603    lastBrNumOHGen.register(s2_redirect, s2_brPosOH, Some("s2_BrNumOH"), 5)
604  for (((aheadFhObGen, s2_redirect), s2_ahead_fh_ob_src) <- aheadFhObGen_dup zip s2_redirect_dup zip s2_ahead_fh_ob_src_dup)
605    aheadFhObGen.register(s2_redirect, s2_ahead_fh_ob_src, Some("s2_AFHOB"), 5)
606  ghvBitWriteGens.zip(s2_ghv_wens).zipWithIndex.map{case ((b, w), i) =>
607    b.register(w.reduce(_||_), s2_ghv_wdatas(i), Some(s"s2_new_bit_$i"), 5)
608  }
609
610  XSPerfAccumulate("s2_redirect_because_target_diff", s2_fire_dup(0) && s2_redirect_s1_last_pred_vec_dup(0)(0))
611  XSPerfAccumulate("s2_redirect_because_branch_num_diff", s2_fire_dup(0) && s2_redirect_s1_last_pred_vec_dup(0)(1))
612  XSPerfAccumulate("s2_redirect_because_direction_diff", s2_fire_dup(0) && s2_redirect_s1_last_pred_vec_dup(0)(2))
613  XSPerfAccumulate("s2_redirect_because_cfi_idx_diff", s2_fire_dup(0) && s2_redirect_s1_last_pred_vec_dup(0)(3))
614  // XSPerfAccumulate("s2_redirect_because_shouldShiftVec_diff", s2_fire && s2_redirect_s1_last_pred_vec(4))
615  // XSPerfAccumulate("s2_redirect_because_brTaken_diff", s2_fire && s2_redirect_s1_last_pred_vec(5))
616  XSPerfAccumulate("s2_redirect_because_fallThroughError", s2_fire_dup(0) && resp.s2.fallThruError(0))
617
618  XSPerfAccumulate("s2_redirect_when_taken", s2_redirect_dup(0) && resp.s2.taken(0) && resp.s2.full_pred(0).hit)
619  XSPerfAccumulate("s2_redirect_when_not_taken", s2_redirect_dup(0) && !resp.s2.taken(0) && resp.s2.full_pred(0).hit)
620  XSPerfAccumulate("s2_redirect_when_not_hit", s2_redirect_dup(0) && !resp.s2.full_pred(0).hit)
621
622
623  // s3
624  val s3_possible_predicted_ghist_ptrs_dup = s3_ghist_ptr_dup.map(ptr => (0 to numBr).map(ptr - _.U))
625  val s3_predicted_ghist_ptr_dup = s3_possible_predicted_ghist_ptrs_dup.zip(resp.s3.lastBrPosOH).map{ case (ptr, oh) => Mux1H(oh, ptr)}
626
627  val s3_possible_predicted_fhs_dup =
628    for ((((fgh, afh), br_num_oh), full_pred) <-
629      s3_folded_gh_dup zip s3_ahead_fh_oldest_bits_dup zip s3_last_br_num_oh_dup zip resp.s3.full_pred)
630      yield (0 to numBr).map(i =>
631        fgh.update(afh, br_num_oh, i, if (i > 0) full_pred.br_taken_mask(i-1) else false.B)
632      )
633  val s3_predicted_fh_dup = resp.s3.lastBrPosOH.zip(s3_possible_predicted_fhs_dup).map{ case (oh, fh) => Mux1H(oh, fh)}
634
635  val s3_ahead_fh_ob_src_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
636  s3_ahead_fh_ob_src_dup.zip(s3_ghist_ptr_dup).map{ case (src, ptr) => src.read(ghv, ptr)}
637
638  if (EnableGHistDiff) {
639    val s3_predicted_ghist = WireInit(getHist(s3_predicted_ghist_ptr_dup(0)).asTypeOf(Vec(HistoryLength, Bool())))
640    for (i <- 0 until numBr) {
641      when (resp.s3.shouldShiftVec(0)(i)) {
642        s3_predicted_ghist(i) := resp.s3.brTaken(0) && (i==0).B
643      }
644    }
645    when(s3_redirect_dup(0)) {
646      s0_ghist := s3_predicted_ghist.asUInt
647    }
648  }
649
650  val s3_ghv_wens = (0 until HistoryLength).map(n =>
651    (0 until numBr).map(b => (s3_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s3.shouldShiftVec(0)(b) && s3_redirect_dup(0)))
652  val s3_ghv_wdatas = (0 until HistoryLength).map(n =>
653    Mux1H(
654      (0 until numBr).map(b => (
655        (s3_ghist_ptr_dup(0)).value === (CGHPtr(false.B, n.U) + b.U).value && resp.s3.shouldShiftVec(0)(b),
656        resp.s3.full_pred(0).real_br_taken_mask()(b)
657      ))
658    )
659  )
660
661  val previous_s2_pred = RegEnable(resp.s2, 0.U.asTypeOf(resp.s2), s2_fire_dup(0))
662
663  val s3_redirect_on_br_taken_dup = resp.s3.full_pred.zip(previous_s2_pred.full_pred).map {case (fp1, fp2) => fp1.real_br_taken_mask().asUInt =/= fp2.real_br_taken_mask().asUInt}
664  val s3_both_first_taken_dup = resp.s3.full_pred.zip(previous_s2_pred.full_pred).map {case (fp1, fp2) => fp1.real_br_taken_mask()(0) && fp2.real_br_taken_mask()(0)}
665  val s3_redirect_on_target_dup = resp.s3.getTarget.zip(previous_s2_pred.getTarget).map {case (t1, t2) => t1 =/= t2}
666  val s3_redirect_on_jalr_target_dup = resp.s3.full_pred.zip(previous_s2_pred.full_pred).map {case (fp1, fp2) => fp1.hit_taken_on_jalr && fp1.jalr_target =/= fp2.jalr_target}
667  val s3_redirect_on_fall_thru_error_dup = resp.s3.fallThruError
668
669  for ((((((s3_redirect, s3_fire), s3_redirect_on_br_taken), s3_redirect_on_target), s3_redirect_on_fall_thru_error), s3_both_first_taken) <-
670    s3_redirect_dup zip s3_fire_dup zip s3_redirect_on_br_taken_dup zip s3_redirect_on_target_dup zip s3_redirect_on_fall_thru_error_dup zip s3_both_first_taken_dup) {
671
672    s3_redirect := s3_fire && (
673      (s3_redirect_on_br_taken && !s3_both_first_taken) || s3_redirect_on_target || s3_redirect_on_fall_thru_error
674    )
675  }
676
677  XSPerfAccumulate(f"s3_redirect_on_br_taken", s3_fire_dup(0) && s3_redirect_on_br_taken_dup(0))
678  XSPerfAccumulate(f"s3_redirect_on_jalr_target", s3_fire_dup(0) && s3_redirect_on_jalr_target_dup(0))
679  XSPerfAccumulate(f"s3_redirect_on_others", s3_redirect_dup(0) && !(s3_redirect_on_br_taken_dup(0) || s3_redirect_on_jalr_target_dup(0)))
680
681  for (((npcGen, s3_redirect), s3_target) <- npcGen_dup zip s3_redirect_dup zip resp.s3.getTarget)
682    npcGen.register(s3_redirect, s3_target, Some("s3_target"), 3)
683  for (((foldedGhGen, s3_redirect), s3_predicted_fh) <- foldedGhGen_dup zip s3_redirect_dup zip s3_predicted_fh_dup)
684    foldedGhGen.register(s3_redirect, s3_predicted_fh, Some("s3_FGH"), 3)
685  for (((ghistPtrGen, s3_redirect), s3_predicted_ghist_ptr) <- ghistPtrGen_dup zip s3_redirect_dup zip s3_predicted_ghist_ptr_dup)
686    ghistPtrGen.register(s3_redirect, s3_predicted_ghist_ptr, Some("s3_GHPtr"), 3)
687  for (((lastBrNumOHGen, s3_redirect), s3_brPosOH) <- lastBrNumOHGen_dup zip s3_redirect_dup zip resp.s3.lastBrPosOH.map(_.asUInt))
688    lastBrNumOHGen.register(s3_redirect, s3_brPosOH, Some("s3_BrNumOH"), 3)
689  for (((aheadFhObGen, s3_redirect), s3_ahead_fh_ob_src) <- aheadFhObGen_dup zip s3_redirect_dup zip s3_ahead_fh_ob_src_dup)
690    aheadFhObGen.register(s3_redirect, s3_ahead_fh_ob_src, Some("s3_AFHOB"), 3)
691  ghvBitWriteGens.zip(s3_ghv_wens).zipWithIndex.map{case ((b, w), i) =>
692    b.register(w.reduce(_||_), s3_ghv_wdatas(i), Some(s"s3_new_bit_$i"), 3)
693  }
694
695  // Send signal tell Ftq override
696  val s2_ftq_idx = RegEnable(io.ftq_to_bpu.enq_ptr, s1_fire_dup(0))
697  val s3_ftq_idx = RegEnable(s2_ftq_idx, s2_fire_dup(0))
698
699  for (((to_ftq_s1_valid, s1_fire), s1_flush) <- io.bpu_to_ftq.resp.bits.s1.valid zip s1_fire_dup zip s1_flush_dup) {
700    to_ftq_s1_valid := s1_fire && !s1_flush
701  }
702  io.bpu_to_ftq.resp.bits.s1.hasRedirect.map(_ := false.B)
703  io.bpu_to_ftq.resp.bits.s1.ftq_idx := DontCare
704  for (((to_ftq_s2_valid, s2_fire), s2_flush) <- io.bpu_to_ftq.resp.bits.s2.valid zip s2_fire_dup zip s2_flush_dup) {
705    to_ftq_s2_valid := s2_fire && !s2_flush
706  }
707  io.bpu_to_ftq.resp.bits.s2.hasRedirect.zip(s2_redirect_dup).map {case (hr, r) => hr := r}
708  io.bpu_to_ftq.resp.bits.s2.ftq_idx := s2_ftq_idx
709  for (((to_ftq_s3_valid, s3_fire), s3_flush) <- io.bpu_to_ftq.resp.bits.s3.valid zip s3_fire_dup zip s3_flush_dup) {
710    to_ftq_s3_valid := s3_fire && !s3_flush
711  }
712  io.bpu_to_ftq.resp.bits.s3.hasRedirect.zip(s3_redirect_dup).map {case (hr, r) => hr := r}
713  io.bpu_to_ftq.resp.bits.s3.ftq_idx := s3_ftq_idx
714
715  predictors.io.update := RegNext(io.ftq_to_bpu.update)
716  predictors.io.update.bits.ghist := RegNext(getHist(io.ftq_to_bpu.update.bits.spec_info.histPtr))
717
718  val redirect_dup = do_redirect_dup.map(_.bits)
719  predictors.io.redirect := do_redirect_dup(0)
720
721  // Redirect logic
722  val shift_dup = redirect_dup.map(_.cfiUpdate.shift)
723  val addIntoHist_dup = redirect_dup.map(_.cfiUpdate.addIntoHist)
724  // TODO: remove these below
725  val shouldShiftVec_dup = shift_dup.map(shift => Mux(shift === 0.U, VecInit(0.U((1 << (log2Ceil(numBr) + 1)).W).asBools), VecInit((LowerMask(1.U << (shift-1.U))).asBools)))
726  // TODO end
727  val afhob_dup = redirect_dup.map(_.cfiUpdate.afhob)
728  val lastBrNumOH_dup = redirect_dup.map(_.cfiUpdate.lastBrNumOH)
729
730
731  val isBr_dup = redirect_dup.map(_.cfiUpdate.pd.isBr)
732  val taken_dup = redirect_dup.map(_.cfiUpdate.taken)
733  val real_br_taken_mask_dup =
734    for (((shift, taken), addIntoHist) <- shift_dup zip taken_dup zip addIntoHist_dup)
735      yield (0 until numBr).map(i => shift === (i+1).U && taken && addIntoHist )
736
737  val oldPtr_dup = redirect_dup.map(_.cfiUpdate.histPtr)
738  val oldFh_dup = redirect_dup.map(_.cfiUpdate.folded_hist)
739  val updated_ptr_dup = oldPtr_dup.zip(shift_dup).map {case (oldPtr, shift) => oldPtr - shift}
740  val updated_fh_dup =
741    for ((((((oldFh, afhob), lastBrNumOH), taken), addIntoHist), shift) <-
742      oldFh_dup zip afhob_dup zip lastBrNumOH_dup zip taken_dup zip addIntoHist_dup zip shift_dup)
743    yield VecInit((0 to numBr).map(i => oldFh.update(afhob, lastBrNumOH, i, taken && addIntoHist)))(shift)
744  val thisBrNumOH_dup = shift_dup.map(shift => UIntToOH(shift, numBr+1))
745  val thisAheadFhOb_dup = dup_wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
746  thisAheadFhOb_dup.zip(oldPtr_dup).map {case (afhob, oldPtr) => afhob.read(ghv, oldPtr)}
747  val redirect_ghv_wens = (0 until HistoryLength).map(n =>
748    (0 until numBr).map(b => oldPtr_dup(0).value === (CGHPtr(false.B, n.U) + b.U).value && shouldShiftVec_dup(0)(b) && do_redirect_dup(0).valid))
749  val redirect_ghv_wdatas = (0 until HistoryLength).map(n =>
750    Mux1H(
751      (0 until numBr).map(b => oldPtr_dup(0).value === (CGHPtr(false.B, n.U) + b.U).value && shouldShiftVec_dup(0)(b)),
752      real_br_taken_mask_dup(0)
753    )
754  )
755
756  if (EnableGHistDiff) {
757    val updated_ghist = WireInit(getHist(updated_ptr_dup(0)).asTypeOf(Vec(HistoryLength, Bool())))
758    for (i <- 0 until numBr) {
759      when (shift_dup(0) >= (i+1).U) {
760        updated_ghist(i) := taken_dup(0) && addIntoHist_dup(0) && (i==0).B
761      }
762    }
763    when(do_redirect_dup(0).valid) {
764      s0_ghist := updated_ghist.asUInt
765    }
766  }
767
768  // Commit time history checker
769  if (EnableCommitGHistDiff) {
770    val commitGHist = RegInit(0.U.asTypeOf(Vec(HistoryLength, Bool())))
771    val commitGHistPtr = RegInit(0.U.asTypeOf(new CGHPtr))
772    def getCommitHist(ptr: CGHPtr): UInt =
773      (Cat(commitGHist.asUInt, commitGHist.asUInt) >> (ptr.value+1.U))(HistoryLength-1, 0)
774
775    val updateValid        : Bool      = io.ftq_to_bpu.update.valid
776    val branchValidMask    : UInt      = io.ftq_to_bpu.update.bits.ftb_entry.brValids.asUInt
777    val branchCommittedMask: Vec[Bool] = io.ftq_to_bpu.update.bits.br_committed
778    val misPredictMask     : UInt      = io.ftq_to_bpu.update.bits.mispred_mask.asUInt
779    val takenMask          : UInt      =
780      io.ftq_to_bpu.update.bits.br_taken_mask.asUInt |
781        io.ftq_to_bpu.update.bits.ftb_entry.always_taken.asUInt // Always taken branch is recorded in history
782    val takenIdx       : UInt = (PriorityEncoder(takenMask) + 1.U((log2Ceil(numBr)+1).W)).asUInt
783    val misPredictIdx  : UInt = (PriorityEncoder(misPredictMask) + 1.U((log2Ceil(numBr)+1).W)).asUInt
784    val shouldShiftMask: UInt = Mux(takenMask.orR,
785        LowerMask(takenIdx).asUInt,
786        ((1 << numBr) - 1).asUInt) &
787      Mux(misPredictMask.orR,
788        LowerMask(misPredictIdx).asUInt,
789        ((1 << numBr) - 1).asUInt) &
790      branchCommittedMask.asUInt
791    val updateShift    : UInt   =
792      Mux(updateValid && branchValidMask.orR, PopCount(branchValidMask & shouldShiftMask), 0.U)
793    dontTouch(updateShift)
794    dontTouch(commitGHist)
795    dontTouch(commitGHistPtr)
796    dontTouch(takenMask)
797    dontTouch(branchValidMask)
798    dontTouch(branchCommittedMask)
799
800    // Maintain the commitGHist
801    for (i <- 0 until numBr) {
802      when(updateShift >= (i + 1).U) {
803        val ptr: CGHPtr = commitGHistPtr - i.asUInt
804        commitGHist(ptr.value) := takenMask(i)
805      }
806    }
807    when(updateValid) {
808      commitGHistPtr := commitGHistPtr - updateShift
809    }
810
811    // Calculate true history using Parallel XOR
812    def computeFoldedHist(hist: UInt, compLen: Int)(histLen: Int): UInt = {
813      if (histLen > 0) {
814        val nChunks     = (histLen + compLen - 1) / compLen
815        val hist_chunks = (0 until nChunks) map { i =>
816          hist(min((i + 1) * compLen, histLen) - 1, i * compLen)
817        }
818        ParallelXOR(hist_chunks)
819      }
820      else 0.U
821    }
822    // Do differential
823    val predictFHistAll: AllFoldedHistories = io.ftq_to_bpu.update.bits.spec_info.folded_hist
824    TageTableInfos.map {
825      case (nRows, histLen, _) => {
826        val nRowsPerBr = nRows / numBr
827        val commitTrueHist: UInt = computeFoldedHist(getCommitHist(commitGHistPtr), log2Ceil(nRowsPerBr))(histLen)
828        val predictFHist         : UInt = predictFHistAll.
829          getHistWithInfo((histLen, min(histLen, log2Ceil(nRowsPerBr)))).folded_hist
830        XSWarn(updateValid && predictFHist =/= commitTrueHist,
831          p"predict time ghist: ${predictFHist} is different from commit time: ${commitTrueHist}\n")
832      }
833    }
834  }
835
836
837  // val updatedGh = oldGh.update(shift, taken && addIntoHist)
838  for ((npcGen, do_redirect) <- npcGen_dup zip do_redirect_dup)
839    npcGen.register(do_redirect.valid, do_redirect.bits.cfiUpdate.target, Some("redirect_target"), 2)
840  for (((foldedGhGen, do_redirect), updated_fh) <- foldedGhGen_dup zip do_redirect_dup zip updated_fh_dup)
841    foldedGhGen.register(do_redirect.valid, updated_fh, Some("redirect_FGHT"), 2)
842  for (((ghistPtrGen, do_redirect), updated_ptr) <- ghistPtrGen_dup zip do_redirect_dup zip updated_ptr_dup)
843    ghistPtrGen.register(do_redirect.valid, updated_ptr, Some("redirect_GHPtr"), 2)
844  for (((lastBrNumOHGen, do_redirect), thisBrNumOH) <- lastBrNumOHGen_dup zip do_redirect_dup zip thisBrNumOH_dup)
845    lastBrNumOHGen.register(do_redirect.valid, thisBrNumOH, Some("redirect_BrNumOH"), 2)
846  for (((aheadFhObGen, do_redirect), thisAheadFhOb) <- aheadFhObGen_dup zip do_redirect_dup zip thisAheadFhOb_dup)
847    aheadFhObGen.register(do_redirect.valid, thisAheadFhOb, Some("redirect_AFHOB"), 2)
848  ghvBitWriteGens.zip(redirect_ghv_wens).zipWithIndex.map{case ((b, w), i) =>
849    b.register(w.reduce(_||_), redirect_ghv_wdatas(i), Some(s"redirect_new_bit_$i"), 2)
850  }
851  // no need to assign s0_last_pred
852
853  // val need_reset = RegNext(reset.asBool) && !reset.asBool
854
855  // Reset
856  // npcGen.register(need_reset, resetVector.U, Some("reset_pc"), 1)
857  // foldedGhGen.register(need_reset, 0.U.asTypeOf(s0_folded_gh), Some("reset_FGH"), 1)
858  // ghistPtrGen.register(need_reset, 0.U.asTypeOf(new CGHPtr), Some("reset_GHPtr"), 1)
859
860  s0_pc_dup.zip(npcGen_dup).map {case (s0_pc, npcGen) => s0_pc := npcGen()}
861  s0_folded_gh_dup.zip(foldedGhGen_dup).map {case (s0_folded_gh, foldedGhGen) => s0_folded_gh := foldedGhGen()}
862  s0_ghist_ptr_dup.zip(ghistPtrGen_dup).map {case (s0_ghist_ptr, ghistPtrGen) => s0_ghist_ptr := ghistPtrGen()}
863  s0_ahead_fh_oldest_bits_dup.zip(aheadFhObGen_dup).map {case (s0_ahead_fh_oldest_bits, aheadFhObGen) =>
864    s0_ahead_fh_oldest_bits := aheadFhObGen()}
865  s0_last_br_num_oh_dup.zip(lastBrNumOHGen_dup).map {case (s0_last_br_num_oh, lastBrNumOHGen) =>
866    s0_last_br_num_oh := lastBrNumOHGen()}
867  (ghv_write_datas zip ghvBitWriteGens).map{case (wd, d) => wd := d()}
868  for (i <- 0 until HistoryLength) {
869    ghv_wens(i) := Seq(s1_ghv_wens, s2_ghv_wens, s3_ghv_wens, redirect_ghv_wens).map(_(i).reduce(_||_)).reduce(_||_)
870    when (ghv_wens(i)) {
871      ghv(i) := ghv_write_datas(i)
872    }
873  }
874
875  // TODO: signals for memVio and other Redirects
876  controlRedirectBubble := do_redirect_dup(0).valid && do_redirect_dup(0).bits.ControlRedirectBubble
877  ControlBTBMissBubble := do_redirect_dup(0).bits.ControlBTBMissBubble
878  TAGEMissBubble := do_redirect_dup(0).bits.TAGEMissBubble
879  SCMissBubble := do_redirect_dup(0).bits.SCMissBubble
880  ITTAGEMissBubble := do_redirect_dup(0).bits.ITTAGEMissBubble
881  RASMissBubble := do_redirect_dup(0).bits.RASMissBubble
882
883  memVioRedirectBubble := do_redirect_dup(0).valid && do_redirect_dup(0).bits.MemVioRedirectBubble
884  otherRedirectBubble := do_redirect_dup(0).valid && do_redirect_dup(0).bits.OtherRedirectBubble
885  btbMissBubble := do_redirect_dup(0).valid && do_redirect_dup(0).bits.BTBMissBubble
886  overrideBubble(0) := s2_redirect_dup(0)
887  overrideBubble(1) := s3_redirect_dup(0)
888  ftqUpdateBubble(0) := !s1_components_ready_dup(0)
889  ftqUpdateBubble(1) := !s2_components_ready_dup(0)
890  ftqUpdateBubble(2) := !s3_components_ready_dup(0)
891  ftqFullStall := !io.bpu_to_ftq.resp.ready
892  io.bpu_to_ftq.resp.bits.topdown_info := topdown_stages(numOfStage - 1)
893
894  // topdown handling logic here
895  when (controlRedirectBubble) {
896    /*
897    for (i <- 0 until numOfStage)
898      topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
899    io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
900    */
901    when (ControlBTBMissBubble) {
902      for (i <- 0 until numOfStage)
903        topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
904      io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
905    } .elsewhen (TAGEMissBubble) {
906      for (i <- 0 until numOfStage)
907        topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B
908      io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
909    } .elsewhen (SCMissBubble) {
910      for (i <- 0 until numOfStage)
911        topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B
912      io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
913    } .elsewhen (ITTAGEMissBubble) {
914      for (i <- 0 until numOfStage)
915        topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
916      io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
917    } .elsewhen (RASMissBubble) {
918      for (i <- 0 until numOfStage)
919        topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B
920      io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
921    }
922  }
923  when (memVioRedirectBubble) {
924    for (i <- 0 until numOfStage)
925      topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
926    io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
927  }
928  when (otherRedirectBubble) {
929    for (i <- 0 until numOfStage)
930      topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
931    io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
932  }
933  when (btbMissBubble) {
934    for (i <- 0 until numOfStage)
935      topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
936    io.bpu_to_ftq.resp.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
937  }
938
939  for (i <- 0 until numOfStage) {
940    if (i < numOfStage - overrideStage) {
941      when (overrideBubble(i)) {
942        for (j <- 0 to i)
943          topdown_stages(j).reasons(TopDownCounters.OverrideBubble.id) := true.B
944      }
945    }
946    if (i < numOfStage - ftqUpdateStage) {
947      when (ftqUpdateBubble(i)) {
948        topdown_stages(i).reasons(TopDownCounters.FtqUpdateBubble.id) := true.B
949      }
950    }
951  }
952  when (ftqFullStall) {
953    topdown_stages(0).reasons(TopDownCounters.FtqFullStall.id) := true.B
954  }
955
956  XSError(isBefore(redirect_dup(0).cfiUpdate.histPtr, s3_ghist_ptr_dup(0)) && do_redirect_dup(0).valid,
957    p"s3_ghist_ptr ${s3_ghist_ptr_dup(0)} exceeds redirect histPtr ${redirect_dup(0).cfiUpdate.histPtr}\n")
958  XSError(isBefore(redirect_dup(0).cfiUpdate.histPtr, s2_ghist_ptr_dup(0)) && do_redirect_dup(0).valid,
959    p"s2_ghist_ptr ${s2_ghist_ptr_dup(0)} exceeds redirect histPtr ${redirect_dup(0).cfiUpdate.histPtr}\n")
960  XSError(isBefore(redirect_dup(0).cfiUpdate.histPtr, s1_ghist_ptr_dup(0)) && do_redirect_dup(0).valid,
961    p"s1_ghist_ptr ${s1_ghist_ptr_dup(0)} exceeds redirect histPtr ${redirect_dup(0).cfiUpdate.histPtr}\n")
962
963  XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n")
964  XSDebug(io.ftq_to_bpu.update.valid, p"Update from ftq\n")
965  XSDebug(io.ftq_to_bpu.redirect.valid, p"Redirect from ftq\n")
966
967  XSDebug("[BP0]                 fire=%d                      pc=%x\n", s0_fire_dup(0), s0_pc_dup(0))
968  XSDebug("[BP1] v=%d r=%d cr=%d fire=%d             flush=%d pc=%x\n",
969    s1_valid_dup(0), s1_ready_dup(0), s1_components_ready_dup(0), s1_fire_dup(0), s1_flush_dup(0), s1_pc)
970  XSDebug("[BP2] v=%d r=%d cr=%d fire=%d redirect=%d flush=%d pc=%x\n",
971    s2_valid_dup(0), s2_ready_dup(0), s2_components_ready_dup(0), s2_fire_dup(0), s2_redirect_dup(0), s2_flush_dup(0), s2_pc)
972  XSDebug("[BP3] v=%d r=%d cr=%d fire=%d redirect=%d flush=%d pc=%x\n",
973    s3_valid_dup(0), s3_ready_dup(0), s3_components_ready_dup(0), s3_fire_dup(0), s3_redirect_dup(0), s3_flush_dup(0), s3_pc)
974  XSDebug("[FTQ] ready=%d\n", io.bpu_to_ftq.resp.ready)
975  XSDebug("resp.s1.target=%x\n", resp.s1.getTarget(0))
976  XSDebug("resp.s2.target=%x\n", resp.s2.getTarget(0))
977  // XSDebug("s0_ghist: %b\n", s0_ghist.predHist)
978  // XSDebug("s1_ghist: %b\n", s1_ghist.predHist)
979  // XSDebug("s2_ghist: %b\n", s2_ghist.predHist)
980  // XSDebug("s2_predicted_ghist: %b\n", s2_predicted_ghist.predHist)
981  XSDebug(p"s0_ghist_ptr: ${s0_ghist_ptr_dup(0)}\n")
982  XSDebug(p"s1_ghist_ptr: ${s1_ghist_ptr_dup(0)}\n")
983  XSDebug(p"s2_ghist_ptr: ${s2_ghist_ptr_dup(0)}\n")
984  XSDebug(p"s3_ghist_ptr: ${s3_ghist_ptr_dup(0)}\n")
985
986  io.ftq_to_bpu.update.bits.display(io.ftq_to_bpu.update.valid)
987  io.ftq_to_bpu.redirect.bits.display(io.ftq_to_bpu.redirect.valid)
988
989
990  XSPerfAccumulate("s2_redirect", s2_redirect_dup(0))
991  XSPerfAccumulate("s3_redirect", s3_redirect_dup(0))
992  XSPerfAccumulate("s1_not_valid", !s1_valid_dup(0))
993
994  val perfEvents = predictors.asInstanceOf[Composer].getPerfEvents
995  generatePerfEvent()
996}
997