xref: /XiangShan/src/main/scala/xiangshan/frontend/BPU.scala (revision 53c7ab8b2e79de0fa70909ea81a51720f666aaeb)
1package xiangshan.frontend
2
3import chisel3._
4import chisel3.util._
5import utils._
6import xiangshan._
7import xiangshan.backend.ALUOpType
8import xiangshan.backend.JumpOpType
9import chisel3.experimental.chiselName
10
11trait HasBPUParameter extends HasXSParameter {
12  val BPUDebug = true && !env.FPGAPlatform
13  val EnableCFICommitLog = true
14  val EnbaleCFIPredLog = true
15  val EnableBPUTimeRecord = (EnableCFICommitLog || EnbaleCFIPredLog) && !env.FPGAPlatform
16  val EnableCommit = false
17}
18
19class TableAddr(val idxBits: Int, val banks: Int) extends XSBundle with HasIFUConst {
20  def tagBits = VAddrBits - idxBits - instOffsetBits
21
22  val tag = UInt(tagBits.W)
23  val idx = UInt(idxBits.W)
24  val offset = UInt(instOffsetBits.W)
25
26  def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this)
27  def getTag(x: UInt) = fromUInt(x).tag
28  def getIdx(x: UInt) = fromUInt(x).idx
29  def getBank(x: UInt) = getIdx(x)(log2Up(banks) - 1, 0)
30  def getBankIdx(x: UInt) = getIdx(x)(idxBits - 1, log2Up(banks))
31}
32
33class PredictorResponse extends XSBundle {
34  class UbtbResp extends XSBundle {
35  // the valid bits indicates whether a target is hit
36    val targets = Vec(PredictWidth, UInt(VAddrBits.W))
37    val hits = Vec(PredictWidth, Bool())
38    val takens = Vec(PredictWidth, Bool())
39    val brMask = Vec(PredictWidth, Bool())
40    val is_RVC = Vec(PredictWidth, Bool())
41  }
42  class BtbResp extends XSBundle {
43  // the valid bits indicates whether a target is hit
44    val targets = Vec(PredictWidth, UInt(VAddrBits.W))
45    val hits = Vec(PredictWidth, Bool())
46    val isBrs = Vec(PredictWidth, Bool())
47    val isRVC = Vec(PredictWidth, Bool())
48  }
49  class BimResp extends XSBundle {
50    val ctrs = Vec(PredictWidth, UInt(2.W))
51  }
52  class TageResp extends XSBundle {
53  // the valid bits indicates whether a prediction is hit
54    val takens = Vec(PredictWidth, Bool())
55    val hits = Vec(PredictWidth, Bool())
56  }
57  class LoopResp extends XSBundle {
58    val exit = Vec(PredictWidth, Bool())
59  }
60
61  val ubtb = new UbtbResp
62  val btb = new BtbResp
63  val bim = new BimResp
64  val tage = new TageResp
65  val loop = new LoopResp
66}
67
68trait PredictorUtils {
69  // circular shifting
70  def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = {
71    val res = Wire(UInt(len.W))
72    val higher = source << shamt
73    val lower = source >> (len.U - shamt)
74    res := higher | lower
75    res
76  }
77
78  def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = {
79    val res = Wire(UInt(len.W))
80    val higher = source << (len.U - shamt)
81    val lower = source >> shamt
82    res := higher | lower
83    res
84  }
85
86  // To be verified
87  def satUpdate(old: UInt, len: Int, taken: Bool): UInt = {
88    val oldSatTaken = old === ((1 << len)-1).U
89    val oldSatNotTaken = old === 0.U
90    Mux(oldSatTaken && taken, ((1 << len)-1).U,
91      Mux(oldSatNotTaken && !taken, 0.U,
92        Mux(taken, old + 1.U, old - 1.U)))
93  }
94
95  def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = {
96    val oldSatTaken = old === ((1 << (len-1))-1).S
97    val oldSatNotTaken = old === (-(1 << (len-1))).S
98    Mux(oldSatTaken && taken, ((1 << (len-1))-1).S,
99      Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S,
100        Mux(taken, old + 1.S, old - 1.S)))
101  }
102}
103
104trait HasIFUFire { this: MultiIOModule =>
105  val fires = IO(Input(Vec(4, Bool())))
106  val s1_fire  = fires(0)
107  val s2_fire  = fires(1)
108  val s3_fire  = fires(2)
109  val out_fire = fires(3)
110}
111abstract class BasePredictor extends XSModule
112  with HasBPUParameter with HasIFUConst with PredictorUtils
113  with HasIFUFire {
114  val metaLen = 0
115
116  // An implementation MUST extend the IO bundle with a response
117  // and the special input from other predictors, as well as
118  // the metas to store in BRQ
119  abstract class Resp extends XSBundle {}
120  abstract class FromOthers extends XSBundle {}
121  abstract class Meta extends XSBundle {}
122
123  class DefaultBasePredictorIO extends XSBundle {
124    val pc = Flipped(ValidIO(UInt(VAddrBits.W)))
125    val hist = Input(UInt(HistoryLength.W))
126    val inMask = Input(UInt(PredictWidth.W))
127    val update = Flipped(ValidIO(new FtqEntry))
128  }
129
130  val io = new DefaultBasePredictorIO
131  val debug = true
132}
133
134class BrInfo extends XSBundle {
135  val metas = Vec(PredictWidth, new BpuMeta)
136  val rasSp = UInt(log2Ceil(RasSize).W)
137  val rasTop = new RASEntry
138  val specCnt = Vec(PredictWidth, UInt(10.W))
139}
140class BPUStageIO extends XSBundle {
141  val pc = UInt(VAddrBits.W)
142  val mask = UInt(PredictWidth.W)
143  val resp = new PredictorResponse
144  val brInfo = new BrInfo
145}
146
147
148abstract class BPUStage extends XSModule with HasBPUParameter
149  with HasIFUConst with HasIFUFire {
150  class DefaultIO extends XSBundle {
151    val in = Input(new BPUStageIO)
152    val inFire = Input(Bool())
153    val pred = Output(new BranchPrediction) // to ifu
154    val out = Output(new BPUStageIO)        // to the next stage
155    val outFire = Input(Bool())
156
157    val debug_hist = Input(UInt((if (BPUDebug) (HistoryLength) else 0).W))
158  }
159  val io = IO(new DefaultIO)
160
161  val inLatch = RegEnable(io.in, io.inFire)
162
163  // Each stage has its own logic to decide
164  // takens, brMask, jalMask, targets and hasHalfRVI
165  val takens = Wire(Vec(PredictWidth, Bool()))
166  val brMask = Wire(Vec(PredictWidth, Bool()))
167  val jalMask = Wire(Vec(PredictWidth, Bool()))
168  val targets = Wire(Vec(PredictWidth, UInt(VAddrBits.W)))
169  val hasHalfRVI = Wire(Bool())
170
171  io.pred <> DontCare
172  io.pred.takens := takens.asUInt
173  io.pred.brMask := brMask.asUInt
174  io.pred.jalMask := jalMask.asUInt
175  io.pred.targets := targets
176  io.pred.hasHalfRVI := hasHalfRVI
177
178  io.out <> DontCare
179  io.out.pc := inLatch.pc
180  io.out.mask := inLatch.mask
181  io.out.resp <> inLatch.resp
182  io.out.brInfo := inLatch.brInfo
183
184  if (BPUDebug) {
185    val jmpIdx = io.pred.jmpIdx
186    val taken  = io.pred.taken
187    val target = Mux(taken, io.pred.targets(jmpIdx), snpc(inLatch.pc))
188    XSDebug("in(%d): pc=%x, mask=%b\n", io.inFire, io.in.pc, io.in.mask)
189    XSDebug("inLatch: pc=%x, mask=%b\n", inLatch.pc, inLatch.mask)
190    XSDebug("out(%d): pc=%x, mask=%b, taken=%d, jmpIdx=%d, target=%x, hasHalfRVI=%d\n",
191      io.outFire, io.out.pc, io.out.mask, taken, jmpIdx, target, hasHalfRVI)
192    val p = io.pred
193  }
194}
195
196@chiselName
197class BPUStage1 extends BPUStage {
198
199  // ubtb is accessed with inLatch pc in s1,
200  // so we use io.in instead of inLatch
201  val ubtbResp = io.in.resp.ubtb
202  // the read operation is already masked, so we do not need to mask here
203  takens    := VecInit((0 until PredictWidth).map(i => ubtbResp.takens(i)))
204  // notTakens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && !ubtbResp.takens(i) && ubtbResp.brMask(i)))
205  brMask := ubtbResp.brMask
206  jalMask := DontCare
207  targets := ubtbResp.targets
208
209  hasHalfRVI := ubtbResp.hits(PredictWidth-1) && !ubtbResp.is_RVC(PredictWidth-1) && HasCExtension.B
210
211  // resp and brInfo are from the components,
212  // so it does not need to be latched
213  io.out.resp <> io.in.resp
214  io.out.brInfo := io.in.brInfo
215
216  if (BPUDebug) {
217    XSDebug(io.outFire, "outPred using ubtb resp: hits:%b, takens:%b, notTakens:%b, isRVC:%b\n",
218      ubtbResp.hits.asUInt, ubtbResp.takens.asUInt, ~ubtbResp.takens.asUInt & brMask.asUInt, ubtbResp.is_RVC.asUInt)
219  }
220  if (EnableBPUTimeRecord) {
221    io.out.brInfo.metas.map(_.debug_ubtb_cycle := GTimer())
222  }
223}
224@chiselName
225class BPUStage2 extends BPUStage {
226  // Use latched response from s1
227  val btbResp = inLatch.resp.btb
228  val bimResp = inLatch.resp.bim
229  takens    := VecInit((0 until PredictWidth).map(i => btbResp.hits(i) && (btbResp.isBrs(i) && bimResp.ctrs(i)(1) || !btbResp.isBrs(i))))
230  targets := btbResp.targets
231  brMask  := VecInit((0 until PredictWidth).map(i => btbResp.isBrs(i) && btbResp.hits(i)))
232  jalMask := DontCare
233
234  hasHalfRVI  := btbResp.hits(PredictWidth-1) && !btbResp.isRVC(PredictWidth-1) && HasCExtension.B
235
236  if (BPUDebug) {
237    XSDebug(io.outFire, "outPred using btb&bim resp: hits:%b, ctrTakens:%b\n",
238      btbResp.hits.asUInt, VecInit(bimResp.ctrs.map(_(1))).asUInt)
239  }
240  if (EnableBPUTimeRecord) {
241    io.out.brInfo.metas.map(_.debug_btb_cycle := GTimer())
242  }
243}
244@chiselName
245class BPUStage3 extends BPUStage {
246  class S3IO extends XSBundle {
247
248    val predecode = Input(new Predecode)
249    val redirect =  Flipped(ValidIO(new Redirect))
250  }
251  val s3IO = IO(new S3IO)
252  // TAGE has its own pipelines and the
253  // response comes directly from s3,
254  // so we do not use those from inLatch
255  val tageResp = io.in.resp.tage
256  val tageTakens = tageResp.takens
257
258  val loopResp = io.in.resp.loop.exit
259
260  val pdMask     = s3IO.predecode.mask
261  val pdLastHalf = s3IO.predecode.lastHalf
262  val pds        = s3IO.predecode.pd
263
264  val btbResp   = WireInit(inLatch.resp.btb)
265  val btbHits   = WireInit(btbResp.hits.asUInt)
266  val bimTakens = VecInit(inLatch.resp.bim.ctrs.map(_(1)))
267
268  val brs   = pdMask & Reverse(Cat(pds.map(_.isBr)))
269  val jals  = pdMask & Reverse(Cat(pds.map(_.isJal)))
270  val jalrs = pdMask & Reverse(Cat(pds.map(_.isJalr)))
271  val calls = pdMask & Reverse(Cat(pds.map(_.isCall)))
272  val rets  = pdMask & Reverse(Cat(pds.map(_.isRet)))
273  val RVCs  = pdMask & Reverse(Cat(pds.map(_.isRVC)))
274
275  val callIdx = PriorityEncoder(calls)
276  val retIdx  = PriorityEncoder(rets)
277
278  val brPred = (if(EnableBPD) tageTakens else bimTakens).asUInt
279  val loopRes = (if (EnableLoop) loopResp else VecInit(Fill(PredictWidth, 0.U(1.W)))).asUInt
280  val brTakens = ((brs & brPred) & ~loopRes)
281  // we should provide btb resp as well
282  btbHits := btbResp.hits.asUInt
283
284  // predict taken only if btb has a target, jal and br targets will be provided by IFU
285  takens := VecInit((0 until PredictWidth).map(i => jalrs(i) && btbHits(i) || (jals(i) || brTakens(i))))
286
287
288  targets := inLatch.resp.btb.targets
289
290  brMask  := WireInit(brs.asTypeOf(Vec(PredictWidth, Bool())))
291  jalMask := WireInit(jals.asTypeOf(Vec(PredictWidth, Bool())))
292
293  hasHalfRVI  := pdLastHalf && HasCExtension.B
294
295  //RAS
296  if(EnableRAS){
297    val ras = Module(new RAS)
298    ras.io <> DontCare
299    ras.io.pc.bits := packetAligned(inLatch.pc)
300    ras.io.pc.valid := io.outFire//predValid
301    ras.io.is_ret := rets.orR  && (retIdx === io.pred.jmpIdx)
302    ras.io.callIdx.valid := calls.orR && (callIdx === io.pred.jmpIdx)
303    ras.io.callIdx.bits := callIdx
304    ras.io.isRVC := (calls & RVCs).orR   //TODO: this is ugly
305    ras.io.isLastHalfRVI := s3IO.predecode.hasLastHalfRVI
306    ras.io.redirect := s3IO.redirect
307    ras.fires <> fires
308
309    for(i <- 0 until PredictWidth){
310      io.out.brInfo.rasSp :=  ras.io.meta.rasSp
311      io.out.brInfo.rasTop :=  ras.io.meta.rasTop
312    }
313    takens := VecInit((0 until PredictWidth).map(i => {
314      (jalrs(i) && btbHits(i)) ||
315          jals(i) || brTakens(i) ||
316          (ras.io.out.valid && rets(i)) ||
317          (!ras.io.out.valid && rets(i) && btbHits(i))
318      }
319    ))
320
321    for (i <- 0 until PredictWidth) {
322      when(rets(i) && ras.io.out.valid){
323        targets(i) := ras.io.out.bits.target
324      }
325    }
326  }
327
328
329  // Wrap tage resp and tage meta in
330  // This is ugly
331  io.out.resp.tage <> io.in.resp.tage
332  io.out.resp.loop <> io.in.resp.loop
333  for (i <- 0 until PredictWidth) {
334    io.out.brInfo.metas(i).tageMeta := io.in.brInfo.metas(i).tageMeta
335    io.out.brInfo.specCnt(i) := io.in.brInfo.specCnt(i)
336  }
337
338  if (BPUDebug) {
339    XSDebug(io.inFire, "predecode: pc:%x, mask:%b\n", inLatch.pc, s3IO.predecode.mask)
340    for (i <- 0 until PredictWidth) {
341      val p = s3IO.predecode.pd(i)
342      XSDebug(io.inFire && s3IO.predecode.mask(i), "predecode(%d): brType:%d, br:%d, jal:%d, jalr:%d, call:%d, ret:%d, RVC:%d, excType:%d\n",
343        i.U, p.brType, p.isBr, p.isJal, p.isJalr, p.isCall, p.isRet, p.isRVC, p.excType)
344    }
345    XSDebug(p"brs:${Binary(brs)} jals:${Binary(jals)} jalrs:${Binary(jalrs)} calls:${Binary(calls)} rets:${Binary(rets)} rvcs:${Binary(RVCs)}\n")
346    XSDebug(p"callIdx:${callIdx} retIdx:${retIdx}\n")
347    XSDebug(p"brPred:${Binary(brPred)} loopRes:${Binary(loopRes)} brTakens:${Binary(brTakens)}\n")
348  }
349
350  if (EnbaleCFIPredLog) {
351    val out = io.out
352    XSDebug(io.outFire, p"cfi_pred: fetchpc(${Hexadecimal(out.pc)}) mask(${out.mask}) brmask(${brMask.asUInt}) hist(${Hexadecimal(io.debug_hist)})\n")
353  }
354
355  if (EnableBPUTimeRecord) {
356    io.out.brInfo.metas.map(_.debug_tage_cycle := GTimer())
357  }
358}
359
360trait BranchPredictorComponents extends HasXSParameter {
361  val ubtb = Module(new MicroBTB)
362  val btb = Module(new BTB)
363  val bim = Module(new BIM)
364  val tage = (if(EnableBPD) { Module(new Tage) }
365              else          { Module(new FakeTage) })
366  // val loop = Module(new LoopPredictor)
367  val preds = Seq(ubtb, btb, bim, tage/* , loop */)
368  preds.map(_.io := DontCare)
369}
370
371class BPUReq extends XSBundle {
372  val pc = UInt(VAddrBits.W)
373  val hist = UInt(HistoryLength.W)
374  val inMask = UInt(PredictWidth.W)
375}
376
377abstract class BaseBPU extends XSModule with BranchPredictorComponents
378  with HasBPUParameter with HasIFUConst {
379  val io = IO(new Bundle() {
380    // from backend
381    val redirect = Flipped(ValidIO(new Redirect))
382    val commit   = Flipped(ValidIO(new FtqEntry))
383    // from if1
384    val in = Input(new BPUReq)
385    val inFire = Input(Vec(4, Bool()))
386    // to if2/if3/if4
387    val out = Vec(3, Output(new BranchPrediction))
388    // from if4
389    val predecode = Input(new Predecode)
390    // to if4, some bpu info used for updating
391    val brInfo = Output(new BrInfo)
392  })
393
394  preds.map(p => {
395    p.io.update <> io.commit
396    p.fires <> io.inFire
397  })
398
399  val s1 = Module(new BPUStage1)
400  val s2 = Module(new BPUStage2)
401  val s3 = Module(new BPUStage3)
402
403  Seq(s1, s2, s3).foreach(s => s.fires <> io.inFire)
404
405  val s1_fire = io.inFire(0)
406  val s2_fire = io.inFire(1)
407  val s3_fire = io.inFire(2)
408  val s4_fire = io.inFire(3)
409
410  s1.io.in <> DontCare
411  s2.io.in <> s1.io.out
412  s3.io.in <> s2.io.out
413
414  s1.io.inFire := s1_fire
415  s2.io.inFire := s2_fire
416  s3.io.inFire := s3_fire
417
418  s1.io.outFire := s2_fire
419  s2.io.outFire := s3_fire
420  s3.io.outFire := s4_fire
421
422  io.out(0) <> s1.io.pred
423  io.out(1) <> s2.io.pred
424  io.out(2) <> s3.io.pred
425
426  io.brInfo := s3.io.out.brInfo
427
428  if (BPUDebug) {
429    XSDebug(io.inFire(3), "bpuMeta sent!\n")
430    for (i <- 0 until PredictWidth) {
431      val b = io.brInfo.metas(i)
432      XSDebug(io.inFire(3), "brInfo(%d): ubtbWrWay:%d, ubtbHit:%d, btbWrWay:%d, bimCtr:%d\n",
433        i.U, b.ubtbWriteWay, b.ubtbHits, b.btbWriteWay, b.bimCtr)
434      val t = b.tageMeta
435      XSDebug(io.inFire(3), "  tageMeta: pvder(%d):%d, altDiffers:%d, pvderU:%d, pvderCtr:%d, allocate(%d):%d\n",
436        t.provider.valid, t.provider.bits, t.altDiffers, t.providerU, t.providerCtr, t.allocate.valid, t.allocate.bits)
437    }
438  }
439  val debug_verbose = false
440}
441
442
443class FakeBPU extends BaseBPU {
444  io.out.foreach(i => {
445    // Provide not takens
446    i <> DontCare
447    i.takens := 0.U
448  })
449  io.brInfo <> DontCare
450}
451@chiselName
452class BPU extends BaseBPU {
453
454  //**********************Stage 1****************************//
455
456  val s1_resp_in = Wire(new PredictorResponse)
457  val s1_brInfo_in = Wire(new BrInfo)
458
459  s1_resp_in.tage := DontCare
460  s1_resp_in.loop := DontCare
461  s1_brInfo_in    := DontCare
462
463  val s1_inLatch = RegEnable(io.in, s1_fire)
464  ubtb.io.pc.valid := s2_fire
465  ubtb.io.pc.bits := s1_inLatch.pc
466  ubtb.io.inMask := s1_inLatch.inMask
467
468
469
470  // Wrap ubtb response into resp_in and brInfo_in
471  s1_resp_in.ubtb <> ubtb.io.out
472  for (i <- 0 until PredictWidth) {
473    s1_brInfo_in.metas(i).ubtbWriteWay := ubtb.io.uBTBMeta.writeWay(i)
474    s1_brInfo_in.metas(i).ubtbHits := ubtb.io.uBTBMeta.hits(i)
475  }
476
477  btb.io.pc.valid := s1_fire
478  btb.io.pc.bits := io.in.pc
479  btb.io.inMask := io.in.inMask
480
481
482
483  // Wrap btb response into resp_in and brInfo_in
484  s1_resp_in.btb <> btb.io.resp
485  for (i <- 0 until PredictWidth) {
486    s1_brInfo_in.metas(i).btbWriteWay := btb.io.meta.writeWay(i)
487  }
488
489  bim.io.pc.valid := s1_fire
490  bim.io.pc.bits := io.in.pc
491  bim.io.inMask := io.in.inMask
492
493
494  // Wrap bim response into resp_in and brInfo_in
495  s1_resp_in.bim <> bim.io.resp
496  for (i <- 0 until PredictWidth) {
497    s1_brInfo_in.metas(i).bimCtr := bim.io.meta.ctrs(i)
498  }
499
500
501  s1.io.inFire := s1_fire
502  s1.io.in.pc := io.in.pc
503  s1.io.in.mask := io.in.inMask
504  s1.io.in.resp <> s1_resp_in
505  s1.io.in.brInfo <> s1_brInfo_in
506
507  val s1_hist = RegEnable(io.in.hist, enable=s1_fire)
508  val s2_hist = RegEnable(s1_hist, enable=s2_fire)
509  val s3_hist = RegEnable(s2_hist, enable=s3_fire)
510
511  s1.io.debug_hist := s1_hist
512  s2.io.debug_hist := s2_hist
513  s3.io.debug_hist := s3_hist
514
515  //**********************Stage 2****************************//
516  tage.io.pc.valid := s2_fire
517  tage.io.pc.bits := s2.io.in.pc // PC from s1
518  tage.io.hist := s1_hist // The inst is from s1
519  tage.io.inMask := s2.io.in.mask
520  tage.io.bim <> s1.io.out.resp.bim // Use bim results from s1
521
522  //**********************Stage 3****************************//
523  // Wrap tage response and meta into s3.io.in.bits
524  // This is ugly
525
526  // loop.io.pc.valid := s2_fire
527  // loop.io.if3_fire := s3_fire
528  // loop.io.pc.bits := s2.io.in.pc
529  // loop.io.inMask := io.predecode.mask
530  // loop.io.respIn.taken := s3.io.pred.taken
531  // loop.io.respIn.jmpIdx := s3.io.pred.jmpIdx
532
533
534  s3.io.in.resp.tage <> tage.io.resp
535  // s3.io.in.resp.loop <> loop.io.resp
536  for (i <- 0 until PredictWidth) {
537    s3.io.in.brInfo.metas(i).tageMeta := tage.io.meta(i)
538    // s3.io.in.brInfo.specCnt(i) := loop.io.meta.specCnts(i)
539  }
540
541  s3.s3IO.predecode <> io.predecode
542
543  s3.s3IO.redirect <> io.redirect
544
545  if (BPUDebug) {
546    if (debug_verbose) {
547      val uo = ubtb.io.out
548      XSDebug("debug: ubtb hits:%b, takens:%b, notTakens:%b\n", uo.hits.asUInt, uo.takens.asUInt, ~uo.takens.asUInt & uo.brMask.asUInt)
549      val bio = bim.io.resp
550      XSDebug("debug: bim takens:%b\n", VecInit(bio.ctrs.map(_(1))).asUInt)
551      val bo = btb.io.resp
552      XSDebug("debug: btb hits:%b\n", bo.hits.asUInt)
553    }
554  }
555
556
557
558  if (EnableCFICommitLog) {
559    val buValid = io.commit.valid
560    val buinfo  = io.commit.bits
561    for (i <- 0 until PredictWidth) {
562      val cfi_idx = buinfo.cfiIndex
563      val isTaken = cfi_idx.valid && cfi_idx.bits === i.U
564      val isCfi = buinfo.valids(i) && (buinfo.br_mask(i) || cfi_idx.valid && cfi_idx.bits === i.U)
565      val isBr = buinfo.br_mask(i)
566      val pc = packetAligned(buinfo.ftqPC) + (i * instBytes).U - Mux((i==0).B && buinfo.hasLastPrev, 2.U, 0.U)
567      val tage_cycle = buinfo.metas(i).debug_tage_cycle
568      XSDebug(buValid && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) taken(${isTaken}) mispred(${buinfo.mispred(i)}) cycle($tage_cycle) hist(${Hexadecimal(buinfo.predHist.asUInt)})\n")
569    }
570  }
571
572}
573
574object BPU{
575  def apply(enableBPU: Boolean = true) = {
576      if(enableBPU) {
577        val BPU = Module(new BPU)
578        BPU
579      }
580      else {
581        val FakeBPU = Module(new FakeBPU)
582        FakeBPU
583      }
584  }
585}
586