1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache.mmu 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import difftest._ 23import freechips.rocketchip.util.SRAMAnnotation 24import xiangshan._ 25import utils._ 26import utility._ 27import xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig} 28import xiangshan.backend.rob.RobPtr 29import xiangshan.backend.fu.util.HasCSRConst 30import freechips.rocketchip.rocket.PMPConfig 31 32/** TLB module 33 * support block request and non-block request io at the same time 34 * return paddr at next cycle, then go for pmp/pma check 35 * @param Width: The number of requestors 36 * @param Block: Blocked or not for each requestor ports 37 * @param q: TLB Parameters, like entry number, each TLB has its own parameters 38 * @param p: XiangShan Paramemters, like XLEN 39 */ 40 41class TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule 42 with HasCSRConst 43 with HasPerfEvents 44{ 45 val io = IO(new TlbIO(Width, nRespDups, q)) 46 47 val req = io.requestor.map(_.req) 48 val resp = io.requestor.map(_.resp) 49 val ptw = io.ptw 50 val pmp = io.pmp 51 val refill_to_mem = io.refill_to_mem 52 53 /** Sfence.vma & Svinval 54 * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe 55 * Svinval will 1. flush old entries 2. flush inflight 56 * So, Svinval will not flush pipe, which means 57 * it should not drop reqs from pipe and should return right resp 58 */ 59 val sfence = DelayN(io.sfence, q.fenceDelay) 60 val csr = io.csr 61 val satp = DelayN(io.csr.satp, q.fenceDelay) 62 val vsatp = DelayN(io.csr.vsatp, q.fenceDelay) 63 val hgatp = DelayN(io.csr.hgatp, q.fenceDelay) 64 65 val flush_mmu = DelayN(sfence.valid || csr.satp.changed || csr.vsatp.changed || csr.hgatp.changed, q.fenceDelay) 66 val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe 67 val flush_pipe = io.flushPipe 68 val redirect = io.redirect 69 val req_in = req 70 val req_out = req.map(a => RegEnable(a.bits, a.fire)) 71 val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i))) 72 73 val isHyperInst = (0 until Width).map(i => req_out_v(i) && req_out(i).hyperinst) 74 75 // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush. 76 // because, csr will influence tlb behavior. 77 val ifecth = if (q.fetchi) true.B else false.B 78 val mode_tmp = if (q.useDmode) csr.priv.dmode else csr.priv.imode 79 val mode = (0 until Width).map(i => Mux(isHyperInst(i), csr.priv.spvp, mode_tmp)) 80 val virt_in = csr.priv.virt 81 val virt_out = req.map(a => RegEnable(csr.priv.virt, a.fire)) 82 val sum = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vsum, io.csr.priv.sum)) 83 val mxr = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vmxr || io.csr.priv.mxr, io.csr.priv.mxr)) 84 val req_in_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq( 85 (!(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate, 86 (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 87 (csr.vsatp.mode === 0.U) -> onlyStage2, 88 (csr.hgatp.mode === 0.U) -> onlyStage1 89 ))) 90 val req_out_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq( 91 (!(virt_out(i) || isHyperInst(i))) -> noS2xlate, 92 (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 93 (csr.vsatp.mode === 0.U) -> onlyStage2, 94 (csr.hgatp.mode === 0.U) -> onlyStage1 95 ))) 96 val need_gpa = RegInit(false.B) 97 val need_gpa_robidx = Reg(new RobPtr) 98 val need_gpa_vpn = Reg(UInt(vpnLen.W)) 99 val need_gpa_gvpn = Reg(UInt(vpnLen.W)) 100 val resp_gpa_refill = RegInit(false.B) 101 val hasGpf = Wire(Vec(Width, Bool())) 102 103 val vmEnable = (0 until Width).map(i => !(isHyperInst(i) || virt_out(i)) && ( 104 if (EnbaleTlbDebug) (satp.mode === 8.U) 105 else (satp.mode === 8.U) && (mode(i) < ModeM)) 106 ) 107 val s2xlateEnable = (0 until Width).map(i => (isHyperInst(i) || virt_out(i)) && (vsatp.mode === 8.U || hgatp.mode === 8.U) && (mode(i) < ModeM)) 108 val portTranslateEnable = (0 until Width).map(i => (vmEnable(i) || s2xlateEnable(i)) && RegEnable(!req(i).bits.no_translate, req(i).valid)) 109 110 111 val refill = ptw.resp.fire && !(ptw.resp.bits.getGpa) && !flush_mmu 112 refill_to_mem := DontCare 113 val entries = Module(new TlbStorageWrapper(Width, q, nRespDups)) 114 entries.io.base_connect(sfence, csr, satp) 115 if (q.outReplace) { io.replace <> entries.io.replace } 116 for (i <- 0 until Width) { 117 entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i, req_in_s2xlate(i)) 118 entries.io.w_apply(refill, ptw.resp.bits) 119 // TODO: RegNext enable:req.valid 120 resp(i).bits.debug.isFirstIssue := RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid) 121 resp(i).bits.debug.robIdx := RegEnable(req(i).bits.debug.robIdx, req(i).valid) 122 } 123 124 // read TLB, get hit/miss, paddr, perm bits 125 val readResult = (0 until Width).map(TLBRead(_)) 126 val hitVec = readResult.map(_._1) 127 val missVec = readResult.map(_._2) 128 val pmp_addr = readResult.map(_._3) 129 val perm = readResult.map(_._4) 130 val g_perm = readResult.map(_._5) 131 // check pmp use paddr (for timing optization, use pmp_addr here) 132 // check permisson 133 (0 until Width).foreach{i => 134 pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i) 135 for (d <- 0 until nRespDups) { 136 perm_check(perm(i)(d), req_out(i).cmd, i, d, g_perm(i)(d), req_out(i).hlvx, req_out_s2xlate(i)) 137 } 138 hasGpf(i) := resp(i).bits.excp(0).gpf.ld || resp(i).bits.excp(0).gpf.st || resp(i).bits.excp(0).gpf.instr 139 } 140 141 // handle block or non-block io 142 // for non-block io, just return the above result, send miss to ptw 143 // for block io, hold the request, send miss to ptw, 144 // when ptw back, return the result 145 (0 until Width) foreach {i => 146 if (Block(i)) handle_block(i) 147 else handle_nonblock(i) 148 } 149 io.ptw.resp.ready := true.B 150 151 /************************ main body above | method/log/perf below ****************************/ 152 def TLBRead(i: Int) = { 153 val (e_hit, e_ppn, e_perm, e_g_perm, e_s2xlate) = entries.io.r_resp_apply(i) 154 val (p_hit, p_ppn, p_perm, p_gvpn, p_g_perm, p_s2xlate) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr), req_in_s2xlate(i)) 155 val enable = portTranslateEnable(i) 156 val isOnlys2xlate = req_out_s2xlate(i) === onlyStage2 157 val need_gpa_vpn_hit = need_gpa_vpn === get_pn(req_out(i).vaddr) 158 val isitlb = TlbCmd.isExec(req_out(i).cmd) 159 160 when (!isitlb && need_gpa_robidx.needFlush(redirect) || isitlb && flush_pipe(i)){ 161 need_gpa := false.B 162 resp_gpa_refill := false.B 163 need_gpa_vpn := 0.U 164 }.elsewhen (req_out_v(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate && hasGpf(i) && need_gpa === false.B && !io.requestor(i).req_kill) { 165 need_gpa := true.B 166 need_gpa_vpn := get_pn(req_out(i).vaddr) 167 resp_gpa_refill := false.B 168 need_gpa_robidx := req_out(i).debug.robIdx 169 }.elsewhen (ptw.resp.fire && need_gpa && need_gpa_vpn === ptw.resp.bits.getVpn(need_gpa_vpn)) { 170 need_gpa_gvpn := ptw.resp.bits.s2.entry.tag 171 resp_gpa_refill := true.B 172 } 173 174 when (req_out_v(i) && hasGpf(i) && resp_gpa_refill && need_gpa_vpn_hit ){ 175 need_gpa := false.B 176 } 177 178 TimeOutAssert(need_gpa && !resp_gpa_refill, timeOutThreshold, s"port{i} need gpa long time not refill.") 179 180 val hit = e_hit || p_hit 181 val miss = (!hit && enable) || hasGpf(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate 182 hit.suggestName(s"hit_read_${i}") 183 miss.suggestName(s"miss_read_${i}") 184 185 val vaddr = SignExt(req_out(i).vaddr, PAddrBits) 186 resp(i).bits.miss := miss 187 resp(i).bits.ptwBack := ptw.resp.fire 188 resp(i).bits.memidx := RegEnable(req_in(i).bits.memidx, req_in(i).valid) 189 190 val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W)))) 191 val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 192 val gvpn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(vpnLen.W)))) 193 val g_perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 194 val r_s2xlate = WireInit(VecInit(Seq.fill(nRespDups)(0.U(2.W)))) 195 for (d <- 0 until nRespDups) { 196 ppn(d) := Mux(p_hit, p_ppn, e_ppn(d)) 197 perm(d) := Mux(p_hit, p_perm, e_perm(d)) 198 gvpn(d) := Mux(hasGpf(i), Mux(p_hit, p_gvpn, need_gpa_gvpn), 0.U) 199 g_perm(d) := Mux(p_hit, p_g_perm, e_g_perm(d)) 200 r_s2xlate(d) := Mux(p_hit, p_s2xlate, e_s2xlate(d)) 201 val paddr = Cat(ppn(d), get_off(req_out(i).vaddr)) 202 val gpaddr = Cat(gvpn(d), get_off(req_out(i).vaddr)) 203 resp(i).bits.paddr(d) := Mux(enable, paddr, vaddr) 204 resp(i).bits.gpaddr(d) := Mux(r_s2xlate(d) === onlyStage2, vaddr, gpaddr) 205 } 206 207 XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n") 208 209 val pmp_paddr = resp(i).bits.paddr(0) 210 211 (hit, miss, pmp_paddr, perm, g_perm) 212 } 213 214 def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = { 215 pmp(idx).valid := resp(idx).valid 216 pmp(idx).bits.addr := addr 217 pmp(idx).bits.size := size 218 pmp(idx).bits.cmd := cmd 219 } 220 221 def perm_check(perm: TlbPermBundle, cmd: UInt, idx: Int, nDups: Int, g_perm: TlbPermBundle, hlvx: Bool, s2xlate: UInt) = { 222 // for timing optimization, pmp check is divided into dynamic and static 223 // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done 224 // static: 4K pages (or sram entries) -> check pmp with pre-checked results 225 val hasS2xlate = s2xlate =/= noS2xlate 226 val onlyS2 = s2xlate === onlyStage2 227 val af = perm.af || (hasS2xlate && g_perm.af) 228 229 // Stage 1 perm check 230 val pf = perm.pf 231 val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception 232 val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception 233 val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception 234 val modeCheck = !(mode(idx) === ModeU && !perm.u || mode(idx) === ModeS && perm.u && (!sum(idx) || ifecth)) 235 val ldPermFail = !(modeCheck && Mux(hlvx, perm.x, perm.r || mxr(idx) && perm.x)) 236 val stPermFail = !(modeCheck && perm.w) 237 val instrPermFail = !(modeCheck && perm.x) 238 val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 239 val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 240 val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd) 241 val s1_valid = portTranslateEnable(idx) && !onlyS2 242 243 // Stage 2 perm check 244 val gpf = g_perm.pf 245 val g_ldUpdate = !g_perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) 246 val g_stUpdate = (!g_perm.a || !g_perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 247 val g_instrUpdate = !g_perm.a && TlbCmd.isExec(cmd) 248 val g_ldPermFail = !Mux(hlvx, g_perm.x, (g_perm.r || io.csr.priv.mxr && g_perm.x)) 249 val g_stPermFail = !g_perm.w 250 val g_instrPermFail = !g_perm.x 251 val ldGpf = (g_ldPermFail || gpf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 252 val stGpf = (g_stPermFail || gpf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 253 val instrGpf = (g_instrPermFail || gpf) && TlbCmd.isExec(cmd) 254 val s2_valid = hasS2xlate && portTranslateEnable(idx) 255 256 val fault_valid = s1_valid || s2_valid 257 258 // when pf and gpf can't happens simultaneously 259 val hasPf = (ldPf || ldUpdate || stPf || stUpdate || instrPf || instrUpdate) && s1_valid && !af 260 resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && s1_valid && !af 261 resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && s1_valid && !af 262 resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && s1_valid && !af 263 // NOTE: pf need && with !af, page fault has higher priority than access fault 264 // but ptw may also have access fault, then af happens, the translation is wrong. 265 // In this case, pf has lower priority than af 266 267 resp(idx).bits.excp(nDups).gpf.ld := (ldGpf || g_ldUpdate) && s2_valid && !af && !hasPf 268 resp(idx).bits.excp(nDups).gpf.st := (stGpf || g_stUpdate) && s2_valid && !af && !hasPf 269 resp(idx).bits.excp(nDups).gpf.instr := (instrGpf || g_instrUpdate) && s2_valid && !af && !hasPf 270 271 resp(idx).bits.excp(nDups).af.ld := af && TlbCmd.isRead(cmd) && fault_valid 272 resp(idx).bits.excp(nDups).af.st := af && TlbCmd.isWrite(cmd) && fault_valid 273 resp(idx).bits.excp(nDups).af.instr := af && TlbCmd.isExec(cmd) && fault_valid 274 275 276 } 277 278 def handle_nonblock(idx: Int): Unit = { 279 io.requestor(idx).resp.valid := req_out_v(idx) 280 io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true 281 XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B") 282 283 val req_need_gpa = hasGpf(idx) 284 val req_s2xlate = Wire(UInt(2.W)) 285 req_s2xlate := MuxCase(noS2xlate, Seq( 286 (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate, 287 (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 288 (csr.vsatp.mode === 0.U) -> onlyStage2, 289 (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 290 )) 291 292 val ptw_just_back = ptw.resp.fire && req_s2xlate === ptw.resp.bits.s2xlate && ptw.resp.bits.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.asid, true, false) 293 // TODO: RegNext enable: ptw.resp.valid ? req.valid 294 val ptw_resp_bits_reg = RegEnable(ptw.resp.bits, ptw.resp.valid) 295 val ptw_already_back = GatedValidRegNext(ptw.resp.fire) && req_s2xlate === ptw_resp_bits_reg.s2xlate && ptw_resp_bits_reg.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.asid, allType = true) 296 io.ptw.req(idx).valid := req_out_v(idx) && missVec(idx) && !(ptw_just_back || ptw_already_back) // TODO: remove the regnext, timing 297 io.tlbreplay(idx) := req_out_v(idx) && missVec(idx) && (ptw_just_back || ptw_already_back) 298 when (io.requestor(idx).req_kill && GatedValidRegNext(io.requestor(idx).req.fire)) { 299 io.ptw.req(idx).valid := false.B 300 io.tlbreplay(idx) := true.B 301 } 302 io.ptw.req(idx).bits.vpn := get_pn(req_out(idx).vaddr) 303 io.ptw.req(idx).bits.s2xlate := req_s2xlate 304 io.ptw.req(idx).bits.getGpa := req_need_gpa && hitVec(idx) 305 io.ptw.req(idx).bits.memidx := req_out(idx).memidx 306 } 307 308 def handle_block(idx: Int): Unit = { 309 // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid 310 io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire 311 // req_out_v for if there is a request, may long latency, fixme 312 313 // miss request entries 314 val req_need_gpa = hasGpf(idx) 315 val miss_req_vpn = get_pn(req_out(idx).vaddr) 316 val miss_req_memidx = req_out(idx).memidx 317 val miss_req_s2xlate = Wire(UInt(2.W)) 318 miss_req_s2xlate := MuxCase(noS2xlate, Seq( 319 (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate, 320 (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 321 (csr.vsatp.mode === 0.U) -> onlyStage2, 322 (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 323 )) 324 val miss_req_s2xlate_reg = RegEnable(miss_req_s2xlate, io.ptw.req(idx).fire) 325 val hasS2xlate = miss_req_s2xlate_reg =/= noS2xlate 326 val onlyS2 = miss_req_s2xlate_reg === onlyStage2 327 val hit_s1 = io.ptw.resp.bits.s1.hit(miss_req_vpn, Mux(hasS2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.asid, allType = true, false, hasS2xlate) 328 val hit_s2 = io.ptw.resp.bits.s2.hit(miss_req_vpn, io.csr.hgatp.asid) 329 val hit = Mux(onlyS2, hit_s2, hit_s1) && io.ptw.resp.valid && miss_req_s2xlate_reg === io.ptw.resp.bits.s2xlate 330 331 val new_coming_valid = WireInit(false.B) 332 new_coming_valid := req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx) 333 val new_coming = GatedValidRegNext(new_coming_valid) 334 val miss_wire = new_coming && missVec(idx) 335 val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire, flush_pipe(idx)) 336 val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe), 337 io.ptw.req(idx).fire || resp(idx).fire, flush_pipe(idx)) 338 339 // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu 340 resp(idx).valid := req_out_v(idx) && !(miss_v && portTranslateEnable(idx)) 341 when (io.ptw.resp.fire && hit && req_out_v(idx) && portTranslateEnable(idx)) { 342 val stage1 = io.ptw.resp.bits.s1 343 val stage2 = io.ptw.resp.bits.s2 344 val s2xlate = io.ptw.resp.bits.s2xlate 345 resp(idx).valid := true.B 346 resp(idx).bits.miss := false.B 347 val s1_paddr = Cat(stage1.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 348 val s2_paddr = Cat(stage2.genPPNS2(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 349 for (d <- 0 until nRespDups) { 350 resp(idx).bits.paddr(d) := Mux(s2xlate =/= noS2xlate, s2_paddr, s1_paddr) 351 resp(idx).bits.gpaddr(d) := s1_paddr 352 perm_check(stage1, req_out(idx).cmd, idx, d, stage2, req_out(idx).hlvx, s2xlate) 353 } 354 pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, idx) 355 356 // NOTE: the unfiltered req would be handled by Repeater 357 } 358 assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must") 359 assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v") 360 361 val ptw_req = io.ptw.req(idx) 362 ptw_req.valid := miss_req_v 363 ptw_req.bits.vpn := miss_req_vpn 364 ptw_req.bits.s2xlate := miss_req_s2xlate 365 ptw_req.bits.getGpa := req_need_gpa && hitVec(idx) 366 ptw_req.bits.memidx := miss_req_memidx 367 368 io.tlbreplay(idx) := false.B 369 370 // NOTE: when flush pipe, tlb should abandon last req 371 // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp 372 // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it. 373 if (!q.outsideRecvFlush) { 374 when (req_out_v(idx) && flush_pipe(idx) && portTranslateEnable(idx)) { 375 resp(idx).valid := true.B 376 for (d <- 0 until nRespDups) { 377 resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr 378 resp(idx).bits.excp(d).pf.st := true.B 379 resp(idx).bits.excp(d).pf.instr := true.B 380 } 381 } 382 } 383 } 384 385 // when ptw resp, tlb at refill_idx maybe set to miss by force. 386 // Bypass ptw resp to check. 387 def ptw_resp_bypass(vpn: UInt, s2xlate: UInt) = { 388 // TODO: RegNext enable: ptw.resp.valid 389 val hasS2xlate = s2xlate =/= noS2xlate 390 val onlyS2 = s2xlate === onlyStage2 391 val onlyS1 = s2xlate === onlyStage1 392 val s2xlate_hit = s2xlate === ptw.resp.bits.s2xlate 393 val resp_hit = ptw.resp.bits.hit(vpn, io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.asid, true, false) 394 val p_hit = GatedValidRegNext(resp_hit && io.ptw.resp.fire && s2xlate_hit) 395 val ppn_s1 = ptw.resp.bits.s1.genPPN(vpn) 396 val gvpn = Mux(onlyS2, vpn, ppn_s1) 397 val ppn_s2 = ptw.resp.bits.s2.genPPNS2(gvpn) 398 val p_ppn = RegEnable(Mux(hasS2xlate, ppn_s2, ppn_s1), io.ptw.resp.fire) 399 val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits.s1), io.ptw.resp.fire) 400 val p_gvpn = RegEnable(Mux(onlyS2, ptw.resp.bits.s2.entry.tag, ppn_s1), io.ptw.resp.fire) 401 val p_g_perm = RegEnable(hptwresp_to_tlbperm(ptw.resp.bits.s2), io.ptw.resp.fire) 402 val p_s2xlate = RegEnable(ptw.resp.bits.s2xlate, io.ptw.resp.fire) 403 (p_hit, p_ppn, p_perm, p_gvpn, p_g_perm, p_s2xlate) 404 } 405 406 // assert 407 for(i <- 0 until Width) { 408 TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.") 409 } 410 411 // perf event 412 val result_ok = req_in.map(a => GatedValidRegNext(a.fire)) 413 val perfEvents = 414 Seq( 415 ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire else portTranslateEnable(i) && result_ok(i) })), 416 ("miss ", PopCount((0 until Width).map{i => if (Block(i)) portTranslateEnable(i) && result_ok(i) && missVec(i) else ptw.req(i).fire })), 417 ) 418 generatePerfEvent() 419 420 // perf log 421 for (i <- 0 until Width) { 422 if (Block(i)) { 423 XSPerfAccumulate(s"access${i}",result_ok(i) && portTranslateEnable(i)) 424 XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i)) 425 } else { 426 XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid)) 427 XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i)) 428 XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid)) 429 XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i)) 430 } 431 } 432 XSPerfAccumulate("ptw_resp_count", ptw.resp.fire) 433 XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire && ptw.resp.bits.s1.pf) 434 435 // Log 436 for(i <- 0 until Width) { 437 XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n") 438 XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n") 439 } 440 441 XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n") 442 XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n") 443 for (i <- ptw.req.indices) { 444 XSDebug(ptw.req(i).fire, p"L2TLB req:${ptw.req(i).bits}\n") 445 } 446 XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n") 447 448 println(s"${q.name}: page: ${q.NWays} ${q.Associative} ${q.Replacer.get}") 449 450 if (env.EnableDifftest) { 451 for (i <- 0 until Width) { 452 val pf = io.requestor(i).resp.bits.excp(0).pf.instr || io.requestor(i).resp.bits.excp(0).pf.st || io.requestor(i).resp.bits.excp(0).pf.ld 453 val gpf = io.requestor(i).resp.bits.excp(0).gpf.instr || io.requestor(i).resp.bits.excp(0).gpf.st || io.requestor(i).resp.bits.excp(0).gpf.ld 454 val af = io.requestor(i).resp.bits.excp(0).af.instr || io.requestor(i).resp.bits.excp(0).af.st || io.requestor(i).resp.bits.excp(0).af.ld 455 val difftest = DifftestModule(new DiffL1TLBEvent) 456 difftest.coreid := io.hartId 457 difftest.valid := RegNext(io.requestor(i).req.fire) && !io.requestor(i).req_kill && io.requestor(i).resp.fire && !io.requestor(i).resp.bits.miss && !pf && !af && !gpf && portTranslateEnable(i) 458 if (!Seq("itlb", "ldtlb", "sttlb").contains(q.name)) { 459 difftest.valid := false.B 460 } 461 difftest.index := TLBDiffId(p(XSCoreParamsKey).HartId).U 462 difftest.vpn := RegEnable(get_pn(req_in(i).bits.vaddr), req_in(i).valid) 463 difftest.ppn := get_pn(io.requestor(i).resp.bits.paddr(0)) 464 difftest.satp := Cat(io.csr.satp.mode, io.csr.satp.asid, io.csr.satp.ppn) 465 difftest.vsatp := Cat(io.csr.vsatp.mode, io.csr.vsatp.asid, io.csr.vsatp.ppn) 466 difftest.hgatp := Cat(io.csr.hgatp.mode, io.csr.hgatp.asid, io.csr.hgatp.ppn) 467 val req_need_gpa = gpf 468 val req_s2xlate = Wire(UInt(2.W)) 469 req_s2xlate := MuxCase(noS2xlate, Seq( 470 (!RegNext(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate, 471 (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage, 472 (vsatp.mode === 0.U) -> onlyStage2, 473 (hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 474 )) 475 difftest.s2xlate := req_s2xlate 476 } 477 } 478} 479 480object TLBDiffId { 481 var i: Int = 0 482 var lastHartId: Int = -1 483 def apply(hartId: Int): Int = { 484 if (lastHartId != hartId) { 485 i = 0 486 lastHartId = hartId 487 } 488 i += 1 489 i - 1 490 } 491} 492 493class TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q) 494class TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q) 495 496class TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule { 497 val io = IO(new TlbReplaceIO(Width, q)) 498 499 if (q.Associative == "fa") { 500 val re = ReplacementPolicy.fromString(q.Replacer, q.NWays) 501 re.access(io.page.access.map(_.touch_ways)) 502 io.page.refillIdx := re.way 503 } else { // set-acco && plru 504 val re = ReplacementPolicy.fromString(q.Replacer, q.NSets, q.NWays) 505 re.access(io.page.access.map(_.sets), io.page.access.map(_.touch_ways)) 506 io.page.refillIdx := { if (q.NWays == 1) 0.U else re.way(io.page.chosen_set) } 507 } 508} 509