xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableWalker.scala (revision f7063a43ab34da917ba6c670d21871314340c550)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache.mmu
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import xiangshan._
23import xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
24import utils._
25import utility._
26import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
27import freechips.rocketchip.tilelink._
28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
29
30/** Page Table Walk is divided into two parts
31  * One,   PTW: page walk for pde, except for leaf entries, one by one
32  * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel
33  */
34
35
36/** PTW : page table walker
37  * a finite state machine
38  * only take 1GB and 2MB page walks
39  * or in other words, except the last level(leaf)
40  **/
41class PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
42  val req = Flipped(DecoupledIO(new Bundle {
43    val req_info = new L2TlbInnerBundle()
44    val l1Hit = Bool()
45    val ppn = UInt(ppnLen.W)
46    val stage1Hit = Bool()
47    val stage1 = new PtwMergeResp
48  }))
49  val resp = DecoupledIO(new Bundle {
50    val source = UInt(bSourceWidth.W)
51    val s2xlate = UInt(2.W)
52    val resp = new PtwMergeResp
53    val h_resp = new HptwResp
54  })
55
56  val llptw = DecoupledIO(new LLPTWInBundle())
57  // NOTE: llptw change from "connect to llptw" to "connect to page cache"
58  // to avoid corner case that caused duplicate entries
59
60  val hptw = new Bundle {
61    val req = DecoupledIO(new Bundle {
62      val source = UInt(bSourceWidth.W)
63      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
64      val gvpn = UInt(vpnLen.W)
65    })
66    val resp = Flipped(Valid(new Bundle {
67      val h_resp = Output(new HptwResp)
68    }))
69  }
70  val mem = new Bundle {
71    val req = DecoupledIO(new L2TlbMemReqBundle())
72    val resp = Flipped(ValidIO(UInt(XLEN.W)))
73    val mask = Input(Bool())
74  }
75  val pmp = new Bundle {
76    val req = ValidIO(new PMPReqBundle())
77    val resp = Flipped(new PMPRespBundle())
78  }
79
80  val refill = Output(new Bundle {
81    val req_info = new L2TlbInnerBundle()
82    val level = UInt(log2Up(Level).W)
83  })
84}
85
86class PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
87  val io = IO(new PTWIO)
88  val sfence = io.sfence
89  val mem = io.mem
90  val req_s2xlate = Reg(UInt(2.W))
91  val enableS2xlate = req_s2xlate =/= noS2xlate
92  val onlyS1xlate = req_s2xlate === onlyStage1
93  val onlyS2xlate = req_s2xlate === onlyStage2
94
95  val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
96  val hgatp = io.csr.hgatp
97  val flush = io.sfence.valid || satp.changed
98  val s2xlate = enableS2xlate && !onlyS1xlate
99  val level = RegInit(0.U(log2Up(Level).W))
100  val af_level = RegInit(0.U(log2Up(Level).W)) // access fault return this level
101  val ppn = Reg(UInt(ppnLen.W))
102  val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn
103  val levelNext = level + 1.U
104  val l1Hit = Reg(Bool())
105  val pte = mem.resp.bits.asTypeOf(new PteBundle().cloneType)
106
107  // s/w register
108  val s_pmp_check = RegInit(true.B)
109  val s_mem_req = RegInit(true.B)
110  val s_llptw_req = RegInit(true.B)
111  val w_mem_resp = RegInit(true.B)
112  val s_hptw_req = RegInit(true.B)
113  val w_hptw_resp = RegInit(true.B)
114  val s_last_hptw_req = RegInit(true.B)
115  val w_last_hptw_resp = RegInit(true.B)
116  // for updating "level"
117  val mem_addr_update = RegInit(false.B)
118
119  val idle = RegInit(true.B)
120  val finish = WireInit(false.B)
121  val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish
122
123  val pageFault = pte.isPf(level)
124  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp)
125
126  val hptw_pageFault = RegInit(false.B)
127  val hptw_accessFault = RegInit(false.B)
128  val last_s2xlate = RegInit(false.B)
129  val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire)
130  val stage1 = RegEnable(io.req.bits.stage1, io.req.fire)
131  val hptw_resp_stage2 = Reg(Bool())
132
133  val ppn_af = pte.isAf()
134  val find_pte = pte.isLeaf() || ppn_af || pageFault
135  val to_find_pte = level === 1.U && find_pte === false.B
136  val source = RegEnable(io.req.bits.req_info.source, io.req.fire)
137
138  val l1addr = MakeAddr(satp.ppn, getVpnn(vpn, 2))
139  val l2addr = MakeAddr(Mux(l1Hit, ppn, pte.ppn), getVpnn(vpn, 1))
140  val mem_addr = Mux(af_level === 0.U, l1addr, l2addr)
141
142  val hptw_resp = RegEnable(io.hptw.resp.bits.h_resp, io.hptw.resp.fire)
143  val gpaddr = MuxCase(mem_addr, Seq(
144    stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)),
145    onlyS2xlate -> Cat(vpn, 0.U(offLen.W)),
146    !s_last_hptw_req -> Cat(MuxLookup(level, pte.ppn)(Seq(
147      0.U -> Cat(pte.ppn(ppnLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
148      1.U -> Cat(pte.ppn(ppnLen - 1, vpnnLen), vpn(vpnnLen - 1, 0)
149    ))),
150    0.U(offLen.W))
151  ))
152  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
153
154  io.req.ready := idle
155  val ptw_resp = Wire(new PtwMergeResp)
156  ptw_resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, Mux(accessFault, af_level,level), pte, vpn, satp.asid, hgatp.asid, vpn(sectortlbwidth - 1, 0), not_super = false)
157
158  val normal_resp = idle === false.B && mem_addr_update && !last_s2xlate && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate)
159  val stageHit_resp = idle === false.B && hptw_resp_stage2
160  io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp)
161  io.resp.bits.source := source
162  io.resp.bits.resp := Mux(stage1Hit, stage1, ptw_resp)
163  io.resp.bits.h_resp := hptw_resp
164  io.resp.bits.s2xlate := req_s2xlate
165
166  io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault
167  io.llptw.bits.req_info.source := source
168  io.llptw.bits.req_info.vpn := vpn
169  io.llptw.bits.req_info.s2xlate := req_s2xlate
170  io.llptw.bits.ppn := DontCare
171
172  io.pmp.req.valid := DontCare // samecycle, do not use valid
173  io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
174  io.pmp.req.bits.size := 3.U // TODO: fix it
175  io.pmp.req.bits.cmd := TlbCmd.read
176
177  mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check
178  mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
179  mem.req.bits.id := FsmReqID.U(bMemID.W)
180  mem.req.bits.hptw_bypassed := false.B
181
182  io.refill.req_info.s2xlate := Mux(enableS2xlate, onlyStage1, req_s2xlate) // ptw refill the pte of stage 1 when s2xlate is enabled
183  io.refill.req_info.vpn := vpn
184  io.refill.level := level
185  io.refill.req_info.source := source
186
187  io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req
188  io.hptw.req.bits.id := FsmReqID.U(bMemID.W)
189  io.hptw.req.bits.gvpn := get_pn(gpaddr)
190  io.hptw.req.bits.source := source
191
192  when (io.req.fire && io.req.bits.stage1Hit){
193    idle := false.B
194    req_s2xlate := io.req.bits.req_info.s2xlate
195    s_hptw_req := false.B
196    hptw_resp_stage2 := false.B
197  }
198
199  when (io.hptw.resp.fire && w_hptw_resp === false.B && stage1Hit){
200    w_hptw_resp := true.B
201    hptw_resp_stage2 := true.B
202  }
203
204  when (io.resp.fire && stage1Hit){
205    idle := true.B
206  }
207
208  when (io.req.fire && !io.req.bits.stage1Hit){
209    val req = io.req.bits
210    level := Mux(req.l1Hit, 1.U, 0.U)
211    af_level := Mux(req.l1Hit, 1.U, 0.U)
212    ppn := Mux(req.l1Hit, io.req.bits.ppn, satp.ppn)
213    vpn := io.req.bits.req_info.vpn
214    l1Hit := req.l1Hit
215    accessFault := false.B
216    idle := false.B
217    hptw_pageFault := false.B
218    req_s2xlate := io.req.bits.req_info.s2xlate
219    when(io.req.bits.req_info.s2xlate =/= noS2xlate && io.req.bits.req_info.s2xlate =/= onlyStage1){
220      last_s2xlate := true.B
221      s_hptw_req := false.B
222    }.otherwise {
223      s_pmp_check := false.B
224    }
225  }
226
227  when(io.hptw.req.fire && s_hptw_req === false.B){
228    s_hptw_req := true.B
229    w_hptw_resp := false.B
230  }
231
232  when(io.hptw.resp.fire && w_hptw_resp === false.B && !stage1Hit) {
233    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf
234    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
235    w_hptw_resp := true.B
236    when(onlyS2xlate){
237      mem_addr_update := true.B
238      last_s2xlate := false.B
239    }.otherwise {
240      s_pmp_check := false.B
241    }
242  }
243
244  when(io.hptw.req.fire && s_last_hptw_req === false.B) {
245    w_last_hptw_resp := false.B
246    s_last_hptw_req := true.B
247  }
248
249  when(io.hptw.resp.fire && w_last_hptw_resp === false.B){
250    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf
251    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
252    w_last_hptw_resp := true.B
253    mem_addr_update := true.B
254    last_s2xlate := false.B
255  }
256
257  when(sent_to_pmp && mem_addr_update === false.B){
258    s_mem_req := false.B
259    s_pmp_check := true.B
260  }
261
262  when(accessFault && idle === false.B){
263    s_pmp_check := true.B
264    s_mem_req := true.B
265    w_mem_resp := true.B
266    s_llptw_req := true.B
267    s_hptw_req := true.B
268    w_hptw_resp := true.B
269    s_last_hptw_req := true.B
270    w_last_hptw_resp := true.B
271    mem_addr_update := true.B
272    last_s2xlate := false.B
273  }
274
275  when (mem.req.fire){
276    s_mem_req := true.B
277    w_mem_resp := false.B
278  }
279
280  when(mem.resp.fire && w_mem_resp === false.B){
281    w_mem_resp := true.B
282    af_level := af_level + 1.U
283    s_llptw_req := false.B
284    mem_addr_update := true.B
285  }
286
287  when(mem_addr_update){
288    when(level === 0.U && !onlyS2xlate && !(find_pte || accessFault)){
289      level := levelNext
290      when(s2xlate){
291        s_hptw_req := false.B
292      }.otherwise{
293        s_mem_req := false.B
294      }
295      s_llptw_req := true.B
296      mem_addr_update := false.B
297    }.elsewhen(io.llptw.valid){
298      when(io.llptw.fire) {
299        idle := true.B
300        s_llptw_req := true.B
301        mem_addr_update := false.B
302        last_s2xlate := false.B
303      }
304      finish := true.B
305    }.elsewhen(s2xlate && last_s2xlate === true.B) {
306      s_last_hptw_req := false.B
307      mem_addr_update := false.B
308    }.elsewhen(io.resp.valid){
309      when(io.resp.fire) {
310        idle := true.B
311        s_llptw_req := true.B
312        mem_addr_update := false.B
313        accessFault := false.B
314      }
315      finish := true.B
316    }
317  }
318
319
320  when (sfence.valid) {
321    idle := true.B
322    s_pmp_check := true.B
323    s_mem_req := true.B
324    s_llptw_req := true.B
325    w_mem_resp := true.B
326    accessFault := false.B
327    mem_addr_update := false.B
328    s_hptw_req := true.B
329    w_hptw_resp := true.B
330    s_last_hptw_req := true.B
331    w_last_hptw_resp := true.B
332  }
333
334
335  XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n")
336
337  // perf
338  XSPerfAccumulate("fsm_count", io.req.fire)
339  for (i <- 0 until PtwWidth) {
340    XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U)
341  }
342  XSPerfAccumulate("fsm_busy", !idle)
343  XSPerfAccumulate("fsm_idle", idle)
344  XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready)
345  XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af)
346  XSPerfAccumulate("mem_count", mem.req.fire)
347  XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true))
348  XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready)
349
350  TimeOutAssert(!idle, timeOutThreshold, "page table walker time out")
351
352  val perfEvents = Seq(
353    ("fsm_count         ", io.req.fire                                     ),
354    ("fsm_busy          ", !idle                                             ),
355    ("fsm_idle          ", idle                                              ),
356    ("resp_blocked      ", io.resp.valid && !io.resp.ready                   ),
357    ("mem_count         ", mem.req.fire                                    ),
358    ("mem_cycle         ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)),
359    ("mem_blocked       ", mem.req.valid && !mem.req.ready                   ),
360  )
361  generatePerfEvent()
362}
363
364/*========================= LLPTW ==============================*/
365
366/** LLPTW : Last Level Page Table Walker
367  * the page walker that only takes 4KB(last level) page walk.
368  **/
369
370class LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst {
371  val req_info = Output(new L2TlbInnerBundle())
372  val ppn = Output(if(HasHExtension) UInt((vpnLen.max(ppnLen)).W) else UInt(ppnLen.W))
373}
374
375class LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
376  val in = Flipped(DecoupledIO(new LLPTWInBundle()))
377  val out = DecoupledIO(new Bundle {
378    val req_info = Output(new L2TlbInnerBundle())
379    val id = Output(UInt(bMemID.W))
380    val h_resp = Output(new HptwResp)
381    val af = Output(Bool())
382  })
383  val mem = new Bundle {
384    val req = DecoupledIO(new L2TlbMemReqBundle())
385    val resp = Flipped(Valid(new Bundle {
386      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
387      val value = Output(UInt(blockBits.W))
388    }))
389    val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W))
390    val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool()))
391    val refill = Output(new L2TlbInnerBundle())
392    val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool()))
393  }
394  val cache = DecoupledIO(new L2TlbInnerBundle())
395  val pmp = new Bundle {
396    val req = Valid(new PMPReqBundle())
397    val resp = Flipped(new PMPRespBundle())
398  }
399  val hptw = new Bundle {
400    val req = DecoupledIO(new Bundle{
401      val source = UInt(bSourceWidth.W)
402      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
403      val gvpn = UInt(vpnLen.W)
404    })
405    val resp = Flipped(Valid(new Bundle {
406      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
407      val h_resp = Output(new HptwResp)
408    }))
409  }
410}
411
412class LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst {
413  val req_info = new L2TlbInnerBundle()
414  val ppn = UInt(ppnLen.W)
415  val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W)
416  val af = Bool()
417  val hptw_resp = new HptwResp()
418}
419
420
421class LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
422  val io = IO(new LLPTWIO())
423  val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate
424  val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
425
426  val flush = io.sfence.valid || satp.changed
427  val entries = Reg(Vec(l2tlbParams.llptwsize, new LLPTWEntry()))
428  val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10)
429  val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle)))
430
431  val is_emptys = state.map(_ === state_idle)
432  val is_mems = state.map(_ === state_mem_req)
433  val is_waiting = state.map(_ === state_mem_waiting)
434  val is_having = state.map(_ === state_mem_out)
435  val is_cache = state.map(_ === state_cache)
436  val is_hptw_req = state.map(_ === state_hptw_req)
437  val is_last_hptw_req = state.map(_ === state_last_hptw_req)
438  val is_hptw_resp = state.map(_ === state_hptw_resp)
439  val is_last_hptw_resp = state.map(_ === state_last_hptw_resp)
440
441  val full = !ParallelOR(is_emptys).asBool
442  val enq_ptr = ParallelPriorityEncoder(is_emptys)
443
444  val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry
445  val mem_arb = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize))
446  for (i <- 0 until l2tlbParams.llptwsize) {
447    mem_arb.io.in(i).bits := entries(i)
448    mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i)
449  }
450
451  // process hptw requests in serial
452  val hyper_arb1 = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize))
453  for (i <- 0 until l2tlbParams.llptwsize) {
454    hyper_arb1.io.in(i).bits := entries(i)
455    hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
456  }
457  val hyper_arb2 = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize))
458  for(i <- 0 until l2tlbParams.llptwsize) {
459    hyper_arb2.io.in(i).bits := entries(i)
460    hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
461  }
462
463  val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W)))
464
465  // duplicate req
466  // to_wait: wait for the last to access mem, set to mem_resp
467  // to_cache: the last is back just right now, set to mem_cache
468  val dup_vec = state.indices.map(i =>
469    dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate
470  )
471  val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry
472  val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entres, sending mem req already
473  val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now
474  val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))}
475  val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id)))
476  val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) // dup with the entry that data coming next cycle
477  val to_wait = Cat(dup_vec_wait).orR || dup_req_fire
478  val to_mem_out = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate
479  val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR
480  val to_hptw_req = io.in.bits.req_info.s2xlate =/= noS2xlate
481  val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate =/= noS2xlate
482  val last_hptw_req_id = io.mem.resp.bits.id
483  val req_paddr = MakeAddr(io.in.bits.ppn, getVpnn(io.in.bits.req_info.vpn, 0))
484  val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0))
485  val index =  Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
486  val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).ppn
487  XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed")
488
489  XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem")
490  val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B)))
491  val enq_state_normal = MuxCase(state_addr_check, Seq(
492    to_mem_out -> state_mem_out, // same to the blew, but the mem resp now
493    to_last_hptw_req -> state_last_hptw_req,
494    to_wait -> state_mem_waiting,
495    to_cache -> state_cache,
496    to_hptw_req -> state_hptw_req
497  ))
498  val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal)
499  when (io.in.fire) {
500    // if prefetch req does not need mem access, just give it up.
501    // so there will be at most 1 + FilterSize entries that needs re-access page cache
502    // so 2 + FilterSize is enough to avoid dead-lock
503    state(enq_ptr) := enq_state
504    entries(enq_ptr).req_info := io.in.bits.req_info
505    entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn)
506    entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr)
507    entries(enq_ptr).af := false.B
508    entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp))
509    mem_resp_hit(enq_ptr) := to_mem_out
510  }
511
512  val enq_ptr_reg = RegNext(enq_ptr)
513  val need_addr_check = RegNext(enq_state === state_addr_check && io.in.fire && !flush)
514
515  val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool
516  val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id)
517  val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check
518
519  val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))
520  val gpaddr = MakeGPAddr(io.in.bits.ppn, getVpnn(io.in.bits.req_info.vpn, 0))
521  val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp
522  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
523  val addr = RegEnable(MakeAddr(io.in.bits.ppn, getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire)
524  io.pmp.req.valid := need_addr_check || hptw_need_addr_check
525  io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr)
526  io.pmp.req.bits.cmd := TlbCmd.read
527  io.pmp.req.bits.size := 3.U // TODO: fix it
528  val pmp_resp_valid = io.pmp.req.valid // same cycle
529  when (pmp_resp_valid) {
530    // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before
531    //       when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare
532    val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg);
533    val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio
534    entries(ptr).af := accessFault
535    state(ptr) := Mux(accessFault, state_mem_out, state_mem_req)
536  }
537
538  when (mem_arb.io.out.fire) {
539    for (i <- state.indices) {
540      when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp
541      && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate
542      && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) {
543        // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait"
544        state(i) := state_mem_waiting
545        entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp
546        entries(i).wait_id := mem_arb.io.chosen
547      }
548    }
549  }
550  when (io.mem.resp.fire) {
551    state.indices.map{i =>
552      when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) {
553        state(i) := Mux(entries(i).req_info.s2xlate =/= noS2xlate, state_last_hptw_req, state_mem_out)
554        mem_resp_hit(i) := true.B
555        val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0))
556        val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0))
557        val index =  Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
558        entries(i).ppn := ptes(index).ppn // for last stage 2 translation
559      }
560    }
561  }
562
563  when (hyper_arb1.io.out.fire) {
564    for (i <- state.indices) {
565      when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate =/= noS2xlate && hyper_arb1.io.chosen === i.U) {
566        state(i) := state_hptw_resp
567        entries(i).wait_id := hyper_arb1.io.chosen
568      }
569    }
570  }
571
572  when (hyper_arb2.io.out.fire) {
573    for (i <- state.indices) {
574      when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate =/= noS2xlate && hyper_arb2.io.chosen === i.U) {
575        state(i) := state_last_hptw_resp
576        entries(i).wait_id := hyper_arb2.io.chosen
577      }
578    }
579  }
580
581  when (io.hptw.resp.fire) {
582    for (i <- state.indices) {
583      when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
584        // change the entry that is waiting hptw resp
585        val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn))
586        val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id))
587        state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check)
588        entries(i).hptw_resp := io.hptw.resp.bits.h_resp
589        entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id)
590        //To do: change the entry that is having the same hptw req
591      }
592      when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
593        state(i) := state_mem_out
594        entries(i).hptw_resp := io.hptw.resp.bits.h_resp
595        //To do: change the entry that is having the same hptw req
596      }
597    }
598  }
599  when (io.out.fire) {
600    assert(state(mem_ptr) === state_mem_out)
601    state(mem_ptr) := state_idle
602  }
603  mem_resp_hit.map(a => when (a) { a := false.B } )
604
605  when (io.cache.fire) {
606    state(cache_ptr) := state_idle
607  }
608  XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry")
609
610  when (flush) {
611    state.map(_ := state_idle)
612  }
613
614  io.in.ready := !full
615
616  io.out.valid := ParallelOR(is_having).asBool
617  io.out.bits.req_info := entries(mem_ptr).req_info
618  io.out.bits.id := mem_ptr
619  io.out.bits.af := entries(mem_ptr).af
620  io.out.bits.h_resp := entries(mem_ptr).hptw_resp
621
622  val hptw_req_arb = Module(new Arbiter(new Bundle{
623      val source = UInt(bSourceWidth.W)
624      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
625      val ppn = UInt(vpnLen.W)
626    } , 2))
627  // first stage 2 translation
628  hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid
629  hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source
630  hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn
631  hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen
632  hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready
633  // last stage 2 translation
634  hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid
635  hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source
636  hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn
637  hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen
638  hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready
639  hptw_req_arb.io.out.ready := io.hptw.req.ready
640  io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush
641  io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn
642  io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id
643  io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source
644
645  io.mem.req.valid := mem_arb.io.out.valid && !flush
646  val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
647  val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
648  io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate =/= noS2xlate, mem_hpaddr, mem_paddr)
649  io.mem.req.bits.id := mem_arb.io.chosen
650  io.mem.req.bits.hptw_bypassed := false.B
651  mem_arb.io.out.ready := io.mem.req.ready
652  val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0))
653  io.mem.refill := entries(mem_refill_id).req_info
654  io.mem.refill.s2xlate := Mux(entries(mem_refill_id).req_info.s2xlate === noS2xlate, noS2xlate, onlyStage1) // llptw refill the pte of stage 1
655  io.mem.buffer_it := mem_resp_hit
656  io.mem.enq_ptr := enq_ptr
657
658  io.cache.valid := Cat(is_cache).orR
659  io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info))
660
661  XSPerfAccumulate("llptw_in_count", io.in.fire)
662  XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready)
663  for (i <- 0 until 7) {
664    XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U)
665  }
666  for (i <- 0 until (l2tlbParams.llptwsize + 1)) {
667    XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U)
668    XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U)
669    XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U)
670  }
671  XSPerfAccumulate("mem_count", io.mem.req.fire)
672  XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U)
673  XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready)
674
675  for (i <- 0 until l2tlbParams.llptwsize) {
676    TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}")
677  }
678
679  val perfEvents = Seq(
680    ("tlbllptw_incount           ", io.in.fire               ),
681    ("tlbllptw_inblock           ", io.in.valid && !io.in.ready),
682    ("tlbllptw_memcount          ", io.mem.req.fire          ),
683    ("tlbllptw_memcycle          ", PopCount(is_waiting)       ),
684  )
685  generatePerfEvent()
686}
687
688/*========================= HPTW ==============================*/
689
690/** HPTW : Hypervisor Page Table Walker
691  * the page walker take the virtual machine's page walk.
692  * guest physical address translation, guest physical address -> host physical address
693  **/
694class HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
695  val req = Flipped(DecoupledIO(new Bundle {
696    val source = UInt(bSourceWidth.W)
697    val id = UInt(log2Up(l2tlbParams.llptwsize).W)
698    val gvpn = UInt(vpnLen.W)
699    val ppn = UInt(ppnLen.W)
700    val l1Hit = Bool()
701    val l2Hit = Bool()
702    val bypassed = Bool() // if bypass, don't refill
703  }))
704  val resp = DecoupledIO(new Bundle {
705    val source = UInt(bSourceWidth.W)
706    val resp = Output(new HptwResp())
707    val id = Output(UInt(bMemID.W))
708  })
709
710  val mem = new Bundle {
711    val req = DecoupledIO(new L2TlbMemReqBundle())
712    val resp = Flipped(ValidIO(UInt(XLEN.W)))
713    val mask = Input(Bool())
714  }
715  val refill = Output(new Bundle {
716    val req_info = new L2TlbInnerBundle()
717    val level = UInt(log2Up(Level).W)
718  })
719  val pmp = new Bundle {
720    val req = ValidIO(new PMPReqBundle())
721    val resp = Flipped(new PMPRespBundle())
722  }
723}
724
725class HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst {
726  val io = IO(new HPTWIO)
727  val hgatp = io.csr.hgatp
728  val sfence = io.sfence
729  val flush = sfence.valid || hgatp.changed
730
731  val level = RegInit(0.U(log2Up(Level).W))
732  val gpaddr = Reg(UInt(GPAddrBits.W))
733  val req_ppn = Reg(UInt(ppnLen.W))
734  val vpn = gpaddr(GPAddrBits-1, offLen)
735  val levelNext = level + 1.U
736  val l1Hit = Reg(Bool())
737  val l2Hit = Reg(Bool())
738  val bypassed = Reg(Bool())
739  val pg_base = MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U)) // for l0
740//  val pte = io.mem.resp.bits.MergeRespToPte()
741  val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType)
742  val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn)
743  val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn)
744  val ppn = Mux(level === 1.U, ppn_l1, ppn_l2) //for l1 and l2
745  val p_pte = MakeAddr(ppn, getVpnn(vpn, 2.U - level))
746  val mem_addr = Mux(level === 0.U, pg_base, p_pte)
747
748  //s/w register
749  val s_pmp_check = RegInit(true.B)
750  val s_mem_req = RegInit(true.B)
751  val w_mem_resp = RegInit(true.B)
752  val idle = RegInit(true.B)
753  val mem_addr_update = RegInit(false.B)
754  val finish = WireInit(false.B)
755
756  val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish
757  val pageFault = pte.isPf(level)
758  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp)
759
760  val ppn_af = pte.isAf()
761  val find_pte = pte.isLeaf() || ppn_af || pageFault
762
763  val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault))
764  val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W))
765  val source = RegEnable(io.req.bits.source, io.req.fire)
766
767  io.req.ready := idle
768  val resp = Wire(new HptwResp())
769  resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, level, pte, vpn, hgatp.asid)
770  io.resp.valid := resp_valid
771  io.resp.bits.id := id
772  io.resp.bits.resp := resp
773  io.resp.bits.source := source
774
775  io.pmp.req.valid := DontCare
776  io.pmp.req.bits.addr := mem_addr
777  io.pmp.req.bits.size := 3.U
778  io.pmp.req.bits.cmd := TlbCmd.read
779
780  io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check
781  io.mem.req.bits.addr := mem_addr
782  io.mem.req.bits.id := HptwReqId.U(bMemID.W)
783  io.mem.req.bits.hptw_bypassed := bypassed
784
785  io.refill.req_info.vpn := vpn
786  io.refill.level := level
787  io.refill.req_info.source := source
788  io.refill.req_info.s2xlate := onlyStage2
789  when (idle){
790    when(io.req.fire){
791      bypassed := io.req.bits.bypassed
792      level := Mux(io.req.bits.l2Hit, 2.U, Mux(io.req.bits.l1Hit, 1.U, 0.U))
793      idle := false.B
794      gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W))
795      accessFault := false.B
796      s_pmp_check := false.B
797      id := io.req.bits.id
798      req_ppn := io.req.bits.ppn
799      l1Hit := io.req.bits.l1Hit
800      l2Hit := io.req.bits.l2Hit
801    }
802  }
803
804  when(sent_to_pmp && !mem_addr_update){
805    s_mem_req := false.B
806    s_pmp_check := true.B
807  }
808
809  when(accessFault && !idle){
810    s_pmp_check := true.B
811    s_mem_req := true.B
812    w_mem_resp := true.B
813    mem_addr_update := true.B
814  }
815
816  when(io.mem.req.fire){
817    s_mem_req := true.B
818    w_mem_resp := false.B
819  }
820
821  when(io.mem.resp.fire && !w_mem_resp){
822    w_mem_resp := true.B
823    mem_addr_update := true.B
824  }
825
826  when(mem_addr_update){
827    when(!(find_pte || accessFault)){
828      level := levelNext
829      s_mem_req := false.B
830      mem_addr_update := false.B
831    }.elsewhen(resp_valid){
832      when(io.resp.fire){
833        idle := true.B
834        mem_addr_update := false.B
835        accessFault := false.B
836      }
837      finish := true.B
838    }
839  }
840}