xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableWalker.scala (revision 887862dbb8debde8ab099befc426493834a69ee7)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache.mmu
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import xiangshan._
23import xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
24import utils._
25import utility._
26import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
27import freechips.rocketchip.tilelink._
28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
29
30/** Page Table Walk is divided into two parts
31  * One,   PTW: page walk for pde, except for leaf entries, one by one
32  * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel
33  */
34
35
36/** PTW : page table walker
37  * a finite state machine
38  * only take 1GB and 2MB page walks
39  * or in other words, except the last level(leaf)
40  **/
41class PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
42  val req = Flipped(DecoupledIO(new Bundle {
43    val req_info = new L2TlbInnerBundle()
44    val l3Hit = if (EnableSv48) Some(new Bool()) else None
45    val l2Hit = Bool()
46    val ppn = UInt(ptePPNLen.W)
47    val stage1Hit = Bool()
48    val stage1 = new PtwMergeResp
49  }))
50  val resp = DecoupledIO(new Bundle {
51    val source = UInt(bSourceWidth.W)
52    val s2xlate = UInt(2.W)
53    val resp = new PtwMergeResp
54    val h_resp = new HptwResp
55  })
56
57  val llptw = DecoupledIO(new LLPTWInBundle())
58  // NOTE: llptw change from "connect to llptw" to "connect to page cache"
59  // to avoid corner case that caused duplicate entries
60
61  val hptw = new Bundle {
62    val req = DecoupledIO(new Bundle {
63      val source = UInt(bSourceWidth.W)
64      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
65      val gvpn = UInt(ptePPNLen.W)
66    })
67    val resp = Flipped(Valid(new Bundle {
68      val h_resp = Output(new HptwResp)
69    }))
70  }
71  val mem = new Bundle {
72    val req = DecoupledIO(new L2TlbMemReqBundle())
73    val resp = Flipped(ValidIO(UInt(XLEN.W)))
74    val mask = Input(Bool())
75  }
76  val pmp = new Bundle {
77    val req = ValidIO(new PMPReqBundle())
78    val resp = Flipped(new PMPRespBundle())
79  }
80
81  val refill = Output(new Bundle {
82    val req_info = new L2TlbInnerBundle()
83    val level = UInt(log2Up(Level + 1).W)
84  })
85}
86
87class PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
88  val io = IO(new PTWIO)
89  val sfence = io.sfence
90  val mem = io.mem
91  val req_s2xlate = Reg(UInt(2.W))
92  val enableS2xlate = req_s2xlate =/= noS2xlate
93  val onlyS1xlate = req_s2xlate === onlyStage1
94  val onlyS2xlate = req_s2xlate === onlyStage2
95
96  val satp = Wire(new TlbSatpBundle())
97  when (io.req.fire) {
98    satp := Mux(io.req.bits.req_info.s2xlate =/= noS2xlate, io.csr.vsatp, io.csr.satp)
99  } .otherwise {
100    satp := Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
101  }
102
103  val mode = satp.mode
104  val hgatp = io.csr.hgatp
105  val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed
106  val s2xlate = enableS2xlate && !onlyS1xlate
107  val level = RegInit(3.U(log2Up(Level + 1).W))
108  val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level
109  val gpf_level = RegInit(3.U(log2Up(Level + 1).W))
110  val ppn = Reg(UInt(ptePPNLen.W))
111  val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate)
112  val levelNext = level - 1.U
113  val l3Hit = Reg(Bool())
114  val l2Hit = Reg(Bool())
115  val pte = mem.resp.bits.asTypeOf(new PteBundle())
116
117  // s/w register
118  val s_pmp_check = RegInit(true.B)
119  val s_mem_req = RegInit(true.B)
120  val s_llptw_req = RegInit(true.B)
121  val w_mem_resp = RegInit(true.B)
122  val s_hptw_req = RegInit(true.B)
123  val w_hptw_resp = RegInit(true.B)
124  val s_last_hptw_req = RegInit(true.B)
125  val w_last_hptw_resp = RegInit(true.B)
126  // for updating "level"
127  val mem_addr_update = RegInit(false.B)
128
129  val idle = RegInit(true.B)
130  val finish = WireInit(false.B)
131  val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish
132
133  val pageFault = pte.isPf(level)
134  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, false.B, sent_to_pmp)
135
136  val hptw_pageFault = RegInit(false.B)
137  val hptw_accessFault = RegInit(false.B)
138  val last_s2xlate = RegInit(false.B)
139  val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire)
140  val stage1 = RegEnable(io.req.bits.stage1, io.req.fire)
141  val hptw_resp_stage2 = Reg(Bool())
142
143  val ppn_af = Mux(enableS2xlate, Mux(onlyS1xlate, pte.isAf() && !pte.isStage1Gpf(io.csr.vsatp.mode), false.B), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high
144  val find_pte = pte.isLeaf() || ppn_af || pageFault
145  val to_find_pte = level === 1.U && find_pte === false.B
146  val source = RegEnable(io.req.bits.req_info.source, io.req.fire)
147
148  val l3addr = Wire(UInt(PAddrBits.W))
149  val l2addr = Wire(UInt(PAddrBits.W))
150  val l1addr = Wire(UInt(PAddrBits.W))
151  val mem_addr = Wire(UInt(PAddrBits.W))
152
153  l3addr := MakeAddr(satp.ppn, getVpnn(vpn, 3))
154  if (EnableSv48) {
155    when (mode === Sv48) {
156      l2addr := MakeAddr(Mux(l3Hit, ppn, pte.getPPN()), getVpnn(vpn, 2))
157    } .otherwise {
158      l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2))
159    }
160  } else {
161    l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2))
162  }
163  l1addr := MakeAddr(Mux(l2Hit, ppn, pte.getPPN()), getVpnn(vpn, 1))
164  mem_addr := Mux(af_level === 3.U, l3addr, Mux(af_level === 2.U, l2addr, l1addr))
165
166  val hptw_resp = Reg(new HptwResp)
167  val gpaddr = MuxCase(mem_addr, Seq(
168    stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)),
169    onlyS2xlate -> Cat(vpn, 0.U(offLen.W)),
170    !s_last_hptw_req -> Cat(MuxLookup(level, pte.getPPN())(Seq(
171      3.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)),
172      2.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
173      1.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen), vpn(vpnnLen - 1, 0)
174    ))),
175    0.U(offLen.W))
176  ))
177  val gvpn_gpf = Mux(enableS2xlate && io.csr.vsatp.mode === Sv39, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, Mux(enableS2xlate && io.csr.vsatp.mode === Sv48, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv48x4) =/= 0.U, false.B))
178  val guestFault = hptw_pageFault || hptw_accessFault || gvpn_gpf
179  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
180  val fake_h_resp = 0.U.asTypeOf(new HptwResp)
181  fake_h_resp.gpf := true.B
182
183  val pte_valid = RegInit(false.B)  // avoid l1tlb pf from stage1 when gpf happens in the first s2xlate in PTW
184  val fake_pte = 0.U.asTypeOf(new PteBundle())
185  fake_pte.perm.v := false.B // tell L1TLB this is fake pte
186  fake_pte.perm.r := true.B
187  fake_pte.perm.w := true.B
188  fake_pte.perm.x := true.B
189  fake_pte.perm.a := true.B
190  fake_pte.perm.d := true.B
191  fake_pte.ppn := ppn(ppnLen - 1, 0)
192  fake_pte.ppn_high := ppn(ptePPNLen - 1, ppnLen)
193
194  io.req.ready := idle
195  val ptw_resp = Wire(new PtwMergeResp)
196  ptw_resp.apply(Mux(pte_valid, pageFault && !accessFault && !ppn_af, false.B), accessFault || ppn_af, Mux(accessFault, af_level, Mux(guestFault, gpf_level, level)), Mux(pte_valid, pte, fake_pte), vpn, satp.asid, hgatp.vmid, vpn(sectortlbwidth - 1, 0), not_super = false)
197
198  val normal_resp = idle === false.B && mem_addr_update && !last_s2xlate && (guestFault || (w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate )
199  val stageHit_resp = idle === false.B && hptw_resp_stage2
200  io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp)
201  io.resp.bits.source := source
202  io.resp.bits.resp := Mux(stage1Hit || (l3Hit || l2Hit) && guestFault && !pte_valid, stage1, ptw_resp)
203  io.resp.bits.h_resp := Mux(gvpn_gpf, fake_h_resp, hptw_resp)
204  io.resp.bits.s2xlate := req_s2xlate
205
206  io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault && !guestFault
207  io.llptw.bits.req_info.source := source
208  io.llptw.bits.req_info.vpn := vpn
209  io.llptw.bits.req_info.s2xlate := req_s2xlate
210  io.llptw.bits.ppn := DontCare
211
212  io.pmp.req.valid := DontCare // samecycle, do not use valid
213  io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
214  io.pmp.req.bits.size := 3.U // TODO: fix it
215  io.pmp.req.bits.cmd := TlbCmd.read
216
217  mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check
218  mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
219  mem.req.bits.id := FsmReqID.U(bMemID.W)
220  mem.req.bits.hptw_bypassed := false.B
221
222  io.refill.req_info.s2xlate := req_s2xlate
223  io.refill.req_info.vpn := vpn
224  io.refill.level := level
225  io.refill.req_info.source := source
226
227  io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req
228  io.hptw.req.bits.id := FsmReqID.U(bMemID.W)
229  io.hptw.req.bits.gvpn := get_pn(gpaddr)
230  io.hptw.req.bits.source := source
231
232  when (io.req.fire && io.req.bits.stage1Hit){
233    idle := false.B
234    req_s2xlate := io.req.bits.req_info.s2xlate
235    s_hptw_req := false.B
236    hptw_resp_stage2 := false.B
237    last_s2xlate := false.B
238    hptw_pageFault := false.B
239    hptw_accessFault := false.B
240  }
241
242  when (io.hptw.resp.fire && w_hptw_resp === false.B && stage1Hit){
243    w_hptw_resp := true.B
244    hptw_resp_stage2 := true.B
245    hptw_resp := io.hptw.resp.bits.h_resp
246  }
247
248  when (io.resp.fire && stage1Hit){
249    idle := true.B
250  }
251
252  when (io.req.fire && !io.req.bits.stage1Hit){
253    val req = io.req.bits
254    if (EnableSv48) {
255      when (mode === Sv48) {
256        level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U))
257        af_level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U))
258        gpf_level := Mux(req.l2Hit, 2.U, Mux(req.l3Hit.get, 3.U, 0.U))
259        ppn := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn)
260        l3Hit := req.l3Hit.get
261      } .otherwise {
262        level := Mux(req.l2Hit, 1.U, 2.U)
263        af_level := Mux(req.l2Hit, 1.U, 2.U)
264        gpf_level := 0.U
265        ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn)
266        l3Hit := false.B
267      }
268    } else {
269      level := Mux(req.l2Hit, 1.U, 2.U)
270      af_level := Mux(req.l2Hit, 1.U, 2.U)
271      gpf_level := 0.U
272      ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn)
273      l3Hit := false.B
274    }
275    vpn := io.req.bits.req_info.vpn
276    l2Hit := req.l2Hit
277    accessFault := false.B
278    idle := false.B
279    hptw_pageFault := false.B
280    hptw_accessFault := false.B
281    pte_valid := false.B
282    req_s2xlate := io.req.bits.req_info.s2xlate
283    when(io.req.bits.req_info.s2xlate =/= noS2xlate && io.req.bits.req_info.s2xlate =/= onlyStage1){
284      last_s2xlate := true.B
285      s_hptw_req := false.B
286    }.otherwise {
287      last_s2xlate := false.B
288      s_pmp_check := false.B
289    }
290  }
291
292  when(io.hptw.req.fire && s_hptw_req === false.B){
293    s_hptw_req := true.B
294    w_hptw_resp := false.B
295  }
296
297  when(io.hptw.resp.fire && w_hptw_resp === false.B && !stage1Hit) {
298    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf
299    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
300    hptw_resp := io.hptw.resp.bits.h_resp
301    w_hptw_resp := true.B
302    when(onlyS2xlate){
303      mem_addr_update := true.B
304      last_s2xlate := false.B
305    }.elsewhen(!(io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) {
306      s_pmp_check := false.B
307    }
308  }
309
310  when(io.hptw.req.fire && s_last_hptw_req === false.B) {
311    w_last_hptw_resp := false.B
312    s_last_hptw_req := true.B
313  }
314
315  when(io.hptw.resp.fire && w_last_hptw_resp === false.B){
316    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf
317    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
318    hptw_resp := io.hptw.resp.bits.h_resp
319    w_last_hptw_resp := true.B
320    mem_addr_update := true.B
321    last_s2xlate := false.B
322  }
323
324  when(sent_to_pmp && mem_addr_update === false.B){
325    s_mem_req := false.B
326    s_pmp_check := true.B
327  }
328
329  when(accessFault && idle === false.B){
330    s_pmp_check := true.B
331    s_mem_req := true.B
332    w_mem_resp := true.B
333    s_llptw_req := true.B
334    s_hptw_req := true.B
335    w_hptw_resp := true.B
336    s_last_hptw_req := true.B
337    w_last_hptw_resp := true.B
338    mem_addr_update := true.B
339    last_s2xlate := false.B
340  }
341
342  when(guestFault && idle === false.B){
343    s_pmp_check := true.B
344    s_mem_req := true.B
345    w_mem_resp := true.B
346    s_llptw_req := true.B
347    s_hptw_req := true.B
348    w_hptw_resp := true.B
349    s_last_hptw_req := true.B
350    w_last_hptw_resp := true.B
351    mem_addr_update := true.B
352    last_s2xlate := false.B
353  }
354
355  when (mem.req.fire){
356    s_mem_req := true.B
357    w_mem_resp := false.B
358  }
359
360  when(mem.resp.fire && w_mem_resp === false.B){
361    w_mem_resp := true.B
362    af_level := af_level - 1.U
363    s_llptw_req := false.B
364    mem_addr_update := true.B
365    gpf_level := Mux(mode === Sv39 && !pte_valid && !(l3Hit || l2Hit), gpf_level - 2.U, gpf_level - 1.U)
366    pte_valid := true.B
367  }
368
369  when(mem_addr_update){
370    when(level >= 2.U && !onlyS2xlate && !(guestFault || find_pte || accessFault)) {
371      level := levelNext
372      when(s2xlate){
373        s_hptw_req := false.B
374      }.otherwise{
375        s_mem_req := false.B
376      }
377      s_llptw_req := true.B
378      mem_addr_update := false.B
379    }.elsewhen(io.llptw.valid){
380      when(io.llptw.fire) {
381        idle := true.B
382        s_llptw_req := true.B
383        mem_addr_update := false.B
384        last_s2xlate := false.B
385      }
386      finish := true.B
387    }.elsewhen(s2xlate && last_s2xlate === true.B) {
388      when(accessFault || pageFault || ppn_af){
389        last_s2xlate := false.B
390      }.otherwise{
391        s_last_hptw_req := false.B
392        mem_addr_update := false.B
393      }
394    }.elsewhen(io.resp.valid){
395      when(io.resp.fire) {
396        idle := true.B
397        s_llptw_req := true.B
398        mem_addr_update := false.B
399        accessFault := false.B
400      }
401      finish := true.B
402    }
403  }
404
405
406  when (flush) {
407    idle := true.B
408    s_pmp_check := true.B
409    s_mem_req := true.B
410    s_llptw_req := true.B
411    w_mem_resp := true.B
412    accessFault := false.B
413    mem_addr_update := false.B
414    s_hptw_req := true.B
415    w_hptw_resp := true.B
416    s_last_hptw_req := true.B
417    w_last_hptw_resp := true.B
418  }
419
420
421  XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n")
422
423  // perf
424  XSPerfAccumulate("fsm_count", io.req.fire)
425  for (i <- 0 until PtwWidth) {
426    XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U)
427  }
428  XSPerfAccumulate("fsm_busy", !idle)
429  XSPerfAccumulate("fsm_idle", idle)
430  XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready)
431  XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af)
432  XSPerfAccumulate("mem_count", mem.req.fire)
433  XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true))
434  XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready)
435
436  TimeOutAssert(!idle, timeOutThreshold, "page table walker time out")
437
438  val perfEvents = Seq(
439    ("fsm_count         ", io.req.fire                                     ),
440    ("fsm_busy          ", !idle                                             ),
441    ("fsm_idle          ", idle                                              ),
442    ("resp_blocked      ", io.resp.valid && !io.resp.ready                   ),
443    ("mem_count         ", mem.req.fire                                    ),
444    ("mem_cycle         ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)),
445    ("mem_blocked       ", mem.req.valid && !mem.req.ready                   ),
446  )
447  generatePerfEvent()
448}
449
450/*========================= LLPTW ==============================*/
451
452/** LLPTW : Last Level Page Table Walker
453  * the page walker that only takes 4KB(last level) page walk.
454  **/
455
456class LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst {
457  val req_info = Output(new L2TlbInnerBundle())
458  val ppn = Output(UInt(ptePPNLen.W))
459}
460
461class LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
462  val in = Flipped(DecoupledIO(new LLPTWInBundle()))
463  val out = DecoupledIO(new Bundle {
464    val req_info = Output(new L2TlbInnerBundle())
465    val id = Output(UInt(bMemID.W))
466    val h_resp = Output(new HptwResp)
467    val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af
468    val af = Output(Bool())
469  })
470  val mem = new Bundle {
471    val req = DecoupledIO(new L2TlbMemReqBundle())
472    val resp = Flipped(Valid(new Bundle {
473      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
474      val value = Output(UInt(blockBits.W))
475    }))
476    val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W))
477    val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool()))
478    val refill = Output(new L2TlbInnerBundle())
479    val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool()))
480    val flush_latch = Input(Vec(l2tlbParams.llptwsize, Bool()))
481  }
482  val cache = DecoupledIO(new L2TlbInnerBundle())
483  val pmp = new Bundle {
484    val req = Valid(new PMPReqBundle())
485    val resp = Flipped(new PMPRespBundle())
486  }
487  val hptw = new Bundle {
488    val req = DecoupledIO(new Bundle{
489      val source = UInt(bSourceWidth.W)
490      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
491      val gvpn = UInt(ptePPNLen.W)
492    })
493    val resp = Flipped(Valid(new Bundle {
494      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
495      val h_resp = Output(new HptwResp)
496    }))
497  }
498}
499
500class LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst {
501  val req_info = new L2TlbInnerBundle()
502  val ppn = UInt(ptePPNLen.W)
503  val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W)
504  val af = Bool()
505  val hptw_resp = new HptwResp()
506  val first_s2xlate_fault = Output(Bool())
507}
508
509
510class LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
511  val io = IO(new LLPTWIO())
512  val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate
513  val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
514
515  val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed
516  val entries = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(0.U.asTypeOf(new LLPTWEntry()))))
517  val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10)
518  val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle)))
519
520  val is_emptys = state.map(_ === state_idle)
521  val is_mems = state.map(_ === state_mem_req)
522  val is_waiting = state.map(_ === state_mem_waiting)
523  val is_having = state.map(_ === state_mem_out)
524  val is_cache = state.map(_ === state_cache)
525  val is_hptw_req = state.map(_ === state_hptw_req)
526  val is_last_hptw_req = state.map(_ === state_last_hptw_req)
527  val is_hptw_resp = state.map(_ === state_hptw_resp)
528  val is_last_hptw_resp = state.map(_ === state_last_hptw_resp)
529
530  val full = !ParallelOR(is_emptys).asBool
531  val enq_ptr = ParallelPriorityEncoder(is_emptys)
532
533  val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry
534  val mem_arb = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
535  for (i <- 0 until l2tlbParams.llptwsize) {
536    mem_arb.io.in(i).bits := entries(i)
537    mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i)
538  }
539
540  // process hptw requests in serial
541  val hyper_arb1 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
542  for (i <- 0 until l2tlbParams.llptwsize) {
543    hyper_arb1.io.in(i).bits := entries(i)
544    hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
545  }
546  val hyper_arb2 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
547  for(i <- 0 until l2tlbParams.llptwsize) {
548    hyper_arb2.io.in(i).bits := entries(i)
549    hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
550  }
551
552  val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W)))
553
554  // duplicate req
555  // to_wait: wait for the last to access mem, set to mem_resp
556  // to_cache: the last is back just right now, set to mem_cache
557  val dup_vec = state.indices.map(i =>
558    dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate
559  )
560  val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry
561  val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already
562  val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now
563  val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))}
564  val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id)))
565  val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) && !io.mem.flush_latch(io.mem.resp.bits.id) // dup with the entry that data coming next cycle
566  val to_wait = Cat(dup_vec_wait).orR || dup_req_fire
567  val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1))
568  val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR
569  val to_hptw_req = io.in.bits.req_info.s2xlate === allStage
570  val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage
571  val last_hptw_req_id = io.mem.resp.bits.id
572  val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0))
573  val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0))
574  val index =  Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
575  val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN()
576  XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed")
577
578  XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem")
579  val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B)))
580  val enq_state_normal = MuxCase(state_addr_check, Seq(
581    to_mem_out -> state_mem_out, // same to the blew, but the mem resp now
582    to_last_hptw_req -> state_last_hptw_req,
583    to_wait -> state_mem_waiting,
584    to_cache -> state_cache,
585    to_hptw_req -> state_hptw_req
586  ))
587  val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal)
588  when (io.in.fire) {
589    // if prefetch req does not need mem access, just give it up.
590    // so there will be at most 1 + FilterSize entries that needs re-access page cache
591    // so 2 + FilterSize is enough to avoid dead-lock
592    state(enq_ptr) := enq_state
593    entries(enq_ptr).req_info := io.in.bits.req_info
594    entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn)
595    entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr)
596    entries(enq_ptr).af := false.B
597    entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp))
598    entries(enq_ptr).first_s2xlate_fault := false.B
599    mem_resp_hit(enq_ptr) := to_mem_out || to_last_hptw_req
600  }
601
602  val enq_ptr_reg = RegNext(enq_ptr)
603  val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush)
604
605  val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool
606  val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id)
607  val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check
608
609  val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))
610  val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0))
611  val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp
612  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
613  val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire)
614  io.pmp.req.valid := need_addr_check || hptw_need_addr_check
615  io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr)
616  io.pmp.req.bits.cmd := TlbCmd.read
617  io.pmp.req.bits.size := 3.U // TODO: fix it
618  val pmp_resp_valid = io.pmp.req.valid // same cycle
619  when (pmp_resp_valid) {
620    // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before
621    //       when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare
622    val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg);
623    val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio
624    entries(ptr).af := accessFault
625    state(ptr) := Mux(accessFault, state_mem_out, state_mem_req)
626  }
627
628  when (mem_arb.io.out.fire) {
629    for (i <- state.indices) {
630      when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp
631      && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate
632      && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) {
633        // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait"
634        state(i) := state_mem_waiting
635        entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp
636        entries(i).wait_id := mem_arb.io.chosen
637      }
638    }
639  }
640  when (io.mem.resp.fire) {
641    state.indices.map{i =>
642      when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) {
643        val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0))
644        val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0))
645        val index =  Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
646        state(i) := Mux(entries(i).req_info.s2xlate === allStage && !(ptes(index).isPf(0.U) || !ptes(index).isLeaf() || ptes(index).isAf() || ptes(index).isStage1Gpf(io.csr.vsatp.mode))
647                , state_last_hptw_req, state_mem_out)
648        mem_resp_hit(i) := true.B
649        entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation
650        // when onlystage1, gpf has higher priority
651        entries(i).af := Mux(entries(i).req_info.s2xlate === allStage, false.B, Mux(entries(i).req_info.s2xlate === onlyStage1, ptes(index).isAf() && !ptes(index).isStage1Gpf(io.csr.vsatp.mode), ptes(index).isAf()))
652        entries(i).hptw_resp.gpf := Mux(entries(i).req_info.s2xlate === allStage || entries(i).req_info.s2xlate === onlyStage1, ptes(index).isStage1Gpf(io.csr.vsatp.mode), false.B)
653      }
654    }
655  }
656
657  when (hyper_arb1.io.out.fire) {
658    for (i <- state.indices) {
659      when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) {
660        state(i) := state_hptw_resp
661        entries(i).wait_id := hyper_arb1.io.chosen
662      }
663    }
664  }
665
666  when (hyper_arb2.io.out.fire) {
667    for (i <- state.indices) {
668      when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) {
669        state(i) := state_last_hptw_resp
670        entries(i).wait_id := hyper_arb2.io.chosen
671      }
672    }
673  }
674
675  when (io.hptw.resp.fire) {
676    for (i <- state.indices) {
677      when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
678        when (io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) {
679          state(i) := state_mem_out
680          entries(i).hptw_resp := io.hptw.resp.bits.h_resp
681          entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf
682        }.otherwise{ // change the entry that is waiting hptw resp
683          val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn))
684          val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id))
685          state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check)
686          entries(i).hptw_resp := io.hptw.resp.bits.h_resp
687          entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id)
688          //To do: change the entry that is having the same hptw req
689        }
690      }
691      when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
692        state(i) := state_mem_out
693        entries(i).hptw_resp := io.hptw.resp.bits.h_resp
694        //To do: change the entry that is having the same hptw req
695      }
696    }
697  }
698  when (io.out.fire) {
699    assert(state(mem_ptr) === state_mem_out)
700    state(mem_ptr) := state_idle
701  }
702  mem_resp_hit.map(a => when (a) { a := false.B } )
703
704  when (io.cache.fire) {
705    state(cache_ptr) := state_idle
706  }
707  XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry")
708
709  when (flush) {
710    state.map(_ := state_idle)
711  }
712
713  io.in.ready := !full
714
715  io.out.valid := ParallelOR(is_having).asBool
716  io.out.bits.req_info := entries(mem_ptr).req_info
717  io.out.bits.id := mem_ptr
718  io.out.bits.af := entries(mem_ptr).af
719  io.out.bits.h_resp := entries(mem_ptr).hptw_resp
720  io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault
721
722  val hptw_req_arb = Module(new Arbiter(new Bundle{
723      val source = UInt(bSourceWidth.W)
724      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
725      val ppn = UInt(ptePPNLen.W)
726    } , 2))
727  // first stage 2 translation
728  hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid
729  hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source
730  hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn
731  hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen
732  hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready
733  // last stage 2 translation
734  hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid
735  hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source
736  hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn
737  hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen
738  hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready
739  hptw_req_arb.io.out.ready := io.hptw.req.ready
740  io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush
741  io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn
742  io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id
743  io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source
744
745  io.mem.req.valid := mem_arb.io.out.valid && !flush
746  val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
747  val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
748  io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr)
749  io.mem.req.bits.id := mem_arb.io.chosen
750  io.mem.req.bits.hptw_bypassed := false.B
751  mem_arb.io.out.ready := io.mem.req.ready
752  val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0))
753  io.mem.refill := entries(mem_refill_id).req_info
754  io.mem.refill.s2xlate := entries(mem_refill_id).req_info.s2xlate
755  io.mem.buffer_it := mem_resp_hit
756  io.mem.enq_ptr := enq_ptr
757
758  io.cache.valid := Cat(is_cache).orR
759  io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info))
760
761  XSPerfAccumulate("llptw_in_count", io.in.fire)
762  XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready)
763  for (i <- 0 until 7) {
764    XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U)
765  }
766  for (i <- 0 until (l2tlbParams.llptwsize + 1)) {
767    XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U)
768    XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U)
769    XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U)
770  }
771  XSPerfAccumulate("mem_count", io.mem.req.fire)
772  XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U)
773  XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready)
774
775  for (i <- 0 until l2tlbParams.llptwsize) {
776    TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}")
777  }
778
779  val perfEvents = Seq(
780    ("tlbllptw_incount           ", io.in.fire               ),
781    ("tlbllptw_inblock           ", io.in.valid && !io.in.ready),
782    ("tlbllptw_memcount          ", io.mem.req.fire          ),
783    ("tlbllptw_memcycle          ", PopCount(is_waiting)       ),
784  )
785  generatePerfEvent()
786}
787
788/*========================= HPTW ==============================*/
789
790/** HPTW : Hypervisor Page Table Walker
791  * the page walker take the virtual machine's page walk.
792  * guest physical address translation, guest physical address -> host physical address
793  **/
794class HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
795  val req = Flipped(DecoupledIO(new Bundle {
796    val source = UInt(bSourceWidth.W)
797    val id = UInt(log2Up(l2tlbParams.llptwsize).W)
798    val gvpn = UInt(gvpnLen.W)
799    val ppn = UInt(ppnLen.W)
800    val l3Hit = if (EnableSv48) Some(new Bool()) else None
801    val l2Hit = Bool()
802    val l1Hit = Bool()
803    val bypassed = Bool() // if bypass, don't refill
804  }))
805  val resp = DecoupledIO(new Bundle {
806    val source = UInt(bSourceWidth.W)
807    val resp = Output(new HptwResp())
808    val id = Output(UInt(bMemID.W))
809  })
810
811  val mem = new Bundle {
812    val req = DecoupledIO(new L2TlbMemReqBundle())
813    val resp = Flipped(ValidIO(UInt(XLEN.W)))
814    val mask = Input(Bool())
815  }
816  val refill = Output(new Bundle {
817    val req_info = new L2TlbInnerBundle()
818    val level = UInt(log2Up(Level + 1).W)
819  })
820  val pmp = new Bundle {
821    val req = ValidIO(new PMPReqBundle())
822    val resp = Flipped(new PMPRespBundle())
823  }
824}
825
826class HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst {
827  val io = IO(new HPTWIO)
828  val hgatp = io.csr.hgatp
829  val sfence = io.sfence
830  val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed
831  val mode = hgatp.mode
832
833  val level = RegInit(3.U(log2Up(Level + 1).W))
834  val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level
835  val gpaddr = Reg(UInt(GPAddrBits.W))
836  val req_ppn = Reg(UInt(ppnLen.W))
837  val vpn = gpaddr(GPAddrBits-1, offLen)
838  val levelNext = level - 1.U
839  val l3Hit = Reg(Bool())
840  val l2Hit = Reg(Bool())
841  val l1Hit = Reg(Bool())
842  val bypassed = Reg(Bool())
843//  val pte = io.mem.resp.bits.MergeRespToPte()
844  val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType)
845  val ppn_l3 = Mux(l3Hit, req_ppn, pte.ppn)
846  val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn)
847  val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn)
848  val ppn = Wire(UInt(PAddrBits.W))
849  val p_pte = MakeAddr(ppn, getVpnn(vpn, level))
850  val pg_base = Wire(UInt(PAddrBits.W))
851  val mem_addr = Wire(UInt(PAddrBits.W))
852  if (EnableSv48) {
853    when (mode === Sv48) {
854      ppn := Mux(af_level === 2.U, ppn_l3, Mux(af_level === 1.U, ppn_l2, ppn_l1)) // for l2, l1 and l3
855      pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 3.U, mode = Sv48)) // for l3
856      mem_addr := Mux(af_level === 3.U, pg_base, p_pte)
857    } .otherwise {
858      ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2
859      pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39))
860      mem_addr := Mux(af_level === 2.U, pg_base, p_pte)
861    }
862  } else {
863    ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2
864    pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39))
865    mem_addr := Mux(af_level === 2.U, pg_base, p_pte)
866  }
867
868  //s/w register
869  val s_pmp_check = RegInit(true.B)
870  val s_mem_req = RegInit(true.B)
871  val w_mem_resp = RegInit(true.B)
872  val idle = RegInit(true.B)
873  val mem_addr_update = RegInit(false.B)
874  val finish = WireInit(false.B)
875
876  val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish
877  val pageFault = pte.isGpf(level) || (!pte.isLeaf() && level === 0.U)
878  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp)
879
880  val ppn_af = pte.isAf()
881  val find_pte = pte.isLeaf() || ppn_af || pageFault
882
883  val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault))
884  val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W))
885  val source = RegEnable(io.req.bits.source, io.req.fire)
886
887  io.req.ready := idle
888  val resp = Wire(new HptwResp())
889  resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, Mux(accessFault, af_level, level), pte, vpn, hgatp.vmid)
890  io.resp.valid := resp_valid
891  io.resp.bits.id := id
892  io.resp.bits.resp := resp
893  io.resp.bits.source := source
894
895  io.pmp.req.valid := DontCare
896  io.pmp.req.bits.addr := mem_addr
897  io.pmp.req.bits.size := 3.U
898  io.pmp.req.bits.cmd := TlbCmd.read
899
900  io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check
901  io.mem.req.bits.addr := mem_addr
902  io.mem.req.bits.id := HptwReqId.U(bMemID.W)
903  io.mem.req.bits.hptw_bypassed := bypassed
904
905  io.refill.req_info.vpn := vpn
906  io.refill.level := level
907  io.refill.req_info.source := source
908  io.refill.req_info.s2xlate := onlyStage2
909  when (idle){
910    when(io.req.fire){
911      bypassed := io.req.bits.bypassed
912      idle := false.B
913      gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W))
914      accessFault := false.B
915      s_pmp_check := false.B
916      id := io.req.bits.id
917      req_ppn := io.req.bits.ppn
918      if (EnableSv48) {
919        when (mode === Sv48) {
920          level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U)))
921          af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U)))
922          l3Hit := io.req.bits.l3Hit.get
923        } .otherwise {
924          level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
925          af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
926          l3Hit := false.B
927        }
928      } else {
929        level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
930        af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
931        l3Hit := false.B
932      }
933      l2Hit := io.req.bits.l2Hit
934      l1Hit := io.req.bits.l1Hit
935    }
936  }
937
938  when(sent_to_pmp && !mem_addr_update){
939    s_mem_req := false.B
940    s_pmp_check := true.B
941  }
942
943  when(accessFault && !idle){
944    s_pmp_check := true.B
945    s_mem_req := true.B
946    w_mem_resp := true.B
947    mem_addr_update := true.B
948  }
949
950  when(io.mem.req.fire){
951    s_mem_req := true.B
952    w_mem_resp := false.B
953  }
954
955  when(io.mem.resp.fire && !w_mem_resp){
956    w_mem_resp := true.B
957    af_level := af_level - 1.U
958    mem_addr_update := true.B
959  }
960
961  when(mem_addr_update){
962    when(!(find_pte || accessFault)){
963      level := levelNext
964      s_mem_req := false.B
965      mem_addr_update := false.B
966    }.elsewhen(resp_valid){
967      when(io.resp.fire){
968        idle := true.B
969        mem_addr_update := false.B
970        accessFault := false.B
971      }
972      finish := true.B
973    }
974  }
975   when (flush) {
976    idle := true.B
977    s_pmp_check := true.B
978    s_mem_req := true.B
979    w_mem_resp := true.B
980    accessFault := false.B
981    mem_addr_update := false.B
982  }
983}
984