1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache.mmu 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import xiangshan._ 23import xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 24import utils._ 25import utility._ 26import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 27import freechips.rocketchip.tilelink._ 28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 29 30/** Page Table Walk is divided into two parts 31 * One, PTW: page walk for pde, except for leaf entries, one by one 32 * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel 33 */ 34 35 36/** PTW : page table walker 37 * a finite state machine 38 * only take 1GB and 2MB page walks 39 * or in other words, except the last level(leaf) 40 **/ 41class PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 42 val req = Flipped(DecoupledIO(new Bundle { 43 val req_info = new L2TlbInnerBundle() 44 val l3Hit = if (EnableSv48) Some(new Bool()) else None 45 val l2Hit = Bool() 46 val ppn = UInt(ptePPNLen.W) 47 val stage1Hit = Bool() 48 val stage1 = new PtwMergeResp 49 })) 50 val resp = DecoupledIO(new Bundle { 51 val source = UInt(bSourceWidth.W) 52 val s2xlate = UInt(2.W) 53 val resp = new PtwMergeResp 54 val h_resp = new HptwResp 55 }) 56 57 val llptw = DecoupledIO(new LLPTWInBundle()) 58 // NOTE: llptw change from "connect to llptw" to "connect to page cache" 59 // to avoid corner case that caused duplicate entries 60 61 val hptw = new Bundle { 62 val req = DecoupledIO(new Bundle { 63 val source = UInt(bSourceWidth.W) 64 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 65 val gvpn = UInt(ptePPNLen.W) 66 }) 67 val resp = Flipped(Valid(new Bundle { 68 val h_resp = Output(new HptwResp) 69 })) 70 } 71 val mem = new Bundle { 72 val req = DecoupledIO(new L2TlbMemReqBundle()) 73 val resp = Flipped(ValidIO(UInt(XLEN.W))) 74 val mask = Input(Bool()) 75 } 76 val pmp = new Bundle { 77 val req = ValidIO(new PMPReqBundle()) 78 val resp = Flipped(new PMPRespBundle()) 79 } 80 81 val refill = Output(new Bundle { 82 val req_info = new L2TlbInnerBundle() 83 val level = UInt(log2Up(Level + 1).W) 84 }) 85} 86 87class PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 88 val io = IO(new PTWIO) 89 val sfence = io.sfence 90 val mem = io.mem 91 val req_s2xlate = Reg(UInt(2.W)) 92 val enableS2xlate = req_s2xlate =/= noS2xlate 93 val onlyS1xlate = req_s2xlate === onlyStage1 94 val onlyS2xlate = req_s2xlate === onlyStage2 95 val satp = Wire(new TlbSatpBundle()) 96 when (io.req.fire) { 97 satp := Mux(io.req.bits.req_info.s2xlate =/= noS2xlate, io.csr.vsatp, io.csr.satp) 98 } .otherwise { 99 satp := Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 100 } 101 val s1Pbmte = Mux(req_s2xlate =/= noS2xlate, io.csr.hPBMTE, io.csr.mPBMTE) 102 103 val mode = satp.mode 104 val hgatp = io.csr.hgatp 105 val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 106 val s2xlate = enableS2xlate && !onlyS1xlate 107 val level = RegInit(3.U(log2Up(Level + 1).W)) 108 val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level 109 val gpf_level = RegInit(3.U(log2Up(Level + 1).W)) 110 val ppn = Reg(UInt(ptePPNLen.W)) 111 val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate) 112 val levelNext = level - 1.U 113 val l3Hit = Reg(Bool()) 114 val l2Hit = Reg(Bool()) 115 val pte = mem.resp.bits.asTypeOf(new PteBundle()) 116 117 // s/w register 118 val s_pmp_check = RegInit(true.B) 119 val s_mem_req = RegInit(true.B) 120 val s_llptw_req = RegInit(true.B) 121 val w_mem_resp = RegInit(true.B) 122 val s_hptw_req = RegInit(true.B) 123 val w_hptw_resp = RegInit(true.B) 124 val s_last_hptw_req = RegInit(true.B) 125 val w_last_hptw_resp = RegInit(true.B) 126 // for updating "level" 127 val mem_addr_update = RegInit(false.B) 128 129 val idle = RegInit(true.B) 130 val finish = WireInit(false.B) 131 val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish 132 133 val pageFault = pte.isPf(level, s1Pbmte) 134 val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, false.B, sent_to_pmp) 135 136 val hptw_pageFault = RegInit(false.B) 137 val hptw_accessFault = RegInit(false.B) 138 val need_last_s2xlate = RegInit(false.B) 139 val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire) 140 val stage1 = RegEnable(io.req.bits.stage1, io.req.fire) 141 val hptw_resp_stage2 = Reg(Bool()) 142 143 val ppn_af = Mux(enableS2xlate, Mux(onlyS1xlate, pte.isAf(), false.B), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high 144 val find_pte = pte.isLeaf() || ppn_af || pageFault 145 val to_find_pte = level === 1.U && find_pte === false.B 146 val source = RegEnable(io.req.bits.req_info.source, io.req.fire) 147 148 val l3addr = Wire(UInt(PAddrBits.W)) 149 val l2addr = Wire(UInt(PAddrBits.W)) 150 val l1addr = Wire(UInt(PAddrBits.W)) 151 val mem_addr = Wire(UInt(PAddrBits.W)) 152 153 l3addr := MakeAddr(satp.ppn, getVpnn(vpn, 3)) 154 if (EnableSv48) { 155 when (mode === Sv48) { 156 l2addr := MakeAddr(Mux(l3Hit, ppn, pte.getPPN()), getVpnn(vpn, 2)) 157 } .otherwise { 158 l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2)) 159 } 160 } else { 161 l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2)) 162 } 163 l1addr := MakeAddr(Mux(l2Hit, ppn, pte.getPPN()), getVpnn(vpn, 1)) 164 mem_addr := Mux(af_level === 3.U, l3addr, Mux(af_level === 2.U, l2addr, l1addr)) 165 166 val hptw_resp = Reg(new HptwResp) 167 val gpaddr = MuxCase(mem_addr, Seq( 168 stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)), 169 onlyS2xlate -> Cat(vpn, 0.U(offLen.W)), 170 !need_last_s2xlate -> Cat(MuxLookup(level, pte.getPPN())(Seq( 171 3.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)), 172 2.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 173 1.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen), vpn(vpnnLen - 1, 0) 174 ))), 175 0.U(offLen.W)) 176 )) 177 val gvpn_gpf = !(hptw_pageFault || hptw_accessFault ) && Mux(s2xlate && io.csr.hgatp.mode === Sv39x4, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, Mux(s2xlate && io.csr.hgatp.mode === Sv48x4, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv48x4) =/= 0.U, false.B)) 178 val guestFault = hptw_pageFault || hptw_accessFault || gvpn_gpf 179 val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 180 val fake_h_resp = 0.U.asTypeOf(new HptwResp) 181 fake_h_resp.entry.tag := get_pn(gpaddr) 182 fake_h_resp.entry.vmid.map(_ := io.csr.hgatp.vmid) 183 fake_h_resp.gpf := true.B 184 185 val pte_valid = RegInit(false.B) // avoid l1tlb pf from stage1 when gpf happens in the first s2xlate in PTW 186 val fake_pte = 0.U.asTypeOf(new PteBundle()) 187 fake_pte.perm.v := false.B // tell L1TLB this is fake pte 188 fake_pte.ppn := ppn(ppnLen - 1, 0) 189 fake_pte.ppn_high := ppn(ptePPNLen - 1, ppnLen) 190 191 io.req.ready := idle 192 val ptw_resp = Wire(new PtwMergeResp) 193 ptw_resp.apply(Mux(pte_valid, pageFault && !accessFault, false.B), accessFault || (ppn_af && !(pte_valid && (pageFault || guestFault))), Mux(accessFault, af_level, Mux(guestFault, gpf_level, level)), Mux(pte_valid, pte, fake_pte), vpn, satp.asid, hgatp.vmid, vpn(sectortlbwidth - 1, 0), not_super = false, not_merge = false) 194 195 val normal_resp = idle === false.B && mem_addr_update && !need_last_s2xlate && (guestFault || (w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate ) 196 val stageHit_resp = idle === false.B && hptw_resp_stage2 197 io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp) 198 io.resp.bits.source := source 199 io.resp.bits.resp := Mux(stage1Hit || (l3Hit || l2Hit) && guestFault && !pte_valid, stage1, ptw_resp) 200 io.resp.bits.h_resp := Mux(gvpn_gpf, fake_h_resp, hptw_resp) 201 io.resp.bits.s2xlate := req_s2xlate 202 203 io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault && !guestFault 204 io.llptw.bits.req_info.source := source 205 io.llptw.bits.req_info.vpn := vpn 206 io.llptw.bits.req_info.s2xlate := req_s2xlate 207 io.llptw.bits.ppn := DontCare 208 209 io.pmp.req.valid := DontCare // samecycle, do not use valid 210 io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 211 io.pmp.req.bits.size := 3.U // TODO: fix it 212 io.pmp.req.bits.cmd := TlbCmd.read 213 214 mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check 215 mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 216 mem.req.bits.id := FsmReqID.U(bMemID.W) 217 mem.req.bits.hptw_bypassed := false.B 218 219 io.refill.req_info.s2xlate := req_s2xlate 220 io.refill.req_info.vpn := vpn 221 io.refill.level := level 222 io.refill.req_info.source := source 223 224 io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req 225 io.hptw.req.bits.id := FsmReqID.U(bMemID.W) 226 io.hptw.req.bits.gvpn := get_pn(gpaddr) 227 io.hptw.req.bits.source := source 228 229 when (io.req.fire && io.req.bits.stage1Hit){ 230 idle := false.B 231 req_s2xlate := io.req.bits.req_info.s2xlate 232 s_last_hptw_req := false.B 233 hptw_resp_stage2 := false.B 234 need_last_s2xlate := false.B 235 hptw_pageFault := false.B 236 hptw_accessFault := false.B 237 } 238 239 when (io.resp.fire && stage1Hit){ 240 idle := true.B 241 } 242 243 when (io.req.fire && !io.req.bits.stage1Hit){ 244 val req = io.req.bits 245 if (EnableSv48) { 246 when (mode === Sv48) { 247 level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U)) 248 af_level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U)) 249 gpf_level := Mux(req.l2Hit, 2.U, Mux(req.l3Hit.get, 3.U, 0.U)) 250 ppn := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn) 251 l3Hit := req.l3Hit.get 252 } .otherwise { 253 level := Mux(req.l2Hit, 1.U, 2.U) 254 af_level := Mux(req.l2Hit, 1.U, 2.U) 255 gpf_level := 0.U 256 ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 257 l3Hit := false.B 258 } 259 } else { 260 level := Mux(req.l2Hit, 1.U, 2.U) 261 af_level := Mux(req.l2Hit, 1.U, 2.U) 262 gpf_level := 0.U 263 ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 264 l3Hit := false.B 265 } 266 vpn := io.req.bits.req_info.vpn 267 l2Hit := req.l2Hit 268 accessFault := false.B 269 idle := false.B 270 hptw_pageFault := false.B 271 hptw_accessFault := false.B 272 pte_valid := false.B 273 req_s2xlate := io.req.bits.req_info.s2xlate 274 when(io.req.bits.req_info.s2xlate === onlyStage2){ 275 val onlys2_gpaddr = Cat(io.req.bits.req_info.vpn, 0.U(offLen.W)) // is 50 bits, don't need to check high bits when sv48x4 is enabled 276 val check_gpa_high_fail = Mux(io.req.bits.req_info.s2xlate === onlyStage2 && io.csr.hgatp.mode === Sv39x4, onlys2_gpaddr(onlys2_gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, false.B) 277 need_last_s2xlate := false.B 278 when(check_gpa_high_fail){ 279 mem_addr_update := true.B 280 }.otherwise{ 281 s_last_hptw_req := false.B 282 } 283 }.elsewhen(io.req.bits.req_info.s2xlate === allStage){ 284 need_last_s2xlate := true.B 285 s_hptw_req := false.B 286 }.otherwise { 287 need_last_s2xlate := false.B 288 s_pmp_check := false.B 289 } 290 } 291 292 when(io.hptw.req.fire && s_hptw_req === false.B){ 293 s_hptw_req := true.B 294 w_hptw_resp := false.B 295 } 296 297 when(io.hptw.resp.fire && w_hptw_resp === false.B) { 298 w_hptw_resp := true.B 299 val g_perm_fail = !io.hptw.resp.bits.h_resp.gaf && (!io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x)) 300 hptw_pageFault := io.hptw.resp.bits.h_resp.gpf || g_perm_fail 301 hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 302 hptw_resp := io.hptw.resp.bits.h_resp 303 hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || g_perm_fail 304 when(!(g_perm_fail || io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) { 305 s_pmp_check := false.B 306 }.otherwise { 307 mem_addr_update := true.B 308 need_last_s2xlate := false.B 309 } 310 } 311 312 when(io.hptw.req.fire && s_last_hptw_req === false.B) { 313 w_last_hptw_resp := false.B 314 s_last_hptw_req := true.B 315 } 316 317 when (io.hptw.resp.fire && w_last_hptw_resp === false.B && stage1Hit){ 318 w_last_hptw_resp := true.B 319 hptw_resp_stage2 := true.B 320 hptw_resp := io.hptw.resp.bits.h_resp 321 } 322 323 when(io.hptw.resp.fire && w_last_hptw_resp === false.B && !stage1Hit){ 324 hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 325 hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 326 hptw_resp := io.hptw.resp.bits.h_resp 327 w_last_hptw_resp := true.B 328 mem_addr_update := true.B 329 } 330 331 when(sent_to_pmp && mem_addr_update === false.B){ 332 s_mem_req := false.B 333 s_pmp_check := true.B 334 } 335 336 when(accessFault && idle === false.B){ 337 s_pmp_check := true.B 338 s_mem_req := true.B 339 w_mem_resp := true.B 340 s_llptw_req := true.B 341 s_hptw_req := true.B 342 w_hptw_resp := true.B 343 s_last_hptw_req := true.B 344 w_last_hptw_resp := true.B 345 mem_addr_update := true.B 346 need_last_s2xlate := false.B 347 } 348 349 when(guestFault && idle === false.B){ 350 s_pmp_check := true.B 351 s_mem_req := true.B 352 w_mem_resp := true.B 353 s_llptw_req := true.B 354 s_hptw_req := true.B 355 w_hptw_resp := true.B 356 s_last_hptw_req := true.B 357 w_last_hptw_resp := true.B 358 mem_addr_update := true.B 359 need_last_s2xlate := false.B 360 } 361 362 when (mem.req.fire){ 363 s_mem_req := true.B 364 w_mem_resp := false.B 365 } 366 367 when(mem.resp.fire && w_mem_resp === false.B){ 368 w_mem_resp := true.B 369 af_level := af_level - 1.U 370 s_llptw_req := false.B 371 mem_addr_update := true.B 372 gpf_level := Mux(mode === Sv39 && !pte_valid && !(l3Hit || l2Hit), gpf_level - 2.U, gpf_level - 1.U) 373 pte_valid := true.B 374 } 375 376 when(mem_addr_update){ 377 when(level >= 2.U && !onlyS2xlate && !(guestFault || find_pte || accessFault)) { 378 level := levelNext 379 when(s2xlate){ 380 s_hptw_req := false.B 381 }.otherwise{ 382 s_mem_req := false.B 383 } 384 s_llptw_req := true.B 385 mem_addr_update := false.B 386 }.elsewhen(io.llptw.valid){ 387 when(io.llptw.fire) { 388 idle := true.B 389 s_llptw_req := true.B 390 mem_addr_update := false.B 391 need_last_s2xlate := false.B 392 } 393 finish := true.B 394 }.elsewhen(s2xlate && need_last_s2xlate === true.B) { 395 need_last_s2xlate := false.B 396 when(!(guestFault || accessFault || pageFault || ppn_af)){ 397 s_last_hptw_req := false.B 398 mem_addr_update := false.B 399 } 400 }.elsewhen(io.resp.valid){ 401 when(io.resp.fire) { 402 idle := true.B 403 s_llptw_req := true.B 404 mem_addr_update := false.B 405 accessFault := false.B 406 } 407 finish := true.B 408 } 409 } 410 411 412 when (flush) { 413 idle := true.B 414 s_pmp_check := true.B 415 s_mem_req := true.B 416 s_llptw_req := true.B 417 w_mem_resp := true.B 418 accessFault := false.B 419 mem_addr_update := false.B 420 s_hptw_req := true.B 421 w_hptw_resp := true.B 422 s_last_hptw_req := true.B 423 w_last_hptw_resp := true.B 424 } 425 426 427 XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n") 428 429 // perf 430 XSPerfAccumulate("fsm_count", io.req.fire) 431 for (i <- 0 until PtwWidth) { 432 XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U) 433 } 434 XSPerfAccumulate("fsm_busy", !idle) 435 XSPerfAccumulate("fsm_idle", idle) 436 XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready) 437 XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af) 438 XSPerfAccumulate("mem_count", mem.req.fire) 439 XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true)) 440 XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready) 441 442 val perfEvents = Seq( 443 ("fsm_count ", io.req.fire ), 444 ("fsm_busy ", !idle ), 445 ("fsm_idle ", idle ), 446 ("resp_blocked ", io.resp.valid && !io.resp.ready ), 447 ("mem_count ", mem.req.fire ), 448 ("mem_cycle ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)), 449 ("mem_blocked ", mem.req.valid && !mem.req.ready ), 450 ) 451 generatePerfEvent() 452} 453 454/*========================= LLPTW ==============================*/ 455 456/** LLPTW : Last Level Page Table Walker 457 * the page walker that only takes 4KB(last level) page walk. 458 **/ 459 460class LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst { 461 val req_info = Output(new L2TlbInnerBundle()) 462 val ppn = Output(UInt(ptePPNLen.W)) 463} 464 465class LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 466 val in = Flipped(DecoupledIO(new LLPTWInBundle())) 467 val out = DecoupledIO(new Bundle { 468 val req_info = Output(new L2TlbInnerBundle()) 469 val id = Output(UInt(bMemID.W)) 470 val h_resp = Output(new HptwResp) 471 val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af 472 val af = Output(Bool()) 473 }) 474 val mem = new Bundle { 475 val req = DecoupledIO(new L2TlbMemReqBundle()) 476 val resp = Flipped(Valid(new Bundle { 477 val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 478 val value = Output(UInt(blockBits.W)) 479 })) 480 val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W)) 481 val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool())) 482 val refill = Output(new L2TlbInnerBundle()) 483 val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool())) 484 val flush_latch = Input(Vec(l2tlbParams.llptwsize, Bool())) 485 } 486 val cache = DecoupledIO(new L2TlbInnerBundle()) 487 val pmp = new Bundle { 488 val req = Valid(new PMPReqBundle()) 489 val resp = Flipped(new PMPRespBundle()) 490 } 491 val hptw = new Bundle { 492 val req = DecoupledIO(new Bundle{ 493 val source = UInt(bSourceWidth.W) 494 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 495 val gvpn = UInt(ptePPNLen.W) 496 }) 497 val resp = Flipped(Valid(new Bundle { 498 val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 499 val h_resp = Output(new HptwResp) 500 })) 501 } 502} 503 504class LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst { 505 val req_info = new L2TlbInnerBundle() 506 val ppn = UInt(ptePPNLen.W) 507 val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W) 508 val af = Bool() 509 val hptw_resp = new HptwResp() 510 val first_s2xlate_fault = Output(Bool()) 511} 512 513 514class LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 515 val io = IO(new LLPTWIO()) 516 val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate 517 val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 518 val s1Pbmte = Mux(enableS2xlate, io.csr.hPBMTE, io.csr.mPBMTE) 519 520 val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 521 val entries = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(0.U.asTypeOf(new LLPTWEntry())))) 522 val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10) 523 val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle))) 524 525 val is_emptys = state.map(_ === state_idle) 526 val is_mems = state.map(_ === state_mem_req) 527 val is_waiting = state.map(_ === state_mem_waiting) 528 val is_having = state.map(_ === state_mem_out) 529 val is_cache = state.map(_ === state_cache) 530 val is_hptw_req = state.map(_ === state_hptw_req) 531 val is_last_hptw_req = state.map(_ === state_last_hptw_req) 532 val is_hptw_resp = state.map(_ === state_hptw_resp) 533 val is_last_hptw_resp = state.map(_ === state_last_hptw_resp) 534 535 val full = !ParallelOR(is_emptys).asBool 536 val enq_ptr = ParallelPriorityEncoder(is_emptys) 537 538 val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry 539 val mem_arb = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 540 for (i <- 0 until l2tlbParams.llptwsize) { 541 mem_arb.io.in(i).bits := entries(i) 542 mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i) 543 } 544 545 // process hptw requests in serial 546 val hyper_arb1 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 547 for (i <- 0 until l2tlbParams.llptwsize) { 548 hyper_arb1.io.in(i).bits := entries(i) 549 hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 550 } 551 val hyper_arb2 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 552 for(i <- 0 until l2tlbParams.llptwsize) { 553 hyper_arb2.io.in(i).bits := entries(i) 554 hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 555 } 556 557 val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W))) 558 559 // duplicate req 560 // to_wait: wait for the last to access mem, set to mem_resp 561 // to_cache: the last is back just right now, set to mem_cache 562 val dup_vec = state.indices.map(i => 563 dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate 564 ) 565 val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry 566 val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already 567 val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now 568 val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))} 569 val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id))) 570 val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) && !io.mem.flush_latch(io.mem.resp.bits.id) // dup with the entry that data coming next cycle 571 val to_wait = Cat(dup_vec_wait).orR || dup_req_fire 572 val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1)) 573 val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR 574 val to_hptw_req = io.in.bits.req_info.s2xlate === allStage 575 val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage 576 val last_hptw_req_id = io.mem.resp.bits.id 577 val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0)) 578 val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0)) 579 val index = Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 580 val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN() 581 XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed") 582 583 XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem") 584 val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B))) 585 val enq_state_normal = MuxCase(state_addr_check, Seq( 586 to_mem_out -> state_mem_out, // same to the blew, but the mem resp now 587 to_last_hptw_req -> state_last_hptw_req, 588 to_wait -> state_mem_waiting, 589 to_cache -> state_cache, 590 to_hptw_req -> state_hptw_req 591 )) 592 val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal) 593 when (io.in.fire) { 594 // if prefetch req does not need mem access, just give it up. 595 // so there will be at most 1 + FilterSize entries that needs re-access page cache 596 // so 2 + FilterSize is enough to avoid dead-lock 597 state(enq_ptr) := enq_state 598 entries(enq_ptr).req_info := io.in.bits.req_info 599 entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn) 600 entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr) 601 entries(enq_ptr).af := false.B 602 entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp)) 603 entries(enq_ptr).first_s2xlate_fault := false.B 604 mem_resp_hit(enq_ptr) := to_mem_out || to_last_hptw_req 605 } 606 607 val enq_ptr_reg = RegNext(enq_ptr) 608 val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush) 609 610 val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool 611 val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id) 612 val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check 613 614 val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle())) 615 val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0)) 616 val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp 617 val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 618 val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire) 619 io.pmp.req.valid := need_addr_check || hptw_need_addr_check 620 io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr) 621 io.pmp.req.bits.cmd := TlbCmd.read 622 io.pmp.req.bits.size := 3.U // TODO: fix it 623 val pmp_resp_valid = io.pmp.req.valid // same cycle 624 when (pmp_resp_valid) { 625 // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before 626 // when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare 627 val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg); 628 val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio 629 entries(ptr).af := accessFault 630 state(ptr) := Mux(accessFault, state_mem_out, state_mem_req) 631 } 632 633 when (mem_arb.io.out.fire) { 634 for (i <- state.indices) { 635 when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp 636 && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate 637 && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) { 638 // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait" 639 state(i) := state_mem_waiting 640 entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp 641 entries(i).wait_id := mem_arb.io.chosen 642 } 643 } 644 } 645 when (io.mem.resp.fire) { 646 state.indices.map{i => 647 when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) { 648 val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0)) 649 val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0)) 650 val index = Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 651 state(i) := Mux(entries(i).req_info.s2xlate === allStage && !(ptes(index).isPf(0.U, s1Pbmte) || !ptes(index).isLeaf() || ptes(index).isAf() || ptes(index).isStage1Gpf(io.csr.vsatp.mode)) 652 , state_last_hptw_req, state_mem_out) 653 mem_resp_hit(i) := true.B 654 entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation 655 entries(i).hptw_resp.gpf := Mux(entries(i).req_info.s2xlate === allStage, ptes(index).isStage1Gpf(io.csr.vsatp.mode), false.B) 656 } 657 } 658 } 659 660 when (hyper_arb1.io.out.fire) { 661 for (i <- state.indices) { 662 when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) { 663 state(i) := state_hptw_resp 664 entries(i).wait_id := hyper_arb1.io.chosen 665 } 666 } 667 } 668 669 when (hyper_arb2.io.out.fire) { 670 for (i <- state.indices) { 671 when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) { 672 state(i) := state_last_hptw_resp 673 entries(i).wait_id := hyper_arb2.io.chosen 674 } 675 } 676 } 677 678 when (io.hptw.resp.fire) { 679 for (i <- state.indices) { 680 when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 681 val check_g_perm_fail = !io.hptw.resp.bits.h_resp.gaf && (!io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x)) 682 when (check_g_perm_fail || io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) { 683 state(i) := state_mem_out 684 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 685 entries(i).hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || check_g_perm_fail 686 entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf 687 }.otherwise{ // change the entry that is waiting hptw resp 688 val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn)) 689 val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id)) 690 state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check) 691 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 692 entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id) 693 //To do: change the entry that is having the same hptw req 694 } 695 } 696 when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 697 state(i) := state_mem_out 698 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 699 //To do: change the entry that is having the same hptw req 700 } 701 } 702 } 703 when (io.out.fire) { 704 assert(state(mem_ptr) === state_mem_out) 705 state(mem_ptr) := state_idle 706 } 707 mem_resp_hit.map(a => when (a) { a := false.B } ) 708 709 when (io.cache.fire) { 710 state(cache_ptr) := state_idle 711 } 712 XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry") 713 714 when (flush) { 715 state.map(_ := state_idle) 716 } 717 718 io.in.ready := !full 719 720 io.out.valid := ParallelOR(is_having).asBool 721 io.out.bits.req_info := entries(mem_ptr).req_info 722 io.out.bits.id := mem_ptr 723 io.out.bits.af := entries(mem_ptr).af 724 io.out.bits.h_resp := entries(mem_ptr).hptw_resp 725 io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault 726 727 val hptw_req_arb = Module(new Arbiter(new Bundle{ 728 val source = UInt(bSourceWidth.W) 729 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 730 val ppn = UInt(ptePPNLen.W) 731 } , 2)) 732 // first stage 2 translation 733 hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid 734 hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source 735 hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn 736 hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen 737 hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready 738 // last stage 2 translation 739 hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid 740 hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source 741 hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn 742 hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen 743 hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready 744 hptw_req_arb.io.out.ready := io.hptw.req.ready 745 io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush 746 io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn 747 io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id 748 io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source 749 750 io.mem.req.valid := mem_arb.io.out.valid && !flush 751 val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 752 val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 753 io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr) 754 io.mem.req.bits.id := mem_arb.io.chosen 755 io.mem.req.bits.hptw_bypassed := false.B 756 mem_arb.io.out.ready := io.mem.req.ready 757 val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0)) 758 io.mem.refill := entries(mem_refill_id).req_info 759 io.mem.refill.s2xlate := entries(mem_refill_id).req_info.s2xlate 760 io.mem.buffer_it := mem_resp_hit 761 io.mem.enq_ptr := enq_ptr 762 763 io.cache.valid := Cat(is_cache).orR 764 io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info)) 765 766 XSPerfAccumulate("llptw_in_count", io.in.fire) 767 XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready) 768 for (i <- 0 until 7) { 769 XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U) 770 } 771 for (i <- 0 until (l2tlbParams.llptwsize + 1)) { 772 XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U) 773 XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U) 774 XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U) 775 } 776 XSPerfAccumulate("mem_count", io.mem.req.fire) 777 XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U) 778 XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready) 779 780 val perfEvents = Seq( 781 ("tlbllptw_incount ", io.in.fire ), 782 ("tlbllptw_inblock ", io.in.valid && !io.in.ready), 783 ("tlbllptw_memcount ", io.mem.req.fire ), 784 ("tlbllptw_memcycle ", PopCount(is_waiting) ), 785 ) 786 generatePerfEvent() 787} 788 789/*========================= HPTW ==============================*/ 790 791/** HPTW : Hypervisor Page Table Walker 792 * the page walker take the virtual machine's page walk. 793 * guest physical address translation, guest physical address -> host physical address 794 **/ 795class HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 796 val req = Flipped(DecoupledIO(new Bundle { 797 val source = UInt(bSourceWidth.W) 798 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 799 val gvpn = UInt(gvpnLen.W) 800 val ppn = UInt(ppnLen.W) 801 val l3Hit = if (EnableSv48) Some(new Bool()) else None 802 val l2Hit = Bool() 803 val l1Hit = Bool() 804 val bypassed = Bool() // if bypass, don't refill 805 })) 806 val resp = DecoupledIO(new Bundle { 807 val source = UInt(bSourceWidth.W) 808 val resp = Output(new HptwResp()) 809 val id = Output(UInt(bMemID.W)) 810 }) 811 812 val mem = new Bundle { 813 val req = DecoupledIO(new L2TlbMemReqBundle()) 814 val resp = Flipped(ValidIO(UInt(XLEN.W))) 815 val mask = Input(Bool()) 816 } 817 val refill = Output(new Bundle { 818 val req_info = new L2TlbInnerBundle() 819 val level = UInt(log2Up(Level + 1).W) 820 }) 821 val pmp = new Bundle { 822 val req = ValidIO(new PMPReqBundle()) 823 val resp = Flipped(new PMPRespBundle()) 824 } 825} 826 827class HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst { 828 val io = IO(new HPTWIO) 829 val hgatp = io.csr.hgatp 830 val mpbmte = io.csr.mPBMTE 831 val sfence = io.sfence 832 val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed 833 val mode = hgatp.mode 834 835 val level = RegInit(3.U(log2Up(Level + 1).W)) 836 val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level 837 val gpaddr = Reg(UInt(GPAddrBits.W)) 838 val req_ppn = Reg(UInt(ppnLen.W)) 839 val vpn = gpaddr(GPAddrBits-1, offLen) 840 val levelNext = level - 1.U 841 val l3Hit = Reg(Bool()) 842 val l2Hit = Reg(Bool()) 843 val l1Hit = Reg(Bool()) 844 val bypassed = Reg(Bool()) 845// val pte = io.mem.resp.bits.MergeRespToPte() 846 val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType) 847 val ppn_l3 = Mux(l3Hit, req_ppn, pte.ppn) 848 val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn) 849 val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn) 850 val ppn = Wire(UInt(PAddrBits.W)) 851 val p_pte = MakeAddr(ppn, getVpnn(vpn, level)) 852 val pg_base = Wire(UInt(PAddrBits.W)) 853 val mem_addr = Wire(UInt(PAddrBits.W)) 854 if (EnableSv48) { 855 when (mode === Sv48) { 856 ppn := Mux(af_level === 2.U, ppn_l3, Mux(af_level === 1.U, ppn_l2, ppn_l1)) // for l2, l1 and l3 857 pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 3.U, mode = Sv48)) // for l3 858 mem_addr := Mux(af_level === 3.U, pg_base, p_pte) 859 } .otherwise { 860 ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2 861 pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39)) 862 mem_addr := Mux(af_level === 2.U, pg_base, p_pte) 863 } 864 } else { 865 ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2 866 pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39)) 867 mem_addr := Mux(af_level === 2.U, pg_base, p_pte) 868 } 869 870 //s/w register 871 val s_pmp_check = RegInit(true.B) 872 val s_mem_req = RegInit(true.B) 873 val w_mem_resp = RegInit(true.B) 874 val idle = RegInit(true.B) 875 val mem_addr_update = RegInit(false.B) 876 val finish = WireInit(false.B) 877 878 val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish 879 val pageFault = pte.isGpf(level, mpbmte) || (!pte.isLeaf() && level === 0.U) 880 val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp) 881 882 val ppn_af = pte.isAf() 883 val find_pte = pte.isLeaf() || ppn_af || pageFault 884 885 val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault)) 886 val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W)) 887 val source = RegEnable(io.req.bits.source, io.req.fire) 888 889 io.req.ready := idle 890 val resp = Wire(new HptwResp()) 891 // accessFault > pageFault > ppn_af 892 resp.apply( 893 gpf = pageFault && !accessFault, 894 gaf = accessFault || (ppn_af && !pageFault), 895 level = Mux(accessFault, af_level, level), 896 pte = pte, 897 vpn = vpn, 898 vmid = hgatp.vmid 899 ) 900 io.resp.valid := resp_valid 901 io.resp.bits.id := id 902 io.resp.bits.resp := resp 903 io.resp.bits.source := source 904 905 io.pmp.req.valid := DontCare 906 io.pmp.req.bits.addr := mem_addr 907 io.pmp.req.bits.size := 3.U 908 io.pmp.req.bits.cmd := TlbCmd.read 909 910 io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check 911 io.mem.req.bits.addr := mem_addr 912 io.mem.req.bits.id := HptwReqId.U(bMemID.W) 913 io.mem.req.bits.hptw_bypassed := bypassed 914 915 io.refill.req_info.vpn := vpn 916 io.refill.level := level 917 io.refill.req_info.source := source 918 io.refill.req_info.s2xlate := onlyStage2 919 when (idle){ 920 when(io.req.fire){ 921 bypassed := io.req.bits.bypassed 922 idle := false.B 923 gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W)) 924 accessFault := false.B 925 s_pmp_check := false.B 926 id := io.req.bits.id 927 req_ppn := io.req.bits.ppn 928 if (EnableSv48) { 929 when (mode === Sv48) { 930 level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U))) 931 af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U))) 932 l3Hit := io.req.bits.l3Hit.get 933 } .otherwise { 934 level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 935 af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 936 l3Hit := false.B 937 } 938 } else { 939 level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 940 af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 941 l3Hit := false.B 942 } 943 l2Hit := io.req.bits.l2Hit 944 l1Hit := io.req.bits.l1Hit 945 } 946 } 947 948 when(sent_to_pmp && !mem_addr_update){ 949 s_mem_req := false.B 950 s_pmp_check := true.B 951 } 952 953 when(accessFault && !idle){ 954 s_pmp_check := true.B 955 s_mem_req := true.B 956 w_mem_resp := true.B 957 mem_addr_update := true.B 958 } 959 960 when(io.mem.req.fire){ 961 s_mem_req := true.B 962 w_mem_resp := false.B 963 } 964 965 when(io.mem.resp.fire && !w_mem_resp){ 966 w_mem_resp := true.B 967 af_level := af_level - 1.U 968 mem_addr_update := true.B 969 } 970 971 when(mem_addr_update){ 972 when(!(find_pte || accessFault)){ 973 level := levelNext 974 s_mem_req := false.B 975 mem_addr_update := false.B 976 }.elsewhen(resp_valid){ 977 when(io.resp.fire){ 978 idle := true.B 979 mem_addr_update := false.B 980 accessFault := false.B 981 } 982 finish := true.B 983 } 984 } 985 when (flush) { 986 idle := true.B 987 s_pmp_check := true.B 988 s_mem_req := true.B 989 w_mem_resp := true.B 990 accessFault := false.B 991 mem_addr_update := false.B 992 } 993} 994