1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache.mmu 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import xiangshan._ 23import xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 24import utils._ 25import utility._ 26import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 27import freechips.rocketchip.tilelink._ 28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 29 30/** Page Table Walk is divided into two parts 31 * One, PTW: page walk for pde, except for leaf entries, one by one 32 * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel 33 */ 34 35 36/** PTW : page table walker 37 * a finite state machine 38 * only take 1GB and 2MB page walks 39 * or in other words, except the last level(leaf) 40 **/ 41class PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 42 val req = Flipped(DecoupledIO(new Bundle { 43 val req_info = new L2TlbInnerBundle() 44 val l1Hit = Bool() 45 val ppn = UInt(gvpnLen.W) 46 val stage1Hit = Bool() 47 val stage1 = new PtwMergeResp 48 })) 49 val resp = DecoupledIO(new Bundle { 50 val source = UInt(bSourceWidth.W) 51 val s2xlate = UInt(2.W) 52 val resp = new PtwMergeResp 53 val h_resp = new HptwResp 54 }) 55 56 val llptw = DecoupledIO(new LLPTWInBundle()) 57 // NOTE: llptw change from "connect to llptw" to "connect to page cache" 58 // to avoid corner case that caused duplicate entries 59 60 val hptw = new Bundle { 61 val req = DecoupledIO(new Bundle { 62 val source = UInt(bSourceWidth.W) 63 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 64 val gvpn = UInt(vpnLen.W) 65 }) 66 val resp = Flipped(Valid(new Bundle { 67 val h_resp = Output(new HptwResp) 68 })) 69 } 70 val mem = new Bundle { 71 val req = DecoupledIO(new L2TlbMemReqBundle()) 72 val resp = Flipped(ValidIO(UInt(XLEN.W))) 73 val mask = Input(Bool()) 74 } 75 val pmp = new Bundle { 76 val req = ValidIO(new PMPReqBundle()) 77 val resp = Flipped(new PMPRespBundle()) 78 } 79 80 val refill = Output(new Bundle { 81 val req_info = new L2TlbInnerBundle() 82 val level = UInt(log2Up(Level).W) 83 }) 84} 85 86class PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 87 val io = IO(new PTWIO) 88 val sfence = io.sfence 89 val mem = io.mem 90 val req_s2xlate = Reg(UInt(2.W)) 91 val enableS2xlate = req_s2xlate =/= noS2xlate 92 val onlyS1xlate = req_s2xlate === onlyStage1 93 val onlyS2xlate = req_s2xlate === onlyStage2 94 95 val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 96 val hgatp = io.csr.hgatp 97 val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 98 val s2xlate = enableS2xlate && !onlyS1xlate 99 val level = RegInit(0.U(log2Up(Level).W)) 100 val af_level = RegInit(0.U(log2Up(Level).W)) // access fault return this level 101 val ppn = Reg(UInt(gvpnLen.W)) 102 val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate) 103 val levelNext = level + 1.U 104 val l1Hit = Reg(Bool()) 105 val pte = mem.resp.bits.asTypeOf(new PteBundle().cloneType) 106 107 // s/w register 108 val s_pmp_check = RegInit(true.B) 109 val s_mem_req = RegInit(true.B) 110 val s_llptw_req = RegInit(true.B) 111 val w_mem_resp = RegInit(true.B) 112 val s_hptw_req = RegInit(true.B) 113 val w_hptw_resp = RegInit(true.B) 114 val s_last_hptw_req = RegInit(true.B) 115 val w_last_hptw_resp = RegInit(true.B) 116 // for updating "level" 117 val mem_addr_update = RegInit(false.B) 118 119 val idle = RegInit(true.B) 120 val finish = WireInit(false.B) 121 val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish 122 123 val pageFault = pte.isPf(level) 124 val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp) 125 126 val hptw_pageFault = RegInit(false.B) 127 val hptw_accessFault = RegInit(false.B) 128 val last_s2xlate = RegInit(false.B) 129 val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire) 130 val stage1 = RegEnable(io.req.bits.stage1, io.req.fire) 131 val hptw_resp_stage2 = Reg(Bool()) 132 133 val ppn_af = Mux(s2xlate, pte.isStage1Af(), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high 134 val guest_fault = hptw_pageFault || hptw_accessFault 135 val find_pte = pte.isLeaf() || ppn_af || pageFault 136 val to_find_pte = level === 1.U && find_pte === false.B 137 val source = RegEnable(io.req.bits.req_info.source, io.req.fire) 138 139 val l1addr = MakeAddr(satp.ppn, getVpnn(vpn, 2)) 140 val l2addr = MakeAddr(Mux(l1Hit, ppn, pte.getPPN()), getVpnn(vpn, 1)) 141 val mem_addr = Mux(af_level === 0.U, l1addr, l2addr) 142 143 val hptw_resp = RegEnable(io.hptw.resp.bits.h_resp, io.hptw.resp.fire) 144 val gpaddr = MuxCase(mem_addr, Seq( 145 stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)), 146 onlyS2xlate -> Cat(vpn, 0.U(offLen.W)), 147 !s_last_hptw_req -> Cat(MuxLookup(level, pte.getPPN())(Seq( 148 0.U -> Cat(pte.getPPN()(gvpnLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 149 1.U -> Cat(pte.getPPN()(gvpnLen - 1, vpnnLen), vpn(vpnnLen - 1, 0) 150 ))), 151 0.U(offLen.W)) 152 )) 153 val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 154 155 io.req.ready := idle 156 val ptw_resp = Wire(new PtwMergeResp) 157 ptw_resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, Mux(accessFault, af_level,level), Mux(guest_fault || accessFault, 0.U.asTypeOf(pte), pte), vpn, satp.asid, hgatp.asid, vpn(sectortlbwidth - 1, 0), not_super = false) 158 159 val normal_resp = idle === false.B && mem_addr_update && !last_s2xlate && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate || guest_fault) 160 val stageHit_resp = idle === false.B && hptw_resp_stage2 161 io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp) 162 io.resp.bits.source := source 163 io.resp.bits.resp := Mux(stage1Hit, stage1, ptw_resp) 164 io.resp.bits.h_resp := hptw_resp 165 io.resp.bits.s2xlate := req_s2xlate 166 167 io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault 168 io.llptw.bits.req_info.source := source 169 io.llptw.bits.req_info.vpn := vpn 170 io.llptw.bits.req_info.s2xlate := req_s2xlate 171 io.llptw.bits.ppn := DontCare 172 173 io.pmp.req.valid := DontCare // samecycle, do not use valid 174 io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 175 io.pmp.req.bits.size := 3.U // TODO: fix it 176 io.pmp.req.bits.cmd := TlbCmd.read 177 178 mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check 179 mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 180 mem.req.bits.id := FsmReqID.U(bMemID.W) 181 mem.req.bits.hptw_bypassed := false.B 182 183 io.refill.req_info.s2xlate := Mux(enableS2xlate, onlyStage1, req_s2xlate) // ptw refill the pte of stage 1 when s2xlate is enabled 184 io.refill.req_info.vpn := vpn 185 io.refill.level := level 186 io.refill.req_info.source := source 187 188 io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req 189 io.hptw.req.bits.id := FsmReqID.U(bMemID.W) 190 io.hptw.req.bits.gvpn := get_pn(gpaddr) 191 io.hptw.req.bits.source := source 192 193 when (io.req.fire && io.req.bits.stage1Hit){ 194 idle := false.B 195 req_s2xlate := io.req.bits.req_info.s2xlate 196 s_hptw_req := false.B 197 hptw_resp_stage2 := false.B 198 last_s2xlate := false.B 199 } 200 201 when (io.hptw.resp.fire && w_hptw_resp === false.B && stage1Hit){ 202 w_hptw_resp := true.B 203 hptw_resp_stage2 := true.B 204 } 205 206 when (io.resp.fire && stage1Hit){ 207 idle := true.B 208 } 209 210 when (io.req.fire && !io.req.bits.stage1Hit){ 211 val req = io.req.bits 212 level := Mux(req.l1Hit, 1.U, 0.U) 213 af_level := Mux(req.l1Hit, 1.U, 0.U) 214 ppn := Mux(req.l1Hit, io.req.bits.ppn, satp.ppn) 215 vpn := io.req.bits.req_info.vpn 216 l1Hit := req.l1Hit 217 accessFault := false.B 218 idle := false.B 219 hptw_pageFault := false.B 220 hptw_accessFault := false.B 221 req_s2xlate := io.req.bits.req_info.s2xlate 222 when(io.req.bits.req_info.s2xlate =/= noS2xlate && io.req.bits.req_info.s2xlate =/= onlyStage1){ 223 last_s2xlate := true.B 224 s_hptw_req := false.B 225 }.otherwise { 226 last_s2xlate := false.B 227 s_pmp_check := false.B 228 } 229 } 230 231 when(io.hptw.req.fire && s_hptw_req === false.B){ 232 s_hptw_req := true.B 233 w_hptw_resp := false.B 234 } 235 236 when(io.hptw.resp.fire && w_hptw_resp === false.B && !stage1Hit) { 237 hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 238 hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 239 w_hptw_resp := true.B 240 when(onlyS2xlate){ 241 mem_addr_update := true.B 242 last_s2xlate := false.B 243 }.elsewhen(!(io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) { 244 s_pmp_check := false.B 245 } 246 } 247 248 when(io.hptw.req.fire && s_last_hptw_req === false.B) { 249 w_last_hptw_resp := false.B 250 s_last_hptw_req := true.B 251 } 252 253 when(io.hptw.resp.fire && w_last_hptw_resp === false.B){ 254 hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 255 hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 256 w_last_hptw_resp := true.B 257 mem_addr_update := true.B 258 last_s2xlate := false.B 259 } 260 261 when(sent_to_pmp && mem_addr_update === false.B){ 262 s_mem_req := false.B 263 s_pmp_check := true.B 264 } 265 266 when(accessFault && idle === false.B){ 267 s_pmp_check := true.B 268 s_mem_req := true.B 269 w_mem_resp := true.B 270 s_llptw_req := true.B 271 s_hptw_req := true.B 272 w_hptw_resp := true.B 273 s_last_hptw_req := true.B 274 w_last_hptw_resp := true.B 275 mem_addr_update := true.B 276 last_s2xlate := false.B 277 } 278 279 when(guest_fault && idle === false.B){ 280 s_pmp_check := true.B 281 s_mem_req := true.B 282 w_mem_resp := true.B 283 s_llptw_req := true.B 284 s_hptw_req := true.B 285 w_hptw_resp := true.B 286 s_last_hptw_req := true.B 287 w_last_hptw_resp := true.B 288 mem_addr_update := true.B 289 last_s2xlate := false.B 290 } 291 292 when (mem.req.fire){ 293 s_mem_req := true.B 294 w_mem_resp := false.B 295 } 296 297 when(mem.resp.fire && w_mem_resp === false.B){ 298 w_mem_resp := true.B 299 af_level := af_level + 1.U 300 s_llptw_req := false.B 301 mem_addr_update := true.B 302 } 303 304 when(mem_addr_update){ 305 when(level === 0.U && !onlyS2xlate && !(find_pte || accessFault)){ 306 level := levelNext 307 when(s2xlate){ 308 s_hptw_req := false.B 309 }.otherwise{ 310 s_mem_req := false.B 311 } 312 s_llptw_req := true.B 313 mem_addr_update := false.B 314 }.elsewhen(io.llptw.valid){ 315 when(io.llptw.fire) { 316 idle := true.B 317 s_llptw_req := true.B 318 mem_addr_update := false.B 319 last_s2xlate := false.B 320 } 321 finish := true.B 322 }.elsewhen(s2xlate && last_s2xlate === true.B) { 323 when(accessFault || pageFault || ppn_af){ 324 last_s2xlate := false.B 325 }.otherwise{ 326 s_last_hptw_req := false.B 327 mem_addr_update := false.B 328 } 329 }.elsewhen(io.resp.valid){ 330 when(io.resp.fire) { 331 idle := true.B 332 s_llptw_req := true.B 333 mem_addr_update := false.B 334 accessFault := false.B 335 } 336 finish := true.B 337 } 338 } 339 340 341 when (flush) { 342 idle := true.B 343 s_pmp_check := true.B 344 s_mem_req := true.B 345 s_llptw_req := true.B 346 w_mem_resp := true.B 347 accessFault := false.B 348 mem_addr_update := false.B 349 s_hptw_req := true.B 350 w_hptw_resp := true.B 351 s_last_hptw_req := true.B 352 w_last_hptw_resp := true.B 353 } 354 355 356 XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n") 357 358 // perf 359 XSPerfAccumulate("fsm_count", io.req.fire) 360 for (i <- 0 until PtwWidth) { 361 XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U) 362 } 363 XSPerfAccumulate("fsm_busy", !idle) 364 XSPerfAccumulate("fsm_idle", idle) 365 XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready) 366 XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af) 367 XSPerfAccumulate("mem_count", mem.req.fire) 368 XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true)) 369 XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready) 370 371 TimeOutAssert(!idle, timeOutThreshold, "page table walker time out") 372 373 val perfEvents = Seq( 374 ("fsm_count ", io.req.fire ), 375 ("fsm_busy ", !idle ), 376 ("fsm_idle ", idle ), 377 ("resp_blocked ", io.resp.valid && !io.resp.ready ), 378 ("mem_count ", mem.req.fire ), 379 ("mem_cycle ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)), 380 ("mem_blocked ", mem.req.valid && !mem.req.ready ), 381 ) 382 generatePerfEvent() 383} 384 385/*========================= LLPTW ==============================*/ 386 387/** LLPTW : Last Level Page Table Walker 388 * the page walker that only takes 4KB(last level) page walk. 389 **/ 390 391class LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst { 392 val req_info = Output(new L2TlbInnerBundle()) 393 val ppn = Output(UInt(gvpnLen.W)) 394} 395 396class LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 397 val in = Flipped(DecoupledIO(new LLPTWInBundle())) 398 val out = DecoupledIO(new Bundle { 399 val req_info = Output(new L2TlbInnerBundle()) 400 val id = Output(UInt(bMemID.W)) 401 val h_resp = Output(new HptwResp) 402 val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af 403 val af = Output(Bool()) 404 }) 405 val mem = new Bundle { 406 val req = DecoupledIO(new L2TlbMemReqBundle()) 407 val resp = Flipped(Valid(new Bundle { 408 val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 409 val value = Output(UInt(blockBits.W)) 410 })) 411 val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W)) 412 val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool())) 413 val refill = Output(new L2TlbInnerBundle()) 414 val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool())) 415 } 416 val cache = DecoupledIO(new L2TlbInnerBundle()) 417 val pmp = new Bundle { 418 val req = Valid(new PMPReqBundle()) 419 val resp = Flipped(new PMPRespBundle()) 420 } 421 val hptw = new Bundle { 422 val req = DecoupledIO(new Bundle{ 423 val source = UInt(bSourceWidth.W) 424 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 425 val gvpn = UInt(vpnLen.W) 426 }) 427 val resp = Flipped(Valid(new Bundle { 428 val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 429 val h_resp = Output(new HptwResp) 430 })) 431 } 432} 433 434class LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst { 435 val req_info = new L2TlbInnerBundle() 436 val ppn = UInt(gvpnLen.W) 437 val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W) 438 val af = Bool() 439 val hptw_resp = new HptwResp() 440 val first_s2xlate_fault = Output(Bool()) 441} 442 443 444class LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 445 val io = IO(new LLPTWIO()) 446 val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate 447 val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 448 449 val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 450 val entries = Reg(Vec(l2tlbParams.llptwsize, new LLPTWEntry())) 451 val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10) 452 val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle))) 453 454 val is_emptys = state.map(_ === state_idle) 455 val is_mems = state.map(_ === state_mem_req) 456 val is_waiting = state.map(_ === state_mem_waiting) 457 val is_having = state.map(_ === state_mem_out) 458 val is_cache = state.map(_ === state_cache) 459 val is_hptw_req = state.map(_ === state_hptw_req) 460 val is_last_hptw_req = state.map(_ === state_last_hptw_req) 461 val is_hptw_resp = state.map(_ === state_hptw_resp) 462 val is_last_hptw_resp = state.map(_ === state_last_hptw_resp) 463 464 val full = !ParallelOR(is_emptys).asBool 465 val enq_ptr = ParallelPriorityEncoder(is_emptys) 466 467 val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry 468 val mem_arb = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize)) 469 for (i <- 0 until l2tlbParams.llptwsize) { 470 mem_arb.io.in(i).bits := entries(i) 471 mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i) 472 } 473 474 // process hptw requests in serial 475 val hyper_arb1 = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize)) 476 for (i <- 0 until l2tlbParams.llptwsize) { 477 hyper_arb1.io.in(i).bits := entries(i) 478 hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 479 } 480 val hyper_arb2 = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize)) 481 for(i <- 0 until l2tlbParams.llptwsize) { 482 hyper_arb2.io.in(i).bits := entries(i) 483 hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 484 } 485 486 val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W))) 487 488 // duplicate req 489 // to_wait: wait for the last to access mem, set to mem_resp 490 // to_cache: the last is back just right now, set to mem_cache 491 val dup_vec = state.indices.map(i => 492 dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate 493 ) 494 val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry 495 val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already 496 val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now 497 val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))} 498 val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id))) 499 val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) // dup with the entry that data coming next cycle 500 val to_wait = Cat(dup_vec_wait).orR || dup_req_fire 501 val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1)) 502 val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR 503 val to_hptw_req = io.in.bits.req_info.s2xlate === allStage 504 val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage 505 val last_hptw_req_id = io.mem.resp.bits.id 506 val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0)) 507 val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0)) 508 val index = Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 509 val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN() 510 XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed") 511 512 XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem") 513 val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B))) 514 val enq_state_normal = MuxCase(state_addr_check, Seq( 515 to_mem_out -> state_mem_out, // same to the blew, but the mem resp now 516 to_last_hptw_req -> state_last_hptw_req, 517 to_wait -> state_mem_waiting, 518 to_cache -> state_cache, 519 to_hptw_req -> state_hptw_req 520 )) 521 val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal) 522 when (io.in.fire) { 523 // if prefetch req does not need mem access, just give it up. 524 // so there will be at most 1 + FilterSize entries that needs re-access page cache 525 // so 2 + FilterSize is enough to avoid dead-lock 526 state(enq_ptr) := enq_state 527 entries(enq_ptr).req_info := io.in.bits.req_info 528 entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn) 529 entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr) 530 entries(enq_ptr).af := false.B 531 entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp)) 532 entries(enq_ptr).first_s2xlate_fault := false.B 533 mem_resp_hit(enq_ptr) := to_mem_out || to_last_hptw_req 534 } 535 536 val enq_ptr_reg = RegNext(enq_ptr) 537 val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush) 538 539 val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool 540 val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id) 541 val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check 542 543 val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle())) 544 val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0)) 545 val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp 546 val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 547 val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire) 548 io.pmp.req.valid := need_addr_check || hptw_need_addr_check 549 io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr) 550 io.pmp.req.bits.cmd := TlbCmd.read 551 io.pmp.req.bits.size := 3.U // TODO: fix it 552 val pmp_resp_valid = io.pmp.req.valid // same cycle 553 when (pmp_resp_valid) { 554 // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before 555 // when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare 556 val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg); 557 val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio 558 entries(ptr).af := accessFault 559 state(ptr) := Mux(accessFault, state_mem_out, state_mem_req) 560 } 561 562 when (mem_arb.io.out.fire) { 563 for (i <- state.indices) { 564 when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp 565 && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate 566 && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) { 567 // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait" 568 state(i) := state_mem_waiting 569 entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp 570 entries(i).wait_id := mem_arb.io.chosen 571 } 572 } 573 } 574 when (io.mem.resp.fire) { 575 state.indices.map{i => 576 when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) { 577 state(i) := Mux(entries(i).req_info.s2xlate === allStage, state_last_hptw_req, state_mem_out) 578 mem_resp_hit(i) := true.B 579 val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0)) 580 val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0)) 581 val index = Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 582 entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation 583 } 584 } 585 } 586 587 when (hyper_arb1.io.out.fire) { 588 for (i <- state.indices) { 589 when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) { 590 state(i) := state_hptw_resp 591 entries(i).wait_id := hyper_arb1.io.chosen 592 } 593 } 594 } 595 596 when (hyper_arb2.io.out.fire) { 597 for (i <- state.indices) { 598 when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) { 599 state(i) := state_last_hptw_resp 600 entries(i).wait_id := hyper_arb2.io.chosen 601 } 602 } 603 } 604 605 when (io.hptw.resp.fire) { 606 for (i <- state.indices) { 607 when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 608 when (io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) { 609 state(i) := state_mem_out 610 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 611 entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf 612 }.otherwise{ // change the entry that is waiting hptw resp 613 val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn)) 614 val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id)) 615 state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check) 616 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 617 entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id) 618 //To do: change the entry that is having the same hptw req 619 } 620 } 621 when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 622 state(i) := state_mem_out 623 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 624 //To do: change the entry that is having the same hptw req 625 } 626 } 627 } 628 when (io.out.fire) { 629 assert(state(mem_ptr) === state_mem_out) 630 state(mem_ptr) := state_idle 631 } 632 mem_resp_hit.map(a => when (a) { a := false.B } ) 633 634 when (io.cache.fire) { 635 state(cache_ptr) := state_idle 636 } 637 XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry") 638 639 when (flush) { 640 state.map(_ := state_idle) 641 } 642 643 io.in.ready := !full 644 645 io.out.valid := ParallelOR(is_having).asBool 646 io.out.bits.req_info := entries(mem_ptr).req_info 647 io.out.bits.id := mem_ptr 648 io.out.bits.af := entries(mem_ptr).af 649 io.out.bits.h_resp := entries(mem_ptr).hptw_resp 650 io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault 651 652 val hptw_req_arb = Module(new Arbiter(new Bundle{ 653 val source = UInt(bSourceWidth.W) 654 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 655 val ppn = UInt(gvpnLen.W) 656 } , 2)) 657 // first stage 2 translation 658 hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid 659 hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source 660 hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn 661 hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen 662 hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready 663 // last stage 2 translation 664 hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid 665 hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source 666 hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn 667 hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen 668 hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready 669 hptw_req_arb.io.out.ready := io.hptw.req.ready 670 io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush 671 io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn 672 io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id 673 io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source 674 675 io.mem.req.valid := mem_arb.io.out.valid && !flush 676 val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 677 val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 678 io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr) 679 io.mem.req.bits.id := mem_arb.io.chosen 680 io.mem.req.bits.hptw_bypassed := false.B 681 mem_arb.io.out.ready := io.mem.req.ready 682 val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0)) 683 io.mem.refill := entries(mem_refill_id).req_info 684 io.mem.refill.s2xlate := Mux(entries(mem_refill_id).req_info.s2xlate === noS2xlate, noS2xlate, onlyStage1) // llptw refill the pte of stage 1 685 io.mem.buffer_it := mem_resp_hit 686 io.mem.enq_ptr := enq_ptr 687 688 io.cache.valid := Cat(is_cache).orR 689 io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info)) 690 691 XSPerfAccumulate("llptw_in_count", io.in.fire) 692 XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready) 693 for (i <- 0 until 7) { 694 XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U) 695 } 696 for (i <- 0 until (l2tlbParams.llptwsize + 1)) { 697 XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U) 698 XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U) 699 XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U) 700 } 701 XSPerfAccumulate("mem_count", io.mem.req.fire) 702 XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U) 703 XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready) 704 705 for (i <- 0 until l2tlbParams.llptwsize) { 706 TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}") 707 } 708 709 val perfEvents = Seq( 710 ("tlbllptw_incount ", io.in.fire ), 711 ("tlbllptw_inblock ", io.in.valid && !io.in.ready), 712 ("tlbllptw_memcount ", io.mem.req.fire ), 713 ("tlbllptw_memcycle ", PopCount(is_waiting) ), 714 ) 715 generatePerfEvent() 716} 717 718/*========================= HPTW ==============================*/ 719 720/** HPTW : Hypervisor Page Table Walker 721 * the page walker take the virtual machine's page walk. 722 * guest physical address translation, guest physical address -> host physical address 723 **/ 724class HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 725 val req = Flipped(DecoupledIO(new Bundle { 726 val source = UInt(bSourceWidth.W) 727 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 728 val gvpn = UInt(vpnLen.W) 729 val ppn = UInt(ppnLen.W) 730 val l1Hit = Bool() 731 val l2Hit = Bool() 732 val bypassed = Bool() // if bypass, don't refill 733 })) 734 val resp = DecoupledIO(new Bundle { 735 val source = UInt(bSourceWidth.W) 736 val resp = Output(new HptwResp()) 737 val id = Output(UInt(bMemID.W)) 738 }) 739 740 val mem = new Bundle { 741 val req = DecoupledIO(new L2TlbMemReqBundle()) 742 val resp = Flipped(ValidIO(UInt(XLEN.W))) 743 val mask = Input(Bool()) 744 } 745 val refill = Output(new Bundle { 746 val req_info = new L2TlbInnerBundle() 747 val level = UInt(log2Up(Level).W) 748 }) 749 val pmp = new Bundle { 750 val req = ValidIO(new PMPReqBundle()) 751 val resp = Flipped(new PMPRespBundle()) 752 } 753} 754 755class HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst { 756 val io = IO(new HPTWIO) 757 val hgatp = io.csr.hgatp 758 val sfence = io.sfence 759 val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed 760 761 val level = RegInit(0.U(log2Up(Level).W)) 762 val gpaddr = Reg(UInt(GPAddrBits.W)) 763 val req_ppn = Reg(UInt(ppnLen.W)) 764 val vpn = gpaddr(GPAddrBits-1, offLen) 765 val levelNext = level + 1.U 766 val l1Hit = Reg(Bool()) 767 val l2Hit = Reg(Bool()) 768 val bypassed = Reg(Bool()) 769 val pg_base = MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U)) // for l0 770// val pte = io.mem.resp.bits.MergeRespToPte() 771 val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType) 772 val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn) 773 val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn) 774 val ppn = Mux(level === 1.U, ppn_l1, ppn_l2) //for l1 and l2 775 val p_pte = MakeAddr(ppn, getVpnn(vpn, 2.U - level)) 776 val mem_addr = Mux(level === 0.U, pg_base, p_pte) 777 778 //s/w register 779 val s_pmp_check = RegInit(true.B) 780 val s_mem_req = RegInit(true.B) 781 val w_mem_resp = RegInit(true.B) 782 val idle = RegInit(true.B) 783 val mem_addr_update = RegInit(false.B) 784 val finish = WireInit(false.B) 785 786 val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish 787 val pageFault = pte.isPf(level) || (!pte.isLeaf() && level >= 2.U) 788 val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp) 789 790 val ppn_af = pte.isAf() 791 val find_pte = pte.isLeaf() || ppn_af || pageFault 792 793 val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault)) 794 val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W)) 795 val source = RegEnable(io.req.bits.source, io.req.fire) 796 797 io.req.ready := idle 798 val resp = Wire(new HptwResp()) 799 resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, level, pte, vpn, hgatp.asid) 800 io.resp.valid := resp_valid 801 io.resp.bits.id := id 802 io.resp.bits.resp := resp 803 io.resp.bits.source := source 804 805 io.pmp.req.valid := DontCare 806 io.pmp.req.bits.addr := mem_addr 807 io.pmp.req.bits.size := 3.U 808 io.pmp.req.bits.cmd := TlbCmd.read 809 810 io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check 811 io.mem.req.bits.addr := mem_addr 812 io.mem.req.bits.id := HptwReqId.U(bMemID.W) 813 io.mem.req.bits.hptw_bypassed := bypassed 814 815 io.refill.req_info.vpn := vpn 816 io.refill.level := level 817 io.refill.req_info.source := source 818 io.refill.req_info.s2xlate := onlyStage2 819 when (idle){ 820 when(io.req.fire){ 821 bypassed := io.req.bits.bypassed 822 level := Mux(io.req.bits.l2Hit, 2.U, Mux(io.req.bits.l1Hit, 1.U, 0.U)) 823 idle := false.B 824 gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W)) 825 accessFault := false.B 826 s_pmp_check := false.B 827 id := io.req.bits.id 828 req_ppn := io.req.bits.ppn 829 l1Hit := io.req.bits.l1Hit 830 l2Hit := io.req.bits.l2Hit 831 } 832 } 833 834 when(sent_to_pmp && !mem_addr_update){ 835 s_mem_req := false.B 836 s_pmp_check := true.B 837 } 838 839 when(accessFault && !idle){ 840 s_pmp_check := true.B 841 s_mem_req := true.B 842 w_mem_resp := true.B 843 mem_addr_update := true.B 844 } 845 846 when(io.mem.req.fire){ 847 s_mem_req := true.B 848 w_mem_resp := false.B 849 } 850 851 when(io.mem.resp.fire && !w_mem_resp){ 852 w_mem_resp := true.B 853 mem_addr_update := true.B 854 } 855 856 when(mem_addr_update){ 857 when(!(find_pte || accessFault)){ 858 level := levelNext 859 s_mem_req := false.B 860 mem_addr_update := false.B 861 }.elsewhen(resp_valid){ 862 when(io.resp.fire){ 863 idle := true.B 864 mem_addr_update := false.B 865 accessFault := false.B 866 } 867 finish := true.B 868 } 869 } 870 when (flush) { 871 idle := true.B 872 s_pmp_check := true.B 873 s_mem_req := true.B 874 w_mem_resp := true.B 875 accessFault := false.B 876 mem_addr_update := false.B 877 } 878} 879