1/*************************************************************************************** 2* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4* Copyright (c) 2020-2021 Peng Cheng Laboratory 5* 6* XiangShan is licensed under Mulan PSL v2. 7* You can use this software according to the terms and conditions of the Mulan PSL v2. 8* You may obtain a copy of Mulan PSL v2 at: 9* http://license.coscl.org.cn/MulanPSL2 10* 11* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14* 15* See the Mulan PSL v2 for more details. 16***************************************************************************************/ 17 18package xiangshan.cache.mmu 19 20import org.chipsalliance.cde.config.Parameters 21import chisel3._ 22import chisel3.util._ 23import xiangshan._ 24import utils._ 25import utility._ 26import xiangshan.backend.rob.RobPtr 27import xiangshan.backend.fu.util.HasCSRConst 28import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 29import freechips.rocketchip.tilelink._ 30import xiangshan.backend.fu.{PMPReqBundle, PMPConfig} 31import xiangshan.backend.fu.PMPBundle 32 33 34abstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst 35abstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst 36 37 38class PtePermBundle(implicit p: Parameters) extends TlbBundle { 39 val d = Bool() 40 val a = Bool() 41 val g = Bool() 42 val u = Bool() 43 val x = Bool() 44 val w = Bool() 45 val r = Bool() 46 47 override def toPrintable: Printable = { 48 p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// + 49 //(if(hasV) (p"v:${v}") else p"") 50 } 51} 52 53class TlbPMBundle(implicit p: Parameters) extends TlbBundle { 54 val r = Bool() 55 val w = Bool() 56 val x = Bool() 57 val c = Bool() 58 val atomic = Bool() 59 60 def assign_ap(pm: PMPConfig) = { 61 r := pm.r 62 w := pm.w 63 x := pm.x 64 c := pm.c 65 atomic := pm.atomic 66 } 67} 68 69class TlbPermBundle(implicit p: Parameters) extends TlbBundle { 70 val pf = Bool() // NOTE: if this is true, just raise pf 71 val af = Bool() // NOTE: if this is true, just raise af 72 val v = Bool() // if stage1 pte is fake_pte, v is false 73 // pagetable perm (software defined) 74 val d = Bool() 75 val a = Bool() 76 val g = Bool() 77 val u = Bool() 78 val x = Bool() 79 val w = Bool() 80 val r = Bool() 81 82 def apply(item: PtwSectorResp) = { 83 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 84 this.pf := item.pf 85 this.af := item.af 86 this.v := item.v 87 this.d := ptePerm.d 88 this.a := ptePerm.a 89 this.g := ptePerm.g 90 this.u := ptePerm.u 91 this.x := ptePerm.x 92 this.w := ptePerm.w 93 this.r := ptePerm.r 94 95 this 96 } 97 98 def applyS2(item: HptwResp) = { 99 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 100 this.pf := item.gpf 101 this.af := item.gaf 102 this.v := DontCare 103 this.d := ptePerm.d 104 this.a := ptePerm.a 105 this.g := ptePerm.g 106 this.u := ptePerm.u 107 this.x := ptePerm.x 108 this.w := ptePerm.w 109 this.r := ptePerm.r 110 111 this 112 } 113 114 override def toPrintable: Printable = { 115 p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 116 } 117} 118 119class TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle { 120 val pf = Bool() // NOTE: if this is true, just raise pf 121 val af = Bool() // NOTE: if this is true, just raise af 122 val v = Bool() // if stage1 pte is fake_pte, v is false 123 // pagetable perm (software defined) 124 val d = Bool() 125 val a = Bool() 126 val g = Bool() 127 val u = Bool() 128 val x = Bool() 129 val w = Bool() 130 val r = Bool() 131 132 def apply(item: PtwSectorResp) = { 133 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 134 this.pf := item.pf 135 this.af := item.af 136 this.v := item.v 137 this.d := ptePerm.d 138 this.a := ptePerm.a 139 this.g := ptePerm.g 140 this.u := ptePerm.u 141 this.x := ptePerm.x 142 this.w := ptePerm.w 143 this.r := ptePerm.r 144 145 this 146 } 147 override def toPrintable: Printable = { 148 p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 149 } 150} 151 152// multi-read && single-write 153// input is data, output is hot-code(not one-hot) 154class CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule { 155 val io = IO(new Bundle { 156 val r = new Bundle { 157 val req = Input(Vec(readWidth, gen)) 158 val resp = Output(Vec(readWidth, Vec(set, Bool()))) 159 } 160 val w = Input(new Bundle { 161 val valid = Bool() 162 val bits = new Bundle { 163 val index = UInt(log2Up(set).W) 164 val data = gen 165 } 166 }) 167 }) 168 169 val wordType = UInt(gen.getWidth.W) 170 val array = Reg(Vec(set, wordType)) 171 172 io.r.resp.zipWithIndex.map{ case (a,i) => 173 a := array.map(io.r.req(i).asUInt === _) 174 } 175 176 when (io.w.valid) { 177 array(io.w.bits.index) := io.w.bits.data.asUInt 178 } 179} 180 181class TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 182 require(pageNormal && pageSuper) 183 184 val tag = UInt(sectorvpnLen.W) 185 val asid = UInt(asidLen.W) 186 /* level, 11: 512GB size page(only for sv48) 187 10: 1GB size page 188 01: 2MB size page 189 00: 4KB size page 190 future sv57 extension should change level width 191 */ 192 val level = Some(UInt(2.W)) 193 val ppn = UInt(sectorppnLen.W) 194 val n = UInt(pteNLen.W) 195 val pbmt = UInt(ptePbmtLen.W) 196 val g_pbmt = UInt(ptePbmtLen.W) 197 val perm = new TlbSectorPermBundle 198 val valididx = Vec(tlbcontiguous, Bool()) 199 val pteidx = Vec(tlbcontiguous, Bool()) 200 val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 201 202 val g_perm = new TlbPermBundle 203 val vmid = UInt(vmidLen.W) 204 val s2xlate = UInt(2.W) 205 206 207 /** level usage: 208 * !PageSuper: page is only normal, level is None, match all the tag 209 * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 210 * bits0 0: need mid 9bits 211 * 1: no need mid 9bits 212 * PageSuper && PageNormal: page hold all the three type, 213 * bits0 0: need low 9bits 214 * bits1 0: need mid 9bits 215 */ 216 217 def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = { 218 val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 219 val addr_low_hit = valididx(vpn(2, 0)) 220 val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 221 val isPageSuper = !(level.getOrElse(0.U) === 0.U) 222 val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1 && n === 0.U, pteidx(vpn(2, 0)), true.B) 223 224 val tmp_level = level.get 225 val tag_matchs = Wire(Vec(Level + 1, Bool())) 226 tag_matchs(0) := Mux(n === 0.U, tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth), tag(vpnnLen - sectortlbwidth - 1, pteNapotBits - sectortlbwidth) === vpn(vpnnLen - 1, pteNapotBits)) 227 for (i <- 1 until Level) { 228 tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 229 } 230 tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level) 231 val level_matchs = Wire(Vec(Level + 1, Bool())) 232 for (i <- 0 until Level) { 233 level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U 234 } 235 level_matchs(Level) := tag_matchs(Level) 236 237 asid_hit && level_matchs.asUInt.andR && addr_low_hit && vmid_hit && pteidx_hit 238 } 239 240 def wbhit(data: PtwRespS2, asid: UInt, vmid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = { 241 val s1vpn = data.s1.entry.tag 242 val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth) 243 val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn) 244 val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W)) 245 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 246 val vpn_hit = Wire(Bool()) 247 val index_hit = Wire(Vec(tlbcontiguous, Bool())) 248 val wb_valididx = Wire(Vec(tlbcontiguous, Bool())) 249 val hasS2xlate = this.s2xlate =/= noS2xlate 250 val onlyS1 = this.s2xlate === onlyStage1 251 val onlyS2 = this.s2xlate === onlyStage2 252 val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 253 val pteidx_hit = MuxCase(true.B, Seq( 254 onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt), 255 hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt) 256 )) 257 wb_valididx := Mux(s2xlate === onlyStage2, 258 Mux(data.s2.entry.n.getOrElse(0.U) === 0.U, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), VecInit(Fill(wb_valididx.getWidth, true.B).asBools)), 259 Mux(data.s1.entry.n.getOrElse(0.U) === 0.U, data.s1.valididx, VecInit(Fill(wb_valididx.getWidth, true.B).asBools))) 260 val s2xlate_hit = s2xlate === this.s2xlate 261 262 val tmp_level = level.get 263 val tag_matchs = Wire(Vec(Level + 1, Bool())) 264 tag_matchs(0) := Mux(n === 0.U, tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth), tag(vpnnLen - sectortlbwidth - 1, pteNapotBits - sectortlbwidth) === vpn(vpnnLen - 1, pteNapotBits)) 265 for (i <- 1 until Level) { 266 tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 267 } 268 tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level) 269 val level_matchs = Wire(Vec(Level + 1, Bool())) 270 for (i <- 0 until Level) { 271 level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U 272 } 273 level_matchs(Level) := tag_matchs(Level) 274 vpn_hit := asid_hit && vmid_hit && level_matchs.asUInt.andR 275 276 for (i <- 0 until tlbcontiguous) { 277 index_hit(i) := wb_valididx(i) && valididx(i) 278 } 279 280 // For example, tlb req to page cache with vpn 0x10 281 // At this time, 0x13 has not been paged, so page cache only resp 0x10 282 // When 0x13 refill to page cache, previous item will be flushed 283 // Now 0x10 and 0x13 are both valid in page cache 284 // However, when 0x13 refill to tlb, will trigger multi hit 285 // So will only trigger multi-hit when PopCount(data.valididx) = 1 286 vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit 287 } 288 289 def apply(item: PtwRespS2): TlbSectorEntry = { 290 this.asid := item.s1.entry.asid 291 val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq( 292 onlyStage1 -> item.s1.entry.level.getOrElse(0.U), 293 onlyStage2 -> item.s2.entry.level.getOrElse(0.U), 294 allStage -> (item.s1.entry.level.getOrElse(0.U) min item.s2.entry.level.getOrElse(0.U)), 295 noS2xlate -> item.s1.entry.level.getOrElse(0.U) 296 )) 297 this.level.map(_ := inner_level) 298 this.perm.apply(item.s1) 299 this.pbmt := item.s1.entry.pbmt 300 301 val s1tag = item.s1.entry.tag 302 val s2tag = item.s2.entry.tag(gvpnLen - 1, sectortlbwidth) 303 this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag) 304 val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 0.U 305 this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), item.s1.pteidx) 306 val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools)) 307 this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx) 308 // if stage2 page is larger than stage1 page, need to merge s2tag and s2ppn to get a new s2ppn. 309 val s1ppn = item.s1.entry.ppn 310 val s1ppn_low = item.s1.ppn_low 311 val s2ppn = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq( 312 3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)), 313 2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)), 314 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth)), 315 0.U -> Mux(item.s2.entry.n.getOrElse(0.U) === 0.U, item.s2.entry.ppn(ppnLen - 1, sectortlbwidth), Cat(item.s2.entry.ppn(ppnLen - 1, pteNapotBits), item.s2.entry.tag(pteNapotBits - 1, sectortlbwidth))) 316 )) 317 val s2ppn_tmp = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq( 318 3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, 0)), 319 2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)), 320 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0)), 321 0.U -> Mux(item.s2.entry.n.getOrElse(0.U) === 0.U, item.s2.entry.ppn(ppnLen - 1, 0), Cat(item.s2.entry.ppn(ppnLen - 1, pteNapotBits), item.s2.entry.tag(pteNapotBits - 1, 0))) 322 )) 323 val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0))) 324 this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 325 this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low) 326 // When all stage, the size of the TLB entry is the smaller one of two-stage translation result 327 // n is valid (represents a 64KB page) when: 328 // 1. s1 is napot(64KB) and s2 is superpage(greater than or equal to 2MB) 329 // 2. s2 is napot(64KB) and s1 is superpage(greater than or equal to 2MB) 330 // 3. s1 is napot(64KB) and s2 is also napot(64KB) 331 this.n := (item.s1.entry.n.getOrElse(0.U) =/= 0.U && item.s2.entry.level.getOrElse(0.U) =/= 0.U) || 332 (item.s2.entry.n.getOrElse(0.U) =/= 0.U && item.s1.entry.level.getOrElse(0.U) =/= 0.U) || 333 (item.s1.entry.n.getOrElse(0.U) =/= 0.U && item.s1.entry.n.getOrElse(0.U) =/= 0.U) 334 this.vmid := item.s1.entry.vmid.getOrElse(0.U) 335 this.g_pbmt := item.s2.entry.pbmt 336 this.g_perm.applyS2(item.s2) 337 this.s2xlate := item.s2xlate 338 this 339 } 340 341 // 4KB is normal entry, 2MB/1GB is considered as super entry 342 def is_normalentry(): Bool = { 343 if (!pageSuper) { true.B } 344 else if (!pageNormal) { false.B } 345 else { level.get === 0.U } 346 } 347 348 349 def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 350 val inner_level = level.getOrElse(0.U) 351 val ppn_res = Cat(ppn(sectorppnLen - 1, vpnnLen * 3 - sectortlbwidth), 352 Mux(inner_level >= "b11".U , vpn(vpnnLen * 3 - 1, vpnnLen * 2), ppn(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth)), 353 Mux(inner_level >= "b10".U , vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)), 354 Mux(inner_level >= "b01".U , vpn(vpnnLen - 1, 0), 355 // inner_level == "b00".U (4KB), need to check whether n is 0 356 Mux(n === 0.U, Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))), Cat(ppn(vpnnLen - sectortlbwidth - 1, pteNapotBits - sectortlbwidth), vpn(pteNapotBits - 1, 0))))) 357 358 if (saveLevel) 359 RegEnable(ppn_res, valid) 360 else 361 ppn_res 362 } 363 364 def hasS2xlate(): Bool = { 365 this.s2xlate =/= noS2xlate 366 } 367 368 override def toPrintable: Printable = { 369 val inner_level = level.getOrElse(2.U) 370 p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 371 } 372 373} 374 375object TlbCmd { 376 def read = "b00".U 377 def write = "b01".U 378 def exec = "b10".U 379 380 def atom_read = "b100".U // lr 381 def atom_write = "b101".U // sc / amo 382 383 def apply() = UInt(3.W) 384 def isRead(a: UInt) = a(1,0)===read 385 def isWrite(a: UInt) = a(1,0)===write 386 def isExec(a: UInt) = a(1,0)===exec 387 388 def isAtom(a: UInt) = a(2) 389 def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed 390} 391 392// Svpbmt extension 393object Pbmt { 394 def pma: UInt = "b00".U // None 395 def nc: UInt = "b01".U // Non-cacheable, idempotent, weakly-ordered (RVWMO), main memory 396 def io: UInt = "b10".U // Non-cacheable, non-idempotent, strongly-ordered (I/O ordering), I/O 397 def rsvd: UInt = "b11".U // Reserved for future standard use 398 def width: Int = 2 399 400 def apply() = UInt(2.W) 401 def isUncache(a: UInt) = a===nc || a===io 402 def isPMA(a: UInt) = a===pma 403 def isNC(a: UInt) = a===nc 404 def isIO(a: UInt) = a===io 405} 406 407class TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 408 val r = new Bundle { 409 val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 410 val vpn = Output(UInt(vpnLen.W)) 411 val s2xlate = Output(UInt(2.W)) 412 }))) 413 val resp = Vec(ports, ValidIO(new Bundle{ 414 val hit = Output(Bool()) 415 val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 416 val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 417 val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 418 val perm = Vec(nDups, Output(new TlbSectorPermBundle())) 419 val g_perm = Vec(nDups, Output(new TlbPermBundle())) 420 val s2xlate = Vec(nDups, Output(UInt(2.W))) 421 })) 422 } 423 val w = Flipped(ValidIO(new Bundle { 424 val wayIdx = Output(UInt(log2Up(nWays).W)) 425 val data = Output(new PtwRespS2) 426 })) 427 val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays)) 428 429 def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = { 430 this.r.req(i).valid := valid 431 this.r.req(i).bits.vpn := vpn 432 this.r.req(i).bits.s2xlate := s2xlate 433 434 } 435 436 def r_resp_apply(i: Int) = { 437 (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt) 438 } 439 440 def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = { 441 this.w.valid := valid 442 this.w.bits.wayIdx := wayIdx 443 this.w.bits.data := data 444 } 445 446} 447 448class TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 449 val r = new Bundle { 450 val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 451 val vpn = Output(UInt(vpnLen.W)) 452 val s2xlate = Output(UInt(2.W)) 453 }))) 454 val resp = Vec(ports, ValidIO(new Bundle{ 455 val hit = Output(Bool()) 456 val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 457 val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 458 val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 459 val perm = Vec(nDups, Output(new TlbPermBundle())) 460 val g_perm = Vec(nDups, Output(new TlbPermBundle())) 461 val s2xlate = Vec(nDups, Output(UInt(2.W))) 462 })) 463 } 464 val w = Flipped(ValidIO(new Bundle { 465 val data = Output(new PtwRespS2) 466 })) 467 val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null 468 469 def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = { 470 this.r.req(i).valid := valid 471 this.r.req(i).bits.vpn := vpn 472 this.r.req(i).bits.s2xlate := s2xlate 473 } 474 475 def r_resp_apply(i: Int) = { 476 (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt) 477 } 478 479 def w_apply(valid: Bool, data: PtwRespS2): Unit = { 480 this.w.valid := valid 481 this.w.bits.data := data 482 } 483} 484 485class ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 486 val sets = Output(UInt(log2Up(nSets).W)) 487 val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W))) 488} 489 490class ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 491 val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays))) 492 493 val refillIdx = Output(UInt(log2Up(nWays).W)) 494 val chosen_set = Flipped(Output(UInt(log2Up(nSets).W))) 495 496 def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = { 497 for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) { 498 ac_rep := ac_tlb 499 } 500 this.chosen_set := get_set_idx(vpn, nSets) 501 in.map(a => a.refillIdx := this.refillIdx) 502 } 503} 504 505class TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends 506 TlbBundle { 507 val page = new ReplaceIO(Width, q.NSets, q.NWays) 508 509 def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = { 510 this.page.apply_sep(in.map(_.page), vpn) 511 } 512 513} 514 515class MemBlockidxBundle(implicit p: Parameters) extends TlbBundle { 516 val is_ld = Bool() 517 val is_st = Bool() 518 val idx = UInt(log2Ceil(VirtualLoadQueueMaxStoreQueueSize).W) 519} 520 521class TlbReq(implicit p: Parameters) extends TlbBundle { 522 val vaddr = Output(UInt(VAddrBits.W)) 523 val fullva = Output(UInt(XLEN.W)) 524 val checkfullva = Output(Bool()) 525 val cmd = Output(TlbCmd()) 526 val hyperinst = Output(Bool()) 527 val hlvx = Output(Bool()) 528 val size = Output(UInt(log2Ceil(log2Ceil(VLEN/8)+1).W)) 529 val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache 530 val memidx = Output(new MemBlockidxBundle) 531 val isPrefetch = Output(Bool()) 532 // do not translate, but still do pmp/pma check 533 val no_translate = Output(Bool()) 534 val pmp_addr = Output(UInt(PAddrBits.W)) // load s1 send prefetch paddr 535 val debug = new Bundle { 536 val pc = Output(UInt(XLEN.W)) 537 val robIdx = Output(new RobPtr) 538 val isFirstIssue = Output(Bool()) 539 } 540 541 // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead 542 override def toPrintable: Printable = { 543 p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}" 544 } 545} 546 547class TlbExceptionBundle(implicit p: Parameters) extends TlbBundle { 548 val ld = Output(Bool()) 549 val st = Output(Bool()) 550 val instr = Output(Bool()) 551} 552 553class TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 554 val paddr = Vec(nDups, Output(UInt(PAddrBits.W))) 555 val gpaddr = Vec(nDups, Output(UInt(XLEN.W))) 556 val fullva = Output(UInt(XLEN.W)) // For pointer masking 557 val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 558 val miss = Output(Bool()) 559 val fastMiss = Output(Bool()) 560 val isForVSnonLeafPTE = Output(Bool()) 561 val excp = Vec(nDups, new Bundle { 562 val vaNeedExt = Output(Bool()) 563 val isHyper = Output(Bool()) 564 val gpf = new TlbExceptionBundle() 565 val pf = new TlbExceptionBundle() 566 val af = new TlbExceptionBundle() 567 }) 568 val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state 569 val memidx = Output(new MemBlockidxBundle) 570 571 val debug = new Bundle { 572 val robIdx = Output(new RobPtr) 573 val isFirstIssue = Output(Bool()) 574 } 575 override def toPrintable: Printable = { 576 p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}" 577 } 578} 579 580class TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 581 val req = DecoupledIO(new TlbReq) 582 val req_kill = Output(Bool()) 583 val resp = Flipped(DecoupledIO(new TlbResp(nRespDups))) 584} 585 586class TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 587 val req = Vec(Width, DecoupledIO(new PtwReq)) 588 val resp = Flipped(DecoupledIO(new PtwRespS2)) 589 590 591 override def toPrintable: Printable = { 592 p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 593 } 594} 595 596class TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 597 val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx)) 598 val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx())) 599 600 601 override def toPrintable: Printable = { 602 p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 603 } 604} 605 606class TlbHintReq(implicit p: Parameters) extends TlbBundle { 607 val id = Output(UInt(log2Up(loadfiltersize).W)) 608 val full = Output(Bool()) 609} 610 611class TLBHintResp(implicit p: Parameters) extends TlbBundle { 612 val id = Output(UInt(log2Up(loadfiltersize).W)) 613 // When there are multiple matching entries for PTW resp in filter 614 // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000 615 // these two vaddrs are not in a same 4K Page, so will send to ptw twice 616 // However, when ptw resp, if they are in a 1G or 2M huge page 617 // The two entries will both hit, and both need to replay 618 val replay_all = Output(Bool()) 619} 620 621class TlbHintIO(implicit p: Parameters) extends TlbBundle { 622 val req = Vec(backendParams.LdExuCnt, new TlbHintReq) 623 val resp = ValidIO(new TLBHintResp) 624} 625 626class MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle { 627 val sfence = Input(new SfenceBundle) 628 val csr = Input(new TlbCsrBundle) 629 630 def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 631 this.sfence <> sfence 632 this.csr <> csr 633 } 634 635 // overwrite satp. write satp will cause flushpipe but csr.priv won't 636 // satp will be dealyed several cycles from writing, but csr.priv won't 637 // so inside mmu, these two signals should be divided 638 def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = { 639 this.sfence <> sfence 640 this.csr <> csr 641 this.csr.satp := satp 642 } 643} 644 645class TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle { 646 val valid = Bool() 647 val memidx = new MemBlockidxBundle 648} 649 650class TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends 651 MMUIOBaseBundle { 652 val hartId = Input(UInt(hartIdLen.W)) 653 val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups))) 654 val flushPipe = Vec(Width, Input(Bool())) 655 val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb 656 val ptw = new TlbPtwIOwithMemIdx(Width) 657 val refill_to_mem = Output(new TlbRefilltoMemIO()) 658 val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null 659 val pmp = Vec(Width, ValidIO(new PMPReqBundle(q.lgMaxSize))) 660 val tlbreplay = Vec(Width, Output(Bool())) 661} 662 663class VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle { 664 val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx())) 665 val resp = Flipped(DecoupledIO(new Bundle { 666 val data = new PtwRespS2withMemIdx 667 val vector = Output(Vec(Width, Bool())) 668 val getGpa = Output(Vec(Width, Bool())) 669 })) 670 671 def connect(normal: TlbPtwIOwithMemIdx): Unit = { 672 req <> normal.req 673 resp.ready := normal.resp.ready 674 normal.resp.bits := resp.bits.data 675 normal.resp.valid := resp.valid 676 } 677} 678 679/**************************** L2TLB *************************************/ 680abstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst 681abstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer) 682 with HasXSParameter with HasPtwConst 683 684class PteBundle(implicit p: Parameters) extends PtwBundle{ 685 val n = UInt(pteNLen.W) 686 val pbmt = UInt(ptePbmtLen.W) 687 val reserved = UInt(pteResLen.W) 688 val ppn_high = UInt(ppnHignLen.W) 689 val ppn = UInt(ppnLen.W) 690 val rsw = UInt(pteRswLen.W) 691 val perm = new Bundle { 692 val d = Bool() 693 val a = Bool() 694 val g = Bool() 695 val u = Bool() 696 val x = Bool() 697 val w = Bool() 698 val r = Bool() 699 val v = Bool() 700 } 701 702 def unaligned(level: UInt) = { 703 isLeaf() && 704 !(level === 0.U || 705 level === 1.U && ppn(vpnnLen-1, 0) === 0.U || 706 level === 2.U && ppn(vpnnLen*2-1, 0) === 0.U || 707 level === 3.U && ppn(vpnnLen*3-1, 0) === 0.U) 708 } 709 710 def isLeaf() = { 711 (perm.r || perm.x || perm.w) && perm.v 712 } 713 714 def isNext() = { 715 !(perm.r || perm.x || perm.w) && perm.v 716 } 717 718 def isPf(level: UInt, pbmte: Bool) = { 719 val pf = WireInit(false.B) 720 when (reserved =/= 0.U){ 721 pf := true.B 722 }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){ 723 pf := true.B 724 }.elsewhen (isNext()) { 725 pf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U) 726 }.elsewhen (!perm.v || (!perm.r && perm.w)) { 727 pf := true.B 728 // 1. only support 64KB napot page now (ppn(3, 0) === 4'b1000) 729 // 2. n should always be 0 when superpage (when level =/= 0.U) 730 }.elsewhen (n =/= 0.U && (ppn(3, 0) =/= 8.U || level =/= 0.U)) { 731 pf := true.B 732 }.otherwise { 733 pf := unaligned(level) 734 } 735 pf 736 } 737 738 // G-stage which for supporting VS-stage is LOAD type, only need to check A bit 739 // The check of D bit is in L1TLB 740 def isGpf(level: UInt, pbmte: Bool) = { 741 val gpf = WireInit(false.B) 742 when (reserved =/= 0.U){ 743 gpf := true.B 744 }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){ 745 gpf := true.B 746 }.elsewhen (isNext()) { 747 gpf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U) 748 }.elsewhen (!perm.v || (!perm.r && perm.w)) { 749 gpf := true.B 750 }.elsewhen (!perm.u) { 751 gpf := true.B 752 }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) { 753 gpf := true.B 754 }.elsewhen (unaligned(level)) { 755 gpf := true.B 756 }.elsewhen (!perm.a) { 757 gpf := true.B 758 } 759 gpf 760 } 761 762 // ppn of Xiangshan is 48 - 12 bits but ppn of sv48 is 44 bits 763 // access fault will be raised when ppn >> ppnLen is not zero 764 def isAf(): Bool = { 765 !(ppn_high === 0.U) && perm.v 766 } 767 768 def isStage1Gpf(mode: UInt) = { 769 val sv39_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv39x4 - offLen) 770 val sv48_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv48x4 - offLen) 771 !(Mux(mode === Sv39, sv39_high, Mux(mode === Sv48, sv48_high, 0.U)) === 0.U) && perm.v 772 } 773 774 def isNapot(level: UInt): Bool = { 775 isLeaf() && (n === true.B) 776 } 777 778 def getPerm() = { 779 val pm = Wire(new PtePermBundle) 780 pm.d := perm.d 781 pm.a := perm.a 782 pm.g := perm.g 783 pm.u := perm.u 784 pm.x := perm.x 785 pm.w := perm.w 786 pm.r := perm.r 787 pm 788 } 789 def getPPN() = { 790 Cat(ppn_high, ppn) 791 } 792 793 def canRefill(levelUInt: UInt, s2xlate: UInt, pbmte: Bool, mode: UInt) = { 794 val canRefill = WireInit(false.B) 795 switch (s2xlate) { 796 is (allStage) { 797 canRefill := !isStage1Gpf(mode) && !isPf(levelUInt, pbmte) 798 } 799 is (onlyStage1) { 800 canRefill := !isAf() && !isPf(levelUInt, pbmte) 801 } 802 is (onlyStage2) { 803 canRefill := !isAf() && !isGpf(levelUInt, pbmte) 804 } 805 is (noS2xlate) { 806 canRefill := !isAf() && !isPf(levelUInt, pbmte) 807 } 808 } 809 canRefill 810 } 811 812 def onlyPf(levelUInt: UInt, s2xlate: UInt, pbmte: Bool) = { 813 s2xlate === noS2xlate && isPf(levelUInt, pbmte) && !isAf() 814 } 815 816 override def toPrintable: Printable = { 817 p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}" 818 } 819} 820 821class PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false, hasNapot: Boolean = false)(implicit p: Parameters) extends PtwBundle { 822 val tag = UInt(tagLen.W) 823 val asid = UInt(asidLen.W) 824 val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 825 val n = if (hasNapot) Some(UInt(pteNLen.W)) else None 826 val pbmt = UInt(ptePbmtLen.W) 827 val ppn = UInt(gvpnLen.W) 828 val perm = if (hasPerm) Some(new PtePermBundle) else None 829 val level = if (hasLevel) Some(UInt(log2Up(Level + 1).W)) else None 830 val prefetch = Bool() 831 val v = Bool() 832 833 def is_normalentry(): Bool = { 834 if (!hasLevel) true.B 835 else level.get === 2.U 836 } 837 838 def genPPN(vpn: UInt): UInt = { 839 if (!hasLevel) { 840 ppn 841 } else { 842 MuxLookup(level.get, 0.U)(Seq( 843 3.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*3), vpn(vpnnLen*3-1, 0)), 844 2.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)), 845 1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)), 846 0.U -> ppn) 847 ) 848 } 849 } 850 851 //s2xlate control whether compare vmid or not 852 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = { 853 require(vpn.getWidth == vpnLen) 854// require(this.asid.getWidth <= asid.getWidth) 855 val asid_value = Mux(s2xlate, vasid, asid) 856 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 857 val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B) 858 if (allType) { 859 require(hasLevel) 860 val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB(including SVNapot), not parameterized here 861 when (n.getOrElse(0.U) =/= 0.U) { 862 tag_match(0) := tag(vpnnLen - 1, pteNapotBits) === vpn(vpnnLen - 1, pteNapotBits) 863 } .otherwise { 864 tag_match(0) := tag(vpnnLen - 1, 0) === vpn(vpnnLen - 1, 0) 865 } 866 for (i <- 1 until 3) { 867 tag_match(i) := tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 868 } 869 tag_match(3) := tag(tagLen - 1, vpnnLen * 3) === vpn(tagLen - 1, vpnnLen * 3) 870 871 val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq( 872 3.U -> tag_match(3), 873 2.U -> (tag_match(3) && tag_match(2)), 874 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 875 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 876 ) 877 878 asid_hit && vmid_hit && level_match 879 } else if (hasLevel) { 880 val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB 881 tag_match(0) := tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits) 882 for (i <- 1 until 3) { 883 tag_match(i) := tag(tagLen - vpnnLen * i - extendVpnnBits - 1, tagLen - vpnnLen * (i + 1) - extendVpnnBits) === vpn(vpnLen - vpnnLen * i - extendVpnnBits - 1, vpnLen - vpnnLen * (i + 1) - extendVpnnBits) 884 } 885 886 val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq( 887 3.U -> tag_match(0), 888 2.U -> (tag_match(0) && tag_match(1)), 889 1.U -> (tag_match(0) && tag_match(1) && tag_match(2))) 890 ) 891 892 asid_hit && vmid_hit && level_match 893 } else { 894 asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen) 895 } 896 } 897 898 def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B): Unit = { 899 require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside 900 901 tag := vpn(vpnLen - 1, vpnLen - tagLen) 902 pbmt := pte.asTypeOf(new PteBundle().cloneType).pbmt 903 ppn := pte.asTypeOf(new PteBundle().cloneType).ppn 904 perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm) 905 n.map(_ := pte.asTypeOf(new PteBundle().cloneType).n) 906 this.asid := asid 907 this.vmid.map(_ := vmid) 908 this.prefetch := prefetch 909 this.v := valid 910 this.level.map(_ := level) 911 } 912 913 def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = { 914 val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel)) 915 e.refill(vpn, asid, pte, level, prefetch, valid) 916 e 917 } 918 919 920 921 override def toPrintable: Printable = { 922 // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}" 923 p"tag:0x${Hexadecimal(tag)} pbmt: ${pbmt} ppn:0x${Hexadecimal(ppn)} " + 924 (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") + 925 (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") + 926 p"prefetch:${prefetch}" 927 } 928} 929 930class PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false, hasNapot: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel, hasNapot) { 931 override val ppn = UInt(sectorptePPNLen.W) 932} 933 934class PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false, hasNapot: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel, hasNapot) { 935 val ppn_low = UInt(sectortlbwidth.W) 936 val af = Bool() 937 val pf = Bool() 938} 939 940class PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int)(implicit p: Parameters) extends PtwBundle { 941 require(log2Up(num)==log2Down(num)) 942 // NOTE: hasPerm means that is leaf or not. 943 944 val tag = UInt(tagLen.W) 945 val asid = UInt(asidLen.W) 946 val vmid = Some(UInt(vmidLen.W)) 947 val pbmts = Vec(num, UInt(ptePbmtLen.W)) 948 val ppns = Vec(num, UInt(gvpnLen.W)) 949 // valid or not, vs = 0 will not hit 950 val vs = Vec(num, Bool()) 951 // only pf or not, onlypf = 1 means only trigger pf when nox2late 952 val onlypf = Vec(num, Bool()) 953 val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None 954 val prefetch = Bool() 955 val reservedBits = if(ReservedBits > 0) Some(UInt(ReservedBits.W)) else None 956 // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1") 957 // NOTE: vs is used for different usage: 958 // for l0, which store the leaf(leaves), vs is page fault or not. 959 // for l1, which shoule not store leaf, vs is valid or not, that will anticipate in hit check 960 // Because, l1 should not store leaf(no perm), it doesn't store perm. 961 // If l1 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful. 962 // TODO: divide vs into validVec and pfVec 963 // for l1: may valid but pf, so no need for page walk, return random pte with pf. 964 965 def tagClip(vpn: UInt) = { 966 require(vpn.getWidth == vpnLen) 967 vpn(vpnLen - 1, vpnLen - tagLen) 968 } 969 970 def sectorIdxClip(vpn: UInt, level: Int) = { 971 getVpnClip(vpn, level)(log2Up(num) - 1, 0) 972 } 973 974 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = { 975 val asid_value = Mux(s2xlate, vasid, asid) 976 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 977 val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B) 978 asid_hit && vmid_hit && tag === tagClip(vpn) && vs(sectorIdxClip(vpn, level)) 979 } 980 981 def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool, mode: UInt) = { 982 require((data.getWidth / XLEN) == num, 983 s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}") 984 985 val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm, ReservedBits)) 986 ps.tag := tagClip(vpn) 987 ps.asid := asid 988 ps.vmid.map(_ := vmid) 989 ps.prefetch := prefetch 990 for (i <- 0 until num) { 991 val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle) 992 ps.pbmts(i) := pte.pbmt 993 ps.ppns(i) := pte.ppn 994 ps.vs(i) := (pte.canRefill(levelUInt, s2xlate, pbmte, mode) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf())) || (if (hasPerm) pte.onlyPf(levelUInt, s2xlate, pbmte) else false.B) 995 ps.onlypf(i) := pte.onlyPf(levelUInt, s2xlate, pbmte) 996 ps.perms.map(_(i) := pte.perm) 997 } 998 ps.reservedBits.map(_ := true.B) 999 ps 1000 } 1001 1002 override def toPrintable: Printable = { 1003 // require(num == 4, "if num is not 4, please comment this toPrintable") 1004 // NOTE: if num is not 4, please comment this toPrintable 1005 val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle))) 1006 p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} pbmt:${printVec(pbmts)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " + 1007 (if (hasPerm) p"perms:${printVec(permsInner)}" else p"") 1008 } 1009} 1010 1011class PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int = 0)(implicit p: Parameters) extends PtwBundle { 1012 val entries = new PtwEntries(num, tagLen, level, hasPerm, ReservedBits) 1013 1014 val ecc_block = XLEN 1015 val ecc_info = get_ecc_info() 1016 val ecc = if (l2tlbParams.enablePTWECC) Some(UInt(ecc_info._1.W)) else None 1017 1018 def get_ecc_info(): (Int, Int, Int, Int) = { 1019 val eccBits_per = eccCode.width(ecc_block) - ecc_block 1020 1021 val data_length = entries.getWidth 1022 val data_align_num = data_length / ecc_block 1023 val data_not_align = (data_length % ecc_block) != 0 // ugly code 1024 val data_unalign_length = data_length - data_align_num * ecc_block 1025 val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length 1026 1027 val eccBits = eccBits_per * data_align_num + eccBits_unalign 1028 (eccBits, eccBits_per, data_align_num, data_unalign_length) 1029 } 1030 1031 def encode() = { 1032 val data = entries.asUInt 1033 val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W))) 1034 for (i <- 0 until ecc_info._3) { 1035 ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block 1036 } 1037 if (ecc_info._4 != 0) { 1038 val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4 1039 ecc.map(_ := Cat(ecc_unaligned, ecc_slices.asUInt)) 1040 } else { ecc.map(_ := ecc_slices.asUInt)} 1041 } 1042 1043 def decode(): Bool = { 1044 val data = entries.asUInt 1045 val res = Wire(Vec(ecc_info._3 + 1, Bool())) 1046 for (i <- 0 until ecc_info._3) { 1047 res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc.get((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B} 1048 } 1049 if (ecc_info._2 != 0 && ecc_info._4 != 0) { 1050 res(ecc_info._3) := eccCode.decode( 1051 Cat(ecc.get(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error 1052 } else { res(ecc_info._3) := false.B } 1053 1054 Cat(res).orR 1055 } 1056 1057 def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool, mode: UInt) = { 1058 this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch, s2xlate, pbmte, mode) 1059 this.encode() 1060 } 1061} 1062 1063class PtwReq(implicit p: Parameters) extends PtwBundle { 1064 val vpn = UInt(vpnLen.W) //vpn or gvpn 1065 val s2xlate = UInt(2.W) 1066 def hasS2xlate(): Bool = { 1067 this.s2xlate =/= noS2xlate 1068 } 1069 def isOnlyStage2: Bool = { 1070 this.s2xlate === onlyStage2 1071 } 1072 override def toPrintable: Printable = { 1073 p"vpn:0x${Hexadecimal(vpn)}" 1074 } 1075} 1076 1077class PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq { 1078 val memidx = new MemBlockidxBundle 1079 val getGpa = Bool() // this req is to get gpa when having guest page fault 1080} 1081 1082class PtwResp(implicit p: Parameters) extends PtwBundle { 1083 val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 1084 val pf = Bool() 1085 val af = Bool() 1086 1087 def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = { 1088 this.entry.level.map(_ := level) 1089 this.entry.tag := vpn 1090 this.entry.perm.map(_ := pte.getPerm()) 1091 this.entry.ppn := pte.ppn 1092 this.entry.pbmt := pte.pbmt 1093 this.entry.prefetch := DontCare 1094 this.entry.asid := asid 1095 this.entry.v := !pf 1096 this.pf := pf 1097 this.af := af 1098 } 1099 1100 override def toPrintable: Printable = { 1101 p"entry:${entry} pf:${pf} af:${af}" 1102 } 1103} 1104 1105class HptwResp(implicit p: Parameters) extends PtwBundle { 1106 val entry = new PtwEntry(tagLen = gvpnLen, hasPerm = true, hasLevel = true, hasNapot = true) 1107 val gpf = Bool() 1108 val gaf = Bool() 1109 1110 def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = { 1111 val resp_pte = Mux(gaf, 0.U.asTypeOf(pte), pte) 1112 this.entry.level.map(_ := level) 1113 this.entry.tag := vpn 1114 this.entry.perm.map(_ := resp_pte.getPerm()) 1115 this.entry.ppn := resp_pte.ppn 1116 this.entry.n.map(_ := resp_pte.n) 1117 this.entry.pbmt := resp_pte.pbmt 1118 this.entry.prefetch := DontCare 1119 this.entry.asid := DontCare 1120 this.entry.vmid.map(_ := vmid) 1121 this.entry.v := !gpf 1122 this.gpf := gpf 1123 this.gaf := gaf 1124 } 1125 1126 def genPPNS2(vpn: UInt): UInt = { 1127 MuxLookup(entry.level.get, 0.U)(Seq( 1128 3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)), 1129 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 1130 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)), 1131 0.U -> Mux(entry.n.getOrElse(0.U) === 0.U, entry.ppn(entry.ppn.getWidth - 1, 0), Cat(entry.ppn(entry.ppn.getWidth - 1, pteNapotBits), vpn(pteNapotBits - 1, 0))) 1132 )) 1133 } 1134 1135 def hit(gvpn: UInt, vmid: UInt): Bool = { 1136 val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid 1137 val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 1138 for (i <- 0 until 3) { 1139 tag_match(i) := entry.tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === gvpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 1140 } 1141 tag_match(3) := entry.tag(gvpnLen - 1, vpnnLen * 3) === gvpn(gvpnLen - 1, vpnnLen * 3) 1142 1143 val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 1144 3.U -> tag_match(3), 1145 2.U -> (tag_match(3) && tag_match(2)), 1146 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 1147 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 1148 ) 1149 1150 vmid_hit && level_match 1151 } 1152} 1153 1154class PtwSectorResp(implicit p: Parameters) extends PtwBundle { 1155 val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true, hasNapot = true) 1156 val addr_low = UInt(sectortlbwidth.W) 1157 val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 1158 val valididx = Vec(tlbcontiguous, Bool()) 1159 val pteidx = Vec(tlbcontiguous, Bool()) 1160 val pf = Bool() 1161 val af = Bool() 1162 1163 1164 def genPPN(vpn: UInt): UInt = { 1165 MuxLookup(entry.level.get, 0.U)(Seq( 1166 3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)), 1167 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)), 1168 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)), 1169 0.U -> Mux(entry.n.getOrElse(0.U) === 0.U, Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))), Cat(entry.ppn(entry.ppn.getWidth - 1, pteNapotBits - sectortlbwidth), vpn(pteNapotBits - 1, 0)))) 1170 ) 1171 } 1172 1173 def genGVPN(vpn: UInt): UInt = { 1174 val isNonLeaf = !(entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v && !pf && !af 1175 Mux(isNonLeaf, Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))), genPPN(vpn)) 1176 } 1177 1178 def isLeaf() = { 1179 (entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v 1180 } 1181 1182 def isFakePte() = { 1183 !pf && !entry.v && !af 1184 } 1185 1186 def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = { 1187 require(vpn.getWidth == vpnLen) 1188 // require(this.asid.getWidth <= asid.getWidth) 1189 val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid) 1190 val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B) 1191 if (allType) { 1192 val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 1193 val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 1194 tag_match(0) := entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 1195 for (i <- 1 until 3) { 1196 tag_match(i) := entry.tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 1197 } 1198 tag_match(3) := entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 3) 1199 1200 val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 1201 3.U -> tag_match(3), 1202 2.U -> (tag_match(3) && tag_match(2)), 1203 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 1204 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 1205 ) 1206 1207 asid_hit && vmid_hit && level_match && addr_low_hit 1208 } else { 1209 val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 1210 val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB 1211 for (i <- 0 until 3) { 1212 tag_match(i) := entry.tag(sectorvpnLen - vpnnLen * i - 1, sectorvpnLen - vpnnLen * (i + 1)) === vpn(vpnLen - vpnnLen * i - 1, vpnLen - vpnnLen * (i + 1)) 1213 } 1214 1215 val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 1216 3.U -> tag_match(0), 1217 2.U -> (tag_match(0) && tag_match(1)), 1218 1.U -> (tag_match(0) && tag_match(1) && tag_match(2))) 1219 ) 1220 1221 asid_hit && vmid_hit && level_match && addr_low_hit 1222 } 1223 } 1224} 1225 1226class PtwMergeResp(implicit p: Parameters) extends PtwBundle { 1227 val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true, hasNapot = true)) 1228 val pteidx = Vec(tlbcontiguous, Bool()) 1229 val not_super = Bool() 1230 val not_merge = Bool() 1231 1232 def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true, not_merge: Boolean = false) = { 1233 assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 1234 val resp_pte = pte 1235 val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true, hasNapot = true)) 1236 ptw_resp.ppn := resp_pte.getPPN()(ptePPNLen - 1, sectortlbwidth) 1237 ptw_resp.ppn_low := resp_pte.getPPN()(sectortlbwidth - 1, 0) 1238 ptw_resp.n.map(_ := resp_pte.n) 1239 ptw_resp.pbmt := resp_pte.pbmt 1240 ptw_resp.level.map(_ := level) 1241 ptw_resp.perm.map(_ := resp_pte.getPerm()) 1242 ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 1243 ptw_resp.pf := pf 1244 ptw_resp.af := af 1245 ptw_resp.v := resp_pte.perm.v 1246 ptw_resp.prefetch := DontCare 1247 ptw_resp.asid := asid 1248 ptw_resp.vmid.map(_ := vmid) 1249 this.pteidx := UIntToOH(addr_low).asBools 1250 this.not_super := not_super.B 1251 this.not_merge := not_merge.B 1252 1253 for (i <- 0 until tlbcontiguous) { 1254 this.entry(i) := ptw_resp 1255 } 1256 } 1257 1258 def genPPN(): UInt = { 1259 val idx = OHToUInt(pteidx) 1260 val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0)) 1261 MuxLookup(entry(idx).level.get, 0.U)(Seq( 1262 3.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), tag(vpnnLen * 3 - 1, 0)), 1263 2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)), 1264 1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)), 1265 0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low)) 1266 ) 1267 } 1268} 1269 1270class PtwRespS2(implicit p: Parameters) extends PtwBundle { 1271 val s2xlate = UInt(2.W) 1272 val s1 = new PtwSectorResp() 1273 val s2 = new HptwResp() 1274 1275 def hasS2xlate: Bool = { 1276 this.s2xlate =/= noS2xlate 1277 } 1278 1279 def isOnlyStage2: Bool = { 1280 this.s2xlate === onlyStage2 1281 } 1282 1283 def getVpn(vpn: UInt): UInt = { 1284 val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U) 1285 val s1tag = Cat(s1.entry.tag, OHToUInt(s1.pteidx)) 1286 val s1_vpn = MuxLookup(level, s1tag)(Seq( 1287 3.U -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)), 1288 2.U -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)), 1289 1.U -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0))) 1290 ) 1291 val s2_vpn = s2.entry.tag 1292 Mux(s2xlate === onlyStage2, s2_vpn, Mux(s2xlate === allStage, s1_vpn, s1tag)) 1293 } 1294 1295 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = { 1296 val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate, vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate) 1297 val onlyS2_hit = s2.hit(vpn, vmid) 1298 // allstage and onlys1 hit 1299 val s1vpn = Cat(s1.entry.tag, s1.addr_low) 1300 val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U) 1301 1302 val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 1303 for (i <- 0 until 3) { 1304 tag_match(i) := vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) === s1vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 1305 } 1306 tag_match(3) := vpn(vpnLen - 1, vpnnLen * 3) === s1vpn(vpnLen - 1, vpnnLen * 3) 1307 val level_match = MuxLookup(level, false.B)(Seq( 1308 3.U -> tag_match(3), 1309 2.U -> (tag_match(3) && tag_match(2)), 1310 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 1311 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 1312 ) 1313 1314 val vpn_hit = level_match 1315 val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B) 1316 val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid) 1317 val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit 1318 Mux(this.s2xlate === noS2xlate, noS2_hit, 1319 Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit)) 1320 } 1321} 1322 1323class PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 { 1324 val memidx = new MemBlockidxBundle() 1325 val getGpa = Bool() // this req is to get gpa when having guest page fault 1326} 1327 1328class L2TLBIO(implicit p: Parameters) extends PtwBundle { 1329 val hartId = Input(UInt(hartIdLen.W)) 1330 val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO)) 1331 val sfence = Input(new SfenceBundle) 1332 val csr = new Bundle { 1333 val tlb = Input(new TlbCsrBundle) 1334 val distribute_csr = Flipped(new DistributedCSRIO) 1335 } 1336} 1337 1338class L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle { 1339 val addr = UInt(PAddrBits.W) 1340 val id = UInt(bMemID.W) 1341 val hptw_bypassed = Bool() 1342} 1343 1344class L2TlbInnerBundle(implicit p: Parameters) extends PtwReq { 1345 val source = UInt(bSourceWidth.W) 1346} 1347 1348class L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle { 1349 val req_info = new L2TlbInnerBundle 1350 val isHptwReq = Bool() 1351 val isLLptw = Bool() 1352 val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W) 1353} 1354 1355object ValidHoldBypass{ 1356 def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = { 1357 val valid = RegInit(false.B) 1358 when (infire) { valid := true.B } 1359 when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold 1360 when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok? 1361 valid || infire 1362 } 1363} 1364 1365class L1TlbDB(implicit p: Parameters) extends TlbBundle { 1366 val vpn = UInt(vpnLen.W) 1367} 1368 1369class PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 1370 val vpn = UInt(vpnLen.W) 1371 val source = UInt(bSourceWidth.W) 1372 val bypassed = Bool() 1373 val is_first = Bool() 1374 val prefetched = Bool() 1375 val prefetch = Bool() 1376 val l2Hit = Bool() 1377 val l1Hit = Bool() 1378 val hit = Bool() 1379} 1380 1381class PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 1382 val vpn = UInt(vpnLen.W) 1383 val source = UInt(bSourceWidth.W) 1384} 1385 1386class L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle { 1387 val vpn = UInt(vpnLen.W) 1388} 1389 1390class L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle { 1391 val vpn = UInt(vpnLen.W) 1392} 1393