1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.tilelink.ClientStates._ 23import freechips.rocketchip.tilelink.MemoryOpCategories._ 24import freechips.rocketchip.tilelink.TLPermissions._ 25import freechips.rocketchip.tilelink.{ClientMetadata, ClientStates, TLPermissions} 26import utils._ 27import utility._ 28import xiangshan.{L1CacheErrorInfo, XSCoreParamsKey} 29import xiangshan.mem.prefetch._ 30import xiangshan.mem.HasL1PrefetchSourceParameter 31 32class MainPipeReq(implicit p: Parameters) extends DCacheBundle { 33 val miss = Bool() // only amo miss will refill in main pipe 34 val miss_id = UInt(log2Up(cfg.nMissEntries).W) 35 val miss_param = UInt(TLPermissions.bdWidth.W) 36 val miss_dirty = Bool() 37 38 val probe = Bool() 39 val probe_param = UInt(TLPermissions.bdWidth.W) 40 val probe_need_data = Bool() 41 42 // request info 43 // reqs from Store, AMO use this 44 // probe does not use this 45 val source = UInt(sourceTypeWidth.W) 46 val cmd = UInt(M_SZ.W) 47 // if dcache size > 32KB, vaddr is also needed for store 48 // vaddr is used to get extra index bits 49 val vaddr = UInt(VAddrBits.W) 50 // must be aligned to block 51 val addr = UInt(PAddrBits.W) 52 53 // store 54 val store_data = UInt((cfg.blockBytes * 8).W) 55 val store_mask = UInt(cfg.blockBytes.W) 56 57 // which word does amo work on? 58 val word_idx = UInt(log2Up(cfg.blockBytes * 8 / DataBits).W) 59 val amo_data = UInt(QuadWordBits.W) 60 val amo_mask = UInt(QuadWordBytes.W) 61 val amo_cmp = UInt(QuadWordBits.W) // data to be compared in AMOCAS 62 63 // error 64 val error = Bool() 65 66 // replace 67 val replace = Bool() 68 val replace_way_en = UInt(DCacheWays.W) 69 70 // prefetch 71 val pf_source = UInt(L1PfSourceBits.W) 72 val access = Bool() 73 74 val id = UInt(reqIdWidth.W) 75 76 def isLoad: Bool = source === LOAD_SOURCE.U 77 def isStore: Bool = source === STORE_SOURCE.U 78 def isAMO: Bool = source === AMO_SOURCE.U 79 80 def quad_word_idx = word_idx >> 1 81 82 def convertStoreReq(store: DCacheLineReq): MainPipeReq = { 83 val req = Wire(new MainPipeReq) 84 req := DontCare 85 req.miss := false.B 86 req.miss_dirty := false.B 87 req.probe := false.B 88 req.probe_need_data := false.B 89 req.source := STORE_SOURCE.U 90 req.cmd := store.cmd 91 req.addr := store.addr 92 req.vaddr := store.vaddr 93 req.store_data := store.data 94 req.store_mask := store.mask 95 req.replace := false.B 96 req.error := false.B 97 req.id := store.id 98 req 99 } 100} 101 102class MainPipeStatus(implicit p: Parameters) extends DCacheBundle { 103 val set = UInt(idxBits.W) 104 val way_en = UInt(nWays.W) 105} 106 107class MainPipeInfoToMQ(implicit p:Parameters) extends DCacheBundle { 108 val s2_valid = Bool() 109 val s2_miss_id = UInt(log2Up(cfg.nMissEntries).W) // For refill data selection 110 val s2_replay_to_mq = Bool() 111 val s3_valid = Bool() 112 val s3_miss_id = UInt(log2Up(cfg.nMissEntries).W) // For mshr release 113 val s3_refill_resp = Bool() 114} 115 116class MainPipe(implicit p: Parameters) extends DCacheModule with HasPerfEvents with HasL1PrefetchSourceParameter { 117 val io = IO(new Bundle() { 118 // probe queue 119 val probe_req = Flipped(DecoupledIO(new MainPipeReq)) 120 // store miss go to miss queue 121 val miss_req = DecoupledIO(new MissReq) 122 val miss_resp = Input(new MissResp) // miss resp is used to support plru update 123 val refill_req = Flipped(DecoupledIO(new MainPipeReq)) 124 // send miss request to wbq 125 val wbq_conflict_check = Valid(UInt()) 126 val wbq_block_miss_req = Input(Bool()) 127 // store buffer 128 val store_req = Flipped(DecoupledIO(new DCacheLineReq)) 129 val store_replay_resp = ValidIO(new DCacheLineResp) 130 val store_hit_resp = ValidIO(new DCacheLineResp) 131 // atmoics 132 val atomic_req = Flipped(DecoupledIO(new MainPipeReq)) 133 val atomic_resp = ValidIO(new MainPipeResp) 134 // find matched refill data in missentry 135 val mainpipe_info = Output(new MainPipeInfoToMQ) 136 // missqueue refill data 137 val refill_info = Flipped(ValidIO(new MissQueueRefillInfo)) 138 // write-back queue 139 val wb = DecoupledIO(new WritebackReq) 140 val wb_ready_dup = Vec(nDupWbReady, Input(Bool())) 141 142 // data sram 143 val data_read = Vec(LoadPipelineWidth, Input(Bool())) 144 val data_read_intend = Output(Bool()) 145 val data_readline = DecoupledIO(new L1BankedDataReadLineReq) 146 val data_resp = Input(Vec(DCacheBanks, new L1BankedDataReadResult())) 147 val readline_error_delayed = Input(Bool()) 148 val data_write = DecoupledIO(new L1BankedDataWriteReq) 149 val data_write_dup = Vec(DCacheBanks, Valid(new L1BankedDataWriteReqCtrl)) 150 val data_write_ready_dup = Vec(nDupDataWriteReady, Input(Bool())) 151 152 // meta array 153 val meta_read = DecoupledIO(new MetaReadReq) 154 val meta_resp = Input(Vec(nWays, new Meta)) 155 val meta_write = DecoupledIO(new CohMetaWriteReq) 156 val extra_meta_resp = Input(Vec(nWays, new DCacheExtraMeta)) 157 val error_flag_write = DecoupledIO(new FlagMetaWriteReq) 158 val prefetch_flag_write = DecoupledIO(new SourceMetaWriteReq) 159 val access_flag_write = DecoupledIO(new FlagMetaWriteReq) 160 161 // tag sram 162 val tag_read = DecoupledIO(new TagReadReq) 163 val tag_resp = Input(Vec(nWays, UInt(encTagBits.W))) 164 val tag_write = DecoupledIO(new TagWriteReq) 165 val tag_write_ready_dup = Vec(nDupTagWriteReady, Input(Bool())) 166 val tag_write_intend = Output(new Bool()) 167 168 // update state vec in replacement algo 169 val replace_access = ValidIO(new ReplacementAccessBundle) 170 // find the way to be replaced 171 val replace_way = new ReplacementWayReqIO 172 173 // writeback addr to be replaced 174 val replace_addr = ValidIO(UInt(PAddrBits.W)) 175 val replace_block = Input(Bool()) 176 177 // sms prefetch 178 val sms_agt_evict_req = DecoupledIO(new AGTEvictReq) 179 180 val status = new Bundle() { 181 val s0_set = ValidIO(UInt(idxBits.W)) 182 val s1, s2, s3 = ValidIO(new MainPipeStatus) 183 } 184 val status_dup = Vec(nDupStatus, new Bundle() { 185 val s1, s2, s3 = ValidIO(new MainPipeStatus) 186 }) 187 188 // lrsc locked block should block probe 189 val lrsc_locked_block = Output(Valid(UInt(PAddrBits.W))) 190 val invalid_resv_set = Input(Bool()) 191 val update_resv_set = Output(Bool()) 192 val block_lr = Output(Bool()) 193 194 // ecc error 195 val error = Output(ValidIO(new L1CacheErrorInfo)) 196 val pseudo_error = Flipped(DecoupledIO(Vec(DCacheBanks, new CtrlUnitSignalingBundle))) 197 val pseudo_tag_error_inj_done = Output(Bool()) 198 val pseudo_data_error_inj_done = Output(Bool()) 199 // force write 200 val force_write = Input(Bool()) 201 202 val bloom_filter_query = new Bundle { 203 val set = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 204 val clr = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 205 } 206 }) 207 208 // meta array is made of regs, so meta write or read should always be ready 209 assert(RegNext(io.meta_read.ready)) 210 assert(RegNext(io.meta_write.ready)) 211 212 val s1_s0_set_conflict, s2_s0_set_conlict, s3_s0_set_conflict = Wire(Bool()) 213 val set_conflict = s1_s0_set_conflict || s2_s0_set_conlict || s3_s0_set_conflict 214 // check sbuffer store req set_conflict in parallel with req arbiter 215 // it will speed up the generation of store_req.ready, which is in crit. path 216 val s1_s0_set_conflict_store, s2_s0_set_conlict_store, s3_s0_set_conflict_store = Wire(Bool()) 217 val store_set_conflict = s1_s0_set_conflict_store || s2_s0_set_conlict_store || s3_s0_set_conflict_store 218 val s1_ready, s2_ready, s3_ready = Wire(Bool()) 219 220 // convert store req to main pipe req, and select a req from store and probe 221 val storeWaitCycles = RegInit(0.U(4.W)) 222 val StoreWaitThreshold = Wire(UInt(4.W)) 223 StoreWaitThreshold := Constantin.createRecord(s"StoreWaitThreshold_${p(XSCoreParamsKey).HartId}", initValue = 0) 224 val storeWaitTooLong = storeWaitCycles >= StoreWaitThreshold 225 val loadsAreComing = io.data_read.asUInt.orR 226 val storeCanAccept = storeWaitTooLong || !loadsAreComing || io.force_write 227 228 val store_req = Wire(DecoupledIO(new MainPipeReq)) 229 store_req.bits := (new MainPipeReq).convertStoreReq(io.store_req.bits) 230 store_req.valid := io.store_req.valid && storeCanAccept 231 io.store_req.ready := store_req.ready && storeCanAccept 232 233 234 when (store_req.fire) { // if wait too long and write success, reset counter. 235 storeWaitCycles := 0.U 236 } .elsewhen (storeWaitCycles < StoreWaitThreshold && io.store_req.valid && !store_req.ready) { // if block store, increase counter. 237 storeWaitCycles := storeWaitCycles + 1.U 238 } 239 240 // s0: read meta and tag 241 val req = Wire(DecoupledIO(new MainPipeReq)) 242 arbiter( 243 in = Seq( 244 io.probe_req, 245 io.refill_req, 246 store_req, // Note: store_req.ready is now manually assigned for better timing 247 io.atomic_req, 248 ), 249 out = req, 250 name = Some("main_pipe_req") 251 ) 252 253 val store_idx = get_idx(io.store_req.bits.vaddr) 254 // manually assign store_req.ready for better timing 255 // now store_req set conflict check is done in parallel with req arbiter 256 store_req.ready := io.meta_read.ready && io.tag_read.ready && s1_ready && !store_set_conflict && 257 !io.probe_req.valid && !io.refill_req.valid && !io.atomic_req.valid 258 val s0_req = req.bits 259 val s0_idx = get_idx(s0_req.vaddr) 260 val s0_need_tag = io.tag_read.valid 261 val s0_can_go = io.meta_read.ready && io.tag_read.ready && s1_ready && !set_conflict 262 val s0_fire = req.valid && s0_can_go 263 264 val bank_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).orR)).asUInt 265 val bank_full_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).andR)).asUInt 266 val banks_full_overwrite = bank_full_write.andR 267 268 val banked_store_rmask = bank_write & ~bank_full_write 269 val banked_full_rmask = ~0.U(DCacheBanks.W) 270 val banked_none_rmask = 0.U(DCacheBanks.W) 271 272 val store_need_data = !s0_req.probe && s0_req.isStore && banked_store_rmask.orR 273 val probe_need_data = s0_req.probe 274 val amo_need_data = !s0_req.probe && s0_req.isAMO 275 val miss_need_data = s0_req.miss 276 val replace_need_data = s0_req.replace 277 278 val banked_need_data = store_need_data || probe_need_data || amo_need_data || miss_need_data || replace_need_data 279 280 val s0_banked_rmask = Mux(store_need_data, banked_store_rmask, 281 Mux(probe_need_data || amo_need_data || miss_need_data || replace_need_data, 282 banked_full_rmask, 283 banked_none_rmask 284 )) 285 286 // generate wmask here and use it in stage 2 287 val banked_store_wmask = bank_write 288 val banked_full_wmask = ~0.U(DCacheBanks.W) 289 val banked_none_wmask = 0.U(DCacheBanks.W) 290 291 // s1: read data 292 val s1_valid = RegInit(false.B) 293 val s1_need_data = RegEnable(banked_need_data, s0_fire) 294 val s1_req = RegEnable(s0_req, s0_fire) 295 val s1_banked_rmask = RegEnable(s0_banked_rmask, s0_fire) 296 val s1_banked_store_wmask = RegEnable(banked_store_wmask, s0_fire) 297 val s1_need_tag = RegEnable(s0_need_tag, s0_fire) 298 val s1_can_go = s2_ready && (io.data_readline.ready || !s1_need_data) 299 val s1_fire = s1_valid && s1_can_go 300 val s1_idx = get_idx(s1_req.vaddr) 301 302 // duplicate regs to reduce fanout 303 val s1_valid_dup = RegInit(VecInit(Seq.fill(6)(false.B))) 304 val s1_req_vaddr_dup_for_data_read = RegEnable(s0_req.vaddr, s0_fire) 305 val s1_idx_dup_for_replace_way = RegEnable(get_idx(s0_req.vaddr), s0_fire) 306 val s1_dmWay_dup_for_replace_way = RegEnable(get_direct_map_way(s0_req.vaddr), s0_fire) 307 308 val s1_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 309 310 when (s0_fire) { 311 s1_valid := true.B 312 s1_valid_dup.foreach(_ := true.B) 313 s1_valid_dup_for_status.foreach(_ := true.B) 314 }.elsewhen (s1_fire) { 315 s1_valid := false.B 316 s1_valid_dup.foreach(_ := false.B) 317 s1_valid_dup_for_status.foreach(_ := false.B) 318 } 319 s1_ready := !s1_valid_dup(0) || s1_can_go 320 s1_s0_set_conflict := s1_valid_dup(1) && s0_idx === s1_idx 321 s1_s0_set_conflict_store := s1_valid_dup(2) && store_idx === s1_idx 322 323 def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f)) 324 val meta_resp = Wire(Vec(nWays, (new Meta).asUInt)) 325 meta_resp := Mux(GatedValidRegNext(s0_fire), VecInit(io.meta_resp.map(_.asUInt)), RegEnable(meta_resp, s1_valid)) 326 // pseudo ecc enc tag 327 val pseudo_tag_toggle_mask = Mux( 328 io.pseudo_error.valid && io.pseudo_error.bits(0).valid, 329 io.pseudo_error.bits(0).mask(tagBits - 1, 0), 330 0.U(tagBits.W) 331 ) 332 val pseudo_encTag_resp = io.tag_resp.map { 333 case real_enc => 334 if (cacheCtrlParamsOpt.nonEmpty && EnableTagEcc) { 335 val ecc = real_enc(encTagBits - 1, tagBits) 336 val toggleTag = real_enc(tagBits - 1, 0) ^ pseudo_tag_toggle_mask 337 Cat(ecc, toggleTag) 338 } else { 339 real_enc 340 } 341 } 342 val encTag_resp = Wire(io.tag_resp.cloneType) 343 encTag_resp := Mux(GatedValidRegNext(s0_fire), VecInit(pseudo_encTag_resp), RegEnable(encTag_resp, s1_valid)) 344 val tag_resp = encTag_resp.map(encTag => encTag(tagBits - 1, 0)) 345 val s1_meta_valids = wayMap((w: Int) => Meta(meta_resp(w)).coh.isValid()).asUInt 346 val s1_tag_errors = wayMap((w: Int) => s1_meta_valids(w) && dcacheParameters.tagCode.decode(encTag_resp(w)).error).asUInt 347 val s1_tag_eq_way = wayMap((w: Int) => tag_resp(w) === get_tag(s1_req.addr) && !s1_tag_errors(w)).asUInt 348 val s1_tag_match_way = wayMap((w: Int) => s1_tag_eq_way(w) && s1_meta_valids(w)).asUInt 349 val s1_tag_match = ParallelORR(s1_tag_match_way) 350 351 val s1_hit_tag = get_tag(s1_req.addr) 352 val s1_hit_coh = ClientMetadata(ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => meta_resp(w)))) 353 val s1_flag_error = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).error)) 354 val s1_extra_meta = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => io.extra_meta_resp(w))) 355 io.pseudo_tag_error_inj_done := s1_fire && s1_meta_valids.orR 356 357 XSPerfAccumulate("probe_unused_prefetch", s1_req.probe && isFromL1Prefetch(s1_extra_meta.prefetch) && !s1_extra_meta.access) // may not be accurate 358 XSPerfAccumulate("replace_unused_prefetch", s1_req.replace && isFromL1Prefetch(s1_extra_meta.prefetch) && !s1_extra_meta.access) // may not be accurate 359 360 // replacement policy 361 val s1_invalid_vec = wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()) 362 val s1_have_invalid_way = s1_invalid_vec.asUInt.orR 363 val s1_invalid_way_en = ParallelPriorityMux(s1_invalid_vec.zipWithIndex.map(x => x._1 -> UIntToOH(x._2.U(nWays.W)))) 364 val s1_repl_way_en = WireInit(0.U(nWays.W)) 365 s1_repl_way_en := Mux( 366 GatedValidRegNext(s0_fire), 367 UIntToOH(io.replace_way.way), 368 RegEnable(s1_repl_way_en, s1_valid) 369 ) 370 val s1_repl_tag = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => tag_resp(w))) 371 val s1_repl_coh = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => meta_resp(w))).asTypeOf(new ClientMetadata) 372 val s1_repl_pf = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).prefetch)) 373 374 val s1_repl_way_raw = WireInit(0.U(log2Up(nWays).W)) 375 s1_repl_way_raw := Mux(GatedValidRegNext(s0_fire), io.replace_way.way, RegEnable(s1_repl_way_raw, s1_valid)) 376 377 val s1_need_replacement = s1_req.miss && !s1_tag_match 378 val s1_need_eviction = s1_req.miss && !s1_tag_match && s1_repl_coh.state =/= ClientStates.Nothing 379 380 val s1_way_en = Mux(s1_need_replacement, s1_repl_way_en, s1_tag_match_way) 381 assert(!RegNext(s1_fire && PopCount(s1_way_en) > 1.U)) 382 383 val s1_tag = s1_hit_tag 384 385 val s1_coh = s1_hit_coh 386 387 XSPerfAccumulate("store_has_invalid_way_but_select_valid_way", io.replace_way.set.valid && wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()).asUInt.orR && s1_need_replacement && s1_repl_coh.isValid()) 388 XSPerfAccumulate("store_using_replacement", io.replace_way.set.valid && s1_need_replacement) 389 390 val s1_has_permission = s1_hit_coh.onAccess(s1_req.cmd)._1 391 val s1_hit = s1_tag_match && s1_has_permission 392 val s1_pregen_can_go_to_mq = !s1_req.replace && !s1_req.probe && !s1_req.miss && (s1_req.isStore || s1_req.isAMO) && !s1_hit 393 394 // s2: select data, return resp if this is a store miss 395 val s2_valid = RegInit(false.B) 396 val s2_req = RegEnable(s1_req, s1_fire) 397 val s2_tag_errors = RegEnable(s1_tag_errors, s1_fire) 398 val s2_tag_match = RegEnable(s1_tag_match, s1_fire) 399 val s2_tag_match_way = RegEnable(s1_tag_match_way, s1_fire) 400 val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire) 401 val (s2_has_permission, _, s2_new_hit_coh) = s2_hit_coh.onAccess(s2_req.cmd) 402 403 val s2_repl_tag = RegEnable(s1_repl_tag, s1_fire) 404 val s2_repl_coh = RegEnable(s1_repl_coh, s1_fire) 405 val s2_repl_pf = RegEnable(s1_repl_pf, s1_fire) 406 val s2_need_replacement = RegEnable(s1_need_replacement, s1_fire) 407 val s2_need_eviction = RegEnable(s1_need_eviction, s1_fire) 408 val s2_need_data = RegEnable(s1_need_data, s1_fire) 409 val s2_need_tag = RegEnable(s1_need_tag, s1_fire) 410 val s2_idx = get_idx(s2_req.vaddr) 411 412 // duplicate regs to reduce fanout 413 val s2_valid_dup = RegInit(VecInit(Seq.fill(8)(false.B))) 414 val s2_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 415 val s2_req_vaddr_dup_for_miss_req = RegEnable(s1_req.vaddr, s1_fire) 416 val s2_idx_dup_for_status = RegEnable(get_idx(s1_req.vaddr), s1_fire) 417 val s2_idx_dup_for_replace_access = RegEnable(get_idx(s1_req.vaddr), s1_fire) 418 419 val s2_req_replace_dup_1, 420 s2_req_replace_dup_2 = RegEnable(s1_req.replace, s1_fire) 421 422 val s2_can_go_to_mq_dup = (0 until 3).map(_ => RegEnable(s1_pregen_can_go_to_mq, s1_fire)) 423 424 val s2_way_en = RegEnable(s1_way_en, s1_fire) 425 val s2_tag = Mux(s2_need_replacement, s2_repl_tag, RegEnable(s1_tag, s1_fire)) 426 val s2_coh = Mux(s2_need_replacement, s2_repl_coh, RegEnable(s1_coh, s1_fire)) 427 val s2_banked_store_wmask = RegEnable(s1_banked_store_wmask, s1_fire) 428 val s2_flag_error = RegEnable(s1_flag_error, s1_fire) 429 val s2_tag_error = WireInit(false.B) 430 val s2_l2_error = Mux(io.refill_info.valid, io.refill_info.bits.error, s2_req.error) 431 val s2_error = s2_flag_error || s2_tag_error || s2_l2_error // data_error not included 432 433 val s2_may_report_data_error = s2_need_data && s2_coh.state =/= ClientStates.Nothing 434 435 val s2_hit = s2_tag_match && s2_has_permission 436 val s2_amo_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isAMO 437 val s2_store_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isStore 438 439 if(EnableTagEcc) { 440 s2_tag_error := s2_tag_errors.orR && s2_need_tag 441 } 442 443 s2_s0_set_conlict := s2_valid_dup(0) && s0_idx === s2_idx 444 s2_s0_set_conlict_store := s2_valid_dup(1) && store_idx === s2_idx 445 446 // For a store req, it either hits and goes to s3, or miss and enter miss queue immediately 447 val s2_req_miss_without_data = Mux(s2_valid, s2_req.miss && !io.refill_info.valid, false.B) 448 val s2_can_go_to_mq_replay = (s2_req_miss_without_data && RegEnable(s2_req_miss_without_data && !io.mainpipe_info.s2_replay_to_mq, false.B, s2_valid)) || io.replace_block // miss_req in s2 but refill data is invalid, can block 1 cycle 449 val s2_can_go_to_s3 = (s2_req_replace_dup_1 || s2_req.probe || (s2_req.miss && io.refill_info.valid && !io.replace_block) || (s2_req.isStore || s2_req.isAMO) && s2_hit) && s3_ready 450 val s2_can_go_to_mq = RegEnable(s1_pregen_can_go_to_mq, s1_fire) 451 assert(RegNext(!(s2_valid && s2_can_go_to_s3 && s2_can_go_to_mq && s2_can_go_to_mq_replay))) 452 val s2_can_go = s2_can_go_to_s3 || s2_can_go_to_mq || s2_can_go_to_mq_replay 453 val s2_fire = s2_valid && s2_can_go 454 val s2_fire_to_s3 = s2_valid_dup(2) && s2_can_go_to_s3 455 when (s1_fire) { 456 s2_valid := true.B 457 s2_valid_dup.foreach(_ := true.B) 458 s2_valid_dup_for_status.foreach(_ := true.B) 459 }.elsewhen (s2_fire) { 460 s2_valid := false.B 461 s2_valid_dup.foreach(_ := false.B) 462 s2_valid_dup_for_status.foreach(_ := false.B) 463 } 464 s2_ready := !s2_valid_dup(3) || s2_can_go 465 val replay = !io.miss_req.ready || io.wbq_block_miss_req 466 467 val data_resp = Wire(io.data_resp.cloneType) 468 data_resp := Mux(GatedValidRegNext(s1_fire), io.data_resp, RegEnable(data_resp, s2_valid)) 469 val s2_store_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 470 471 def mergePutData(old_data: UInt, new_data: UInt, wmask: UInt): UInt = { 472 val full_wmask = FillInterleaved(8, wmask) 473 ((~full_wmask & old_data) | (full_wmask & new_data)) 474 } 475 476 val s2_data = WireInit(VecInit((0 until DCacheBanks).map(i => { 477 data_resp(i).raw_data 478 }))) 479 480 for (i <- 0 until DCacheBanks) { 481 val old_data = s2_data(i) 482 val new_data = get_data_of_bank(i, Mux(s2_req.miss, io.refill_info.bits.store_data, s2_req.store_data)) 483 // for amo hit, we should use read out SRAM data 484 // do not merge with store data 485 val wmask = Mux(s2_amo_hit, 0.U(wordBytes.W), get_mask_of_bank(i, Mux(s2_req.miss, io.refill_info.bits.store_mask, s2_req.store_mask))) 486 s2_store_data_merged(i) := mergePutData(old_data, new_data, wmask) 487 } 488 489 val s2_data_word = s2_store_data_merged(s2_req.word_idx) 490 val s2_data_quad_word = VecInit((0 until DCacheBanks).map(i => { 491 if (i == (DCacheBanks - 1)) s2_store_data_merged(i) 492 else Cat(s2_store_data_merged(i + 1), s2_store_data_merged(i)) 493 }))(s2_req.word_idx) 494 495 io.pseudo_data_error_inj_done := s2_fire_to_s3 && (s2_tag_error || s2_hit) && s2_may_report_data_error 496 io.pseudo_error.ready := false.B 497 XSError(s2_valid && s2_can_go_to_s3 && s2_req.miss && !io.refill_info.valid, "MainPipe req can go to s3 but no refill data") 498 499 // s3: write data, meta and tag 500 val s3_valid = RegInit(false.B) 501 val s3_req = RegEnable(s2_req, s2_fire_to_s3) 502 val s3_miss_param = RegEnable(io.refill_info.bits.miss_param, s2_fire_to_s3) 503 val s3_miss_dirty = RegEnable(io.refill_info.bits.miss_dirty, s2_fire_to_s3) 504 val s3_tag = RegEnable(s2_tag, s2_fire_to_s3) 505 val s3_tag_error = RegEnable(s2_tag_error, s2_fire_to_s3) 506 val s3_tag_match = RegEnable(s2_tag_match, s2_fire_to_s3) 507 val s3_coh = RegEnable(s2_coh, s2_fire_to_s3) 508 val s3_hit = RegEnable(s2_hit, s2_fire_to_s3) 509 val s3_amo_hit = RegEnable(s2_amo_hit, s2_fire_to_s3) 510 val s3_store_hit = RegEnable(s2_store_hit, s2_fire_to_s3) 511 val s3_hit_coh = RegEnable(s2_hit_coh, s2_fire_to_s3) 512 val s3_new_hit_coh = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 513 val s3_way_en = RegEnable(s2_way_en, s2_fire_to_s3) 514 val s3_banked_store_wmask = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 515 val s3_store_data_merged = RegEnable(s2_store_data_merged, s2_fire_to_s3) 516 val s3_data_word = RegEnable(s2_data_word, s2_fire_to_s3) 517 val s3_data_quad_word = RegEnable(s2_data_quad_word, s2_fire_to_s3) 518 val s3_data = RegEnable(s2_data, s2_fire_to_s3) 519 val s3_l2_error = RegEnable(s2_l2_error, s2_fire_to_s3) 520 // data_error will be reported by data array 1 cycle after data read resp 521 val s3_data_error = Wire(Bool()) 522 s3_data_error := Mux(GatedValidRegNextN(s1_fire,2), // ecc check result is generated 2 cycle after read req 523 io.readline_error_delayed && RegNext(s2_may_report_data_error), 524 RegNext(s3_data_error) // do not update s3_data_error if !s1_fire 525 ) 526 // error signal for amo inst 527 // s3_error = s3_flag_error || s3_tag_error || s3_l2_error || s3_data_error 528 val s3_error = RegEnable(s2_error, 0.U.asTypeOf(s2_error), s2_fire_to_s3) || s3_data_error 529 val (_, _, probe_new_coh) = s3_coh.onProbe(s3_req.probe_param) 530 val s3_need_replacement = RegEnable(s2_need_replacement, s2_fire_to_s3) 531 532 // duplicate regs to reduce fanout 533 val s3_valid_dup = RegInit(VecInit(Seq.fill(14)(false.B))) 534 val s3_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 535 val s3_way_en_dup = (0 until 4).map(_ => RegEnable(s2_way_en, s2_fire_to_s3)) 536 val s3_coh_dup = (0 until 6).map(_ => RegEnable(s2_coh, s2_fire_to_s3)) 537 val s3_tag_match_dup = RegEnable(s2_tag_match, s2_fire_to_s3) 538 539 val s3_req_vaddr_dup_for_wb, 540 s3_req_vaddr_dup_for_data_write = RegEnable(s2_req.vaddr, s2_fire_to_s3) 541 542 val s3_idx_dup = (0 until 6).map(_ => RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3)) 543 val s3_idx_dup_for_replace_access = RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 544 545 val s3_req_replace_dup = (0 until 8).map(_ => RegEnable(s2_req.replace, s2_fire_to_s3)) 546 val s3_req_cmd_dup = (0 until 6).map(_ => RegEnable(s2_req.cmd, s2_fire_to_s3)) 547 val s3_req_source_dup_1, s3_req_source_dup_2 = RegEnable(s2_req.source, s2_fire_to_s3) 548 val s3_req_addr_dup = (0 until 5).map(_ => RegEnable(s2_req.addr, s2_fire_to_s3)) 549 val s3_req_probe_dup = (0 until 10).map(_ => RegEnable(s2_req.probe, s2_fire_to_s3)) 550 val s3_req_miss_dup = (0 until 10).map(_ => RegEnable(s2_req.miss, s2_fire_to_s3)) 551 val s3_req_word_idx_dup = (0 until DCacheBanks).map(_ => RegEnable(s2_req.word_idx, s2_fire_to_s3)) 552 553 val s3_need_replacement_dup = RegEnable(s2_need_replacement, s2_fire_to_s3) 554 555 val s3_s_amoalu_dup = RegInit(VecInit(Seq.fill(3)(false.B))) 556 557 val s3_hit_coh_dup = RegEnable(s2_hit_coh, s2_fire_to_s3) 558 val s3_new_hit_coh_dup = (0 until 2).map(_ => RegEnable(s2_new_hit_coh, s2_fire_to_s3)) 559 val s3_amo_hit_dup = RegEnable(s2_amo_hit, s2_fire_to_s3) 560 val s3_store_hit_dup = (0 until 2).map(_ => RegEnable(s2_store_hit, s2_fire_to_s3)) 561 562 val lrsc_count_dup = RegInit(VecInit(Seq.fill(3)(0.U(log2Ceil(LRSCCycles).W)))) 563 val lrsc_valid_dup = lrsc_count_dup.map { case cnt => cnt > LRSCBackOff.U } 564 val lrsc_addr_dup = Reg(UInt()) 565 566 val s3_req_probe_param_dup = RegEnable(s2_req.probe_param, s2_fire_to_s3) 567 val (_, probe_shrink_param, _) = s3_coh.onProbe(s3_req_probe_param_dup) 568 569 570 val miss_update_meta = s3_req.miss 571 val probe_update_meta = s3_req_probe_dup(0) && s3_tag_match_dup && s3_coh_dup(0) =/= probe_new_coh 572 val store_update_meta = s3_req.isStore && !s3_req_probe_dup(1) && s3_hit_coh =/= s3_new_hit_coh_dup(0) 573 val amo_update_meta = s3_req.isAMO && !s3_req_probe_dup(2) && s3_hit_coh_dup =/= s3_new_hit_coh_dup(1) 574 val amo_wait_amoalu = s3_req.isAMO && s3_req_cmd_dup(0) =/= M_XLR && s3_req_cmd_dup(1) =/= M_XSC && 575 !isAMOCAS(s3_req_cmd_dup(0)) 576 val update_meta = (miss_update_meta || probe_update_meta || store_update_meta || amo_update_meta) && !s3_req_replace_dup(0) 577 578 def missCohGen(cmd: UInt, param: UInt, dirty: Bool) = { 579 val c = categorize(cmd) 580 MuxLookup(Cat(c, param, dirty), Nothing)(Seq( 581 //(effect param) -> (next) 582 Cat(rd, toB, false.B) -> Branch, 583 Cat(rd, toB, true.B) -> Branch, 584 Cat(rd, toT, false.B) -> Trunk, 585 Cat(rd, toT, true.B) -> Dirty, 586 Cat(wi, toT, false.B) -> Trunk, 587 Cat(wi, toT, true.B) -> Dirty, 588 Cat(wr, toT, false.B) -> Dirty, 589 Cat(wr, toT, true.B) -> Dirty)) 590 } 591 592 val miss_new_coh = ClientMetadata(missCohGen(s3_req_cmd_dup(2), s3_miss_param, s3_miss_dirty)) 593 594 // LR, SC and AMO 595 val debug_sc_fail_addr = RegInit(0.U) 596 val debug_sc_fail_cnt = RegInit(0.U(8.W)) 597 val debug_sc_addr_match_fail_cnt = RegInit(0.U(8.W)) 598 599 val lrsc_count = RegInit(0.U(log2Ceil(LRSCCycles).W)) 600 // val lrsc_valid = lrsc_count > LRSCBackOff.U 601 val lrsc_addr = Reg(UInt()) 602 val s3_lr = !s3_req_probe_dup(3) && s3_req.isAMO && s3_req_cmd_dup(3) === M_XLR 603 val s3_sc = !s3_req_probe_dup(4) && s3_req.isAMO && s3_req_cmd_dup(4) === M_XSC 604 val s3_cas = !s3_req_probe_dup(3) && s3_req.isAMO && isAMOCAS(s3_req_cmd_dup(3)) 605 val s3_lrsc_addr_match = lrsc_valid_dup(0) && lrsc_addr === get_block_addr(s3_req.addr) 606 val s3_sc_fail = s3_sc && !s3_lrsc_addr_match 607 val debug_s3_sc_fail_addr_match = s3_sc && lrsc_addr === get_block_addr(s3_req.addr) && !lrsc_valid_dup(0) 608 609 val s3_cas_fail = s3_cas && (FillInterleaved(8, s3_req.amo_mask) & (s3_req.amo_cmp ^ s3_data_quad_word)) =/= 0.U 610 611 val s3_can_do_amo = (s3_req_miss_dup(0) && !s3_req_probe_dup(5) && s3_req.isAMO) || s3_amo_hit 612 val s3_can_do_amo_write = s3_can_do_amo && isWrite(s3_req_cmd_dup(5)) && !s3_sc_fail && !s3_cas_fail 613 614 val lrsc_valid = lrsc_count > 0.U 615 616 when (s3_valid_dup(0) && (s3_lr || s3_sc)) { 617 when (s3_can_do_amo && s3_lr) { 618 lrsc_count := (LRSCCycles - 1).U 619 lrsc_count_dup.foreach(_ := (LRSCCycles - 1).U) 620 lrsc_addr := get_block_addr(s3_req_addr_dup(0)) 621 lrsc_addr_dup := get_block_addr(s3_req_addr_dup(0)) 622 } .otherwise { 623 lrsc_count := 0.U 624 lrsc_count_dup.foreach(_ := 0.U) 625 } 626 }.elsewhen (io.invalid_resv_set) { 627 // when we release this block, 628 // we invalidate this reservation set 629 lrsc_count := 0.U 630 lrsc_count_dup.foreach(_ := 0.U) 631 }.elsewhen (lrsc_valid) { 632 lrsc_count := lrsc_count - 1.U 633 lrsc_count_dup.foreach({case cnt => 634 cnt := cnt - 1.U 635 }) 636 } 637 638 639 io.lrsc_locked_block.valid := lrsc_valid_dup(1) 640 io.lrsc_locked_block.bits := lrsc_addr_dup 641 io.block_lr := GatedValidRegNext(lrsc_valid) 642 643 // When we update update_resv_set, block all probe req in the next cycle 644 // It should give Probe reservation set addr compare an independent cycle, 645 // which will lead to better timing 646 io.update_resv_set := s3_valid_dup(1) && s3_lr && s3_can_do_amo 647 648 when (s3_valid_dup(2)) { 649 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 650 when (s3_sc_fail) { 651 debug_sc_fail_cnt := debug_sc_fail_cnt + 1.U 652 } .elsewhen (s3_sc) { 653 debug_sc_fail_cnt := 0.U 654 } 655 } .otherwise { 656 when (s3_sc_fail) { 657 debug_sc_fail_addr := s3_req_addr_dup(2) 658 debug_sc_fail_cnt := 1.U 659 } 660 } 661 } 662 XSWarn(debug_sc_fail_cnt > 100.U, "L1DCache failed too many SCs in a row") 663 664 when (s3_valid_dup(2)) { 665 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 666 when (debug_s3_sc_fail_addr_match) { 667 debug_sc_addr_match_fail_cnt := debug_sc_addr_match_fail_cnt + 1.U 668 } .elsewhen (s3_sc) { 669 debug_sc_addr_match_fail_cnt := 0.U 670 } 671 } .otherwise { 672 when (s3_sc_fail) { 673 debug_sc_addr_match_fail_cnt := 1.U 674 } 675 } 676 } 677 XSError(debug_sc_addr_match_fail_cnt > 100.U, "L1DCache failed too many SCs in a row, resv set addr always match") 678 679 680 val banked_amo_wmask = UIntToOH(s3_req.word_idx) 681 val update_data = s3_req_miss_dup(2) || s3_store_hit_dup(0) || s3_can_do_amo_write 682 683 // generate write data 684 // AMO hits 685 val s3_s_amoalu = RegInit(false.B) 686 val do_amoalu = amo_wait_amoalu && s3_valid_dup(3) && !s3_s_amoalu 687 val amoalu = Module(new AMOALU(wordBits)) 688 amoalu.io.mask := s3_req.amo_mask 689 amoalu.io.cmd := s3_req.cmd 690 amoalu.io.lhs := s3_data_word 691 amoalu.io.rhs := s3_req.amo_data 692 693 // merge amo write data 694 val s3_amo_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) // exclude AMOCAS 695 val s3_sc_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 696 val s3_cas_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 697 for (i <- 0 until DCacheBanks) { 698 val old_data = s3_store_data_merged(i) 699 val new_data = amoalu.io.out 700 val wmask = Mux( 701 s3_req_word_idx_dup(i) === i.U, 702 ~0.U(wordBytes.W), 703 0.U(wordBytes.W) 704 ) 705 s3_amo_data_merged(i) := mergePutData(old_data, new_data, wmask) 706 s3_sc_data_merged(i) := mergePutData(old_data, s3_req.amo_data, 707 Mux(s3_req_word_idx_dup(i) === i.U && !s3_sc_fail, s3_req.amo_mask, 0.U(wordBytes.W)) 708 ) 709 val l_select = !s3_cas_fail && s3_req_word_idx_dup(i) === i.U 710 val h_select = !s3_cas_fail && s3_req_cmd_dup(0) === M_XA_CASQ && 711 (if (i % 2 == 1) s3_req_word_idx_dup(i) === (i - 1).U else false.B) 712 s3_cas_data_merged(i) := mergePutData( 713 old_data = old_data, 714 new_data = Mux(h_select, s3_req.amo_data >> DataBits, s3_req.amo_data.take(DataBits)), 715 wmask = Mux( 716 h_select, 717 s3_req.amo_mask >> wordBytes, 718 Mux( 719 l_select, 720 s3_req.amo_mask.take(wordBytes), 721 0.U(wordBytes.W) 722 ) 723 ) 724 ) 725 } 726 val s3_amo_data_merged_reg = RegEnable(s3_amo_data_merged, do_amoalu) 727 when(do_amoalu){ 728 s3_s_amoalu := true.B 729 s3_s_amoalu_dup.foreach(_ := true.B) 730 } 731 732 val miss_wb = s3_req_miss_dup(3) && s3_need_replacement && s3_coh_dup(1).state =/= ClientStates.Nothing 733 val miss_wb_dup = s3_req_miss_dup(3) && s3_need_replacement_dup && s3_coh_dup(1).state =/= ClientStates.Nothing 734 val probe_wb = s3_req.probe 735 val replace_wb = s3_req.replace 736 val need_wb = miss_wb_dup || probe_wb || replace_wb 737 738 val (_, miss_shrink_param, _) = s3_coh_dup(2).onCacheControl(M_FLUSH) 739 val writeback_param = Mux(probe_wb, probe_shrink_param, miss_shrink_param) 740 val writeback_data = if (dcacheParameters.alwaysReleaseData) { 741 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || 742 s3_coh_dup(3) === ClientStates.Dirty || (miss_wb || replace_wb) && s3_coh_dup(3).state =/= ClientStates.Nothing 743 } else { 744 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || s3_coh_dup(3) === ClientStates.Dirty 745 } 746 747 val s3_probe_can_go = s3_req_probe_dup(7) && io.wb.ready && (io.meta_write.ready || !probe_update_meta) 748 val s3_store_can_go = s3_req_source_dup_1 === STORE_SOURCE.U && !s3_req_probe_dup(8) && (io.meta_write.ready || !store_update_meta) && (io.data_write.ready || !update_data) && !s3_req.miss 749 val s3_amo_can_go = s3_amo_hit_dup && (io.meta_write.ready || !amo_update_meta) && (io.data_write.ready || !update_data) && (s3_s_amoalu_dup(0) || !amo_wait_amoalu) 750 val s3_miss_can_go = s3_req_miss_dup(4) && 751 (io.meta_write.ready || !amo_update_meta) && 752 (io.data_write.ready || !update_data) && 753 (s3_s_amoalu_dup(1) || !amo_wait_amoalu) && 754 io.tag_write.ready && 755 io.wb.ready 756 val s3_replace_nothing = s3_req_replace_dup(1) && s3_coh_dup(4).state === ClientStates.Nothing 757 val s3_replace_can_go = s3_req_replace_dup(2) && (s3_replace_nothing || io.wb.ready) 758 val s3_can_go = s3_probe_can_go || s3_store_can_go || s3_amo_can_go || s3_miss_can_go || s3_replace_can_go 759 val s3_update_data_cango = s3_store_can_go || s3_amo_can_go || s3_miss_can_go // used to speed up data_write gen 760 761 // ---------------- duplicate regs for meta_write.valid to solve fanout ---------------- 762 val s3_req_miss_dup_for_meta_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 763 val s3_req_probe_dup_for_meta_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 764 val s3_tag_match_dup_for_meta_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 765 val s3_coh_dup_for_meta_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 766 val s3_req_probe_param_dup_for_meta_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 767 val (_, _, probe_new_coh_dup_for_meta_w_valid) = s3_coh_dup_for_meta_w_valid.onProbe(s3_req_probe_param_dup_for_meta_w_valid) 768 val s3_req_source_dup_for_meta_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 769 val s3_req_cmd_dup_for_meta_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 770 val s3_req_replace_dup_for_meta_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 771 val s3_hit_coh_dup_for_meta_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 772 val s3_new_hit_coh_dup_for_meta_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 773 774 val miss_update_meta_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid 775 val probe_update_meta_dup_for_meta_w_valid = WireInit(s3_req_probe_dup_for_meta_w_valid && s3_tag_match_dup_for_meta_w_valid && s3_coh_dup_for_meta_w_valid =/= probe_new_coh_dup_for_meta_w_valid) 776 val store_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && 777 !s3_req_probe_dup_for_meta_w_valid && 778 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 779 val amo_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 780 !s3_req_probe_dup_for_meta_w_valid && 781 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 782 val update_meta_dup_for_meta_w_valid = 783 miss_update_meta_dup_for_meta_w_valid || 784 probe_update_meta_dup_for_meta_w_valid || 785 store_update_meta_dup_for_meta_w_valid || 786 amo_update_meta_dup_for_meta_w_valid || 787 s3_req_replace_dup_for_meta_w_valid 788 789 val s3_valid_dup_for_meta_w_valid = RegInit(false.B) 790 val s3_amo_hit_dup_for_meta_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 791 val s3_s_amoalu_dup_for_meta_w_valid = RegInit(false.B) 792 val amo_wait_amoalu_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 793 s3_req_cmd_dup_for_meta_w_valid =/= M_XLR && 794 s3_req_cmd_dup_for_meta_w_valid =/= M_XSC && 795 !isAMOCAS(s3_req_cmd_dup(0)) 796 val do_amoalu_dup_for_meta_w_valid = amo_wait_amoalu_dup_for_meta_w_valid && s3_valid_dup_for_meta_w_valid && !s3_s_amoalu_dup_for_meta_w_valid 797 798 val s3_store_hit_dup_for_meta_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 799 val s3_req_addr_dup_for_meta_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 800 val s3_can_do_amo_dup_for_meta_w_valid = (s3_req_miss_dup_for_meta_w_valid && !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U) || 801 s3_amo_hit_dup_for_meta_w_valid 802 803 val s3_lr_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XLR 804 val s3_sc_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XSC 805 val lrsc_addr_dup_for_meta_w_valid = Reg(UInt()) 806 val lrsc_count_dup_for_meta_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 807 808 when (s3_valid_dup_for_meta_w_valid && (s3_lr_dup_for_meta_w_valid || s3_sc_dup_for_meta_w_valid)) { 809 when (s3_can_do_amo_dup_for_meta_w_valid && s3_lr_dup_for_meta_w_valid) { 810 lrsc_count_dup_for_meta_w_valid := (LRSCCycles - 1).U 811 lrsc_addr_dup_for_meta_w_valid := get_block_addr(s3_req_addr_dup_for_meta_w_valid) 812 }.otherwise { 813 lrsc_count_dup_for_meta_w_valid := 0.U 814 } 815 }.elsewhen (io.invalid_resv_set) { 816 lrsc_count_dup_for_meta_w_valid := 0.U 817 }.elsewhen (lrsc_count_dup_for_meta_w_valid > 0.U) { 818 lrsc_count_dup_for_meta_w_valid := lrsc_count_dup_for_meta_w_valid - 1.U 819 } 820 821 val lrsc_valid_dup_for_meta_w_valid = lrsc_count_dup_for_meta_w_valid > LRSCBackOff.U 822 val s3_lrsc_addr_match_dup_for_meta_w_valid = lrsc_valid_dup_for_meta_w_valid && lrsc_addr_dup_for_meta_w_valid === get_block_addr(s3_req_addr_dup_for_meta_w_valid) 823 val s3_sc_fail_dup_for_meta_w_valid = s3_sc_dup_for_meta_w_valid && !s3_lrsc_addr_match_dup_for_meta_w_valid 824 val s3_can_do_amo_write_dup_for_meta_w_valid = s3_can_do_amo_dup_for_meta_w_valid && 825 isWrite(s3_req_cmd_dup_for_meta_w_valid) && !s3_sc_fail_dup_for_meta_w_valid && !s3_cas_fail 826 val update_data_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid || s3_store_hit_dup_for_meta_w_valid || s3_can_do_amo_write_dup_for_meta_w_valid 827 828 val s3_probe_can_go_dup_for_meta_w_valid = s3_req_probe_dup_for_meta_w_valid && 829 io.wb_ready_dup(metaWritePort) && 830 (io.meta_write.ready || !probe_update_meta_dup_for_meta_w_valid) 831 val s3_store_can_go_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_meta_w_valid && 832 (io.meta_write.ready || !store_update_meta_dup_for_meta_w_valid) && 833 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && !s3_req_miss_dup_for_meta_w_valid 834 val s3_amo_can_go_dup_for_meta_w_valid = s3_amo_hit_dup_for_meta_w_valid && 835 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 836 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 837 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) 838 val s3_miss_can_go_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid && 839 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 840 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 841 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) && 842 io.tag_write_ready_dup(metaWritePort) && 843 io.wb_ready_dup(metaWritePort) 844 val s3_replace_can_go_dup_for_meta_w_valid = s3_req_replace_dup_for_meta_w_valid && 845 (s3_coh_dup_for_meta_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(metaWritePort)) && 846 (io.meta_write.ready || !s3_req_replace_dup_for_meta_w_valid) 847 848 val s3_can_go_dup_for_meta_w_valid = s3_probe_can_go_dup_for_meta_w_valid || 849 s3_store_can_go_dup_for_meta_w_valid || 850 s3_amo_can_go_dup_for_meta_w_valid || 851 s3_miss_can_go_dup_for_meta_w_valid || 852 s3_replace_can_go_dup_for_meta_w_valid 853 854 val s3_fire_dup_for_meta_w_valid = s3_valid_dup_for_meta_w_valid && s3_can_go_dup_for_meta_w_valid 855 when (do_amoalu_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := true.B } 856 when (s3_fire_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := false.B } 857 858 val s3_probe_new_coh = probe_new_coh_dup_for_meta_w_valid 859 860 val new_coh = Mux( 861 miss_update_meta_dup_for_meta_w_valid, 862 miss_new_coh, 863 Mux( 864 probe_update_meta, 865 s3_probe_new_coh, 866 Mux( 867 store_update_meta_dup_for_meta_w_valid || amo_update_meta_dup_for_meta_w_valid, 868 s3_new_hit_coh_dup_for_meta_w_valid, 869 ClientMetadata.onReset 870 ) 871 ) 872 ) 873 874 when (s2_fire_to_s3) { s3_valid_dup_for_meta_w_valid := true.B } 875 .elsewhen (s3_fire_dup_for_meta_w_valid) { s3_valid_dup_for_meta_w_valid := false.B } 876 // ------------------------------------------------------------------------------------- 877 878 // ---------------- duplicate regs for err_write.valid to solve fanout ----------------- 879 val s3_req_miss_dup_for_err_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 880 val s3_req_probe_dup_for_err_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 881 val s3_tag_match_dup_for_err_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 882 val s3_coh_dup_for_err_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 883 val s3_req_probe_param_dup_for_err_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 884 val (_, _, probe_new_coh_dup_for_err_w_valid) = s3_coh_dup_for_err_w_valid.onProbe(s3_req_probe_param_dup_for_err_w_valid) 885 val s3_req_source_dup_for_err_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 886 val s3_req_cmd_dup_for_err_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 887 val s3_req_replace_dup_for_err_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 888 val s3_hit_coh_dup_for_err_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 889 val s3_new_hit_coh_dup_for_err_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 890 891 val miss_update_meta_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid 892 val probe_update_meta_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && s3_tag_match_dup_for_err_w_valid && s3_coh_dup_for_err_w_valid =/= probe_new_coh_dup_for_err_w_valid 893 val store_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && 894 !s3_req_probe_dup_for_err_w_valid && 895 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 896 val amo_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 897 !s3_req_probe_dup_for_err_w_valid && 898 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 899 val update_meta_dup_for_err_w_valid = ( 900 miss_update_meta_dup_for_err_w_valid || 901 probe_update_meta_dup_for_err_w_valid || 902 store_update_meta_dup_for_err_w_valid || 903 amo_update_meta_dup_for_err_w_valid 904 ) && !s3_req_replace_dup_for_err_w_valid 905 906 val s3_valid_dup_for_err_w_valid = RegInit(false.B) 907 val s3_amo_hit_dup_for_err_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 908 val s3_s_amoalu_dup_for_err_w_valid = RegInit(false.B) 909 val amo_wait_amoalu_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 910 s3_req_cmd_dup_for_err_w_valid =/= M_XLR && 911 s3_req_cmd_dup_for_err_w_valid =/= M_XSC && 912 !isAMOCAS(s3_req_cmd_dup(0)) 913 val do_amoalu_dup_for_err_w_valid = amo_wait_amoalu_dup_for_err_w_valid && s3_valid_dup_for_err_w_valid && !s3_s_amoalu_dup_for_err_w_valid 914 915 val s3_store_hit_dup_for_err_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 916 val s3_req_addr_dup_for_err_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 917 val s3_can_do_amo_dup_for_err_w_valid = (s3_req_miss_dup_for_err_w_valid && !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U) || 918 s3_amo_hit_dup_for_err_w_valid 919 920 val s3_lr_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XLR 921 val s3_sc_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XSC 922 val lrsc_addr_dup_for_err_w_valid = Reg(UInt()) 923 val lrsc_count_dup_for_err_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 924 925 when (s3_valid_dup_for_err_w_valid && (s3_lr_dup_for_err_w_valid || s3_sc_dup_for_err_w_valid)) { 926 when (s3_can_do_amo_dup_for_err_w_valid && s3_lr_dup_for_err_w_valid) { 927 lrsc_count_dup_for_err_w_valid := (LRSCCycles - 1).U 928 lrsc_addr_dup_for_err_w_valid := get_block_addr(s3_req_addr_dup_for_err_w_valid) 929 }.otherwise { 930 lrsc_count_dup_for_err_w_valid := 0.U 931 } 932 }.elsewhen (io.invalid_resv_set) { 933 lrsc_count_dup_for_err_w_valid := 0.U 934 }.elsewhen (lrsc_count_dup_for_err_w_valid > 0.U) { 935 lrsc_count_dup_for_err_w_valid := lrsc_count_dup_for_err_w_valid - 1.U 936 } 937 938 val lrsc_valid_dup_for_err_w_valid = lrsc_count_dup_for_err_w_valid > LRSCBackOff.U 939 val s3_lrsc_addr_match_dup_for_err_w_valid = lrsc_valid_dup_for_err_w_valid && lrsc_addr_dup_for_err_w_valid === get_block_addr(s3_req_addr_dup_for_err_w_valid) 940 val s3_sc_fail_dup_for_err_w_valid = s3_sc_dup_for_err_w_valid && !s3_lrsc_addr_match_dup_for_err_w_valid 941 val s3_can_do_amo_write_dup_for_err_w_valid = s3_can_do_amo_dup_for_err_w_valid && 942 isWrite(s3_req_cmd_dup_for_err_w_valid) && !s3_sc_fail_dup_for_err_w_valid && !s3_cas_fail 943 val update_data_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid || s3_store_hit_dup_for_err_w_valid || s3_can_do_amo_write_dup_for_err_w_valid 944 945 val s3_probe_can_go_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && 946 io.wb_ready_dup(errWritePort) && 947 (io.meta_write.ready || !probe_update_meta_dup_for_err_w_valid) 948 val s3_store_can_go_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_err_w_valid && 949 (io.meta_write.ready || !store_update_meta_dup_for_err_w_valid) && 950 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && !s3_req_miss_dup_for_err_w_valid 951 val s3_amo_can_go_dup_for_err_w_valid = s3_amo_hit_dup_for_err_w_valid && 952 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 953 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 954 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) 955 val s3_miss_can_go_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid && 956 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 957 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 958 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) && 959 io.tag_write_ready_dup(errWritePort) && 960 io.wb_ready_dup(errWritePort) 961 val s3_replace_can_go_dup_for_err_w_valid = s3_req_replace_dup_for_err_w_valid && 962 (s3_coh_dup_for_err_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(errWritePort)) 963 val s3_can_go_dup_for_err_w_valid = s3_probe_can_go_dup_for_err_w_valid || 964 s3_store_can_go_dup_for_err_w_valid || 965 s3_amo_can_go_dup_for_err_w_valid || 966 s3_miss_can_go_dup_for_err_w_valid || 967 s3_replace_can_go_dup_for_err_w_valid 968 969 val s3_fire_dup_for_err_w_valid = s3_valid_dup_for_err_w_valid && s3_can_go_dup_for_err_w_valid 970 when (do_amoalu_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := true.B } 971 when (s3_fire_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := false.B } 972 973 when (s2_fire_to_s3) { s3_valid_dup_for_err_w_valid := true.B } 974 .elsewhen (s3_fire_dup_for_err_w_valid) { s3_valid_dup_for_err_w_valid := false.B } 975 // ------------------------------------------------------------------------------------- 976 // ---------------- duplicate regs for tag_write.valid to solve fanout ----------------- 977 val s3_req_miss_dup_for_tag_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 978 val s3_req_probe_dup_for_tag_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 979 val s3_tag_match_dup_for_tag_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 980 val s3_coh_dup_for_tag_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 981 val s3_req_probe_param_dup_for_tag_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 982 val (_, _, probe_new_coh_dup_for_tag_w_valid) = s3_coh_dup_for_tag_w_valid.onProbe(s3_req_probe_param_dup_for_tag_w_valid) 983 val s3_req_source_dup_for_tag_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 984 val s3_req_cmd_dup_for_tag_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 985 val s3_req_replace_dup_for_tag_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 986 val s3_hit_coh_dup_for_tag_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 987 val s3_new_hit_coh_dup_for_tag_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 988 989 val miss_update_meta_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid 990 val probe_update_meta_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && s3_tag_match_dup_for_tag_w_valid && s3_coh_dup_for_tag_w_valid =/= probe_new_coh_dup_for_tag_w_valid 991 val store_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && 992 !s3_req_probe_dup_for_tag_w_valid && 993 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 994 val amo_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 995 !s3_req_probe_dup_for_tag_w_valid && 996 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 997 val update_meta_dup_for_tag_w_valid = ( 998 miss_update_meta_dup_for_tag_w_valid || 999 probe_update_meta_dup_for_tag_w_valid || 1000 store_update_meta_dup_for_tag_w_valid || 1001 amo_update_meta_dup_for_tag_w_valid 1002 ) && !s3_req_replace_dup_for_tag_w_valid 1003 1004 val s3_valid_dup_for_tag_w_valid = RegInit(false.B) 1005 val s3_amo_hit_dup_for_tag_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1006 val s3_s_amoalu_dup_for_tag_w_valid = RegInit(false.B) 1007 val amo_wait_amoalu_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 1008 s3_req_cmd_dup_for_tag_w_valid =/= M_XLR && 1009 s3_req_cmd_dup_for_tag_w_valid =/= M_XSC && 1010 !isAMOCAS(s3_req_cmd_dup(0)) 1011 val do_amoalu_dup_for_tag_w_valid = amo_wait_amoalu_dup_for_tag_w_valid && s3_valid_dup_for_tag_w_valid && !s3_s_amoalu_dup_for_tag_w_valid 1012 1013 val s3_store_hit_dup_for_tag_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1014 val s3_req_addr_dup_for_tag_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1015 val s3_can_do_amo_dup_for_tag_w_valid = (s3_req_miss_dup_for_tag_w_valid && !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U) || 1016 s3_amo_hit_dup_for_tag_w_valid 1017 1018 val s3_lr_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XLR 1019 val s3_sc_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XSC 1020 val lrsc_addr_dup_for_tag_w_valid = Reg(UInt()) 1021 val lrsc_count_dup_for_tag_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1022 1023 when (s3_valid_dup_for_tag_w_valid && (s3_lr_dup_for_tag_w_valid || s3_sc_dup_for_tag_w_valid)) { 1024 when (s3_can_do_amo_dup_for_tag_w_valid && s3_lr_dup_for_tag_w_valid) { 1025 lrsc_count_dup_for_tag_w_valid := (LRSCCycles - 1).U 1026 lrsc_addr_dup_for_tag_w_valid := get_block_addr(s3_req_addr_dup_for_tag_w_valid) 1027 }.otherwise { 1028 lrsc_count_dup_for_tag_w_valid := 0.U 1029 } 1030 }.elsewhen (io.invalid_resv_set) { 1031 lrsc_count_dup_for_tag_w_valid := 0.U 1032 }.elsewhen (lrsc_count_dup_for_tag_w_valid > 0.U) { 1033 lrsc_count_dup_for_tag_w_valid := lrsc_count_dup_for_tag_w_valid - 1.U 1034 } 1035 1036 val lrsc_valid_dup_for_tag_w_valid = lrsc_count_dup_for_tag_w_valid > LRSCBackOff.U 1037 val s3_lrsc_addr_match_dup_for_tag_w_valid = lrsc_valid_dup_for_tag_w_valid && lrsc_addr_dup_for_tag_w_valid === get_block_addr(s3_req_addr_dup_for_tag_w_valid) 1038 val s3_sc_fail_dup_for_tag_w_valid = s3_sc_dup_for_tag_w_valid && !s3_lrsc_addr_match_dup_for_tag_w_valid 1039 val s3_can_do_amo_write_dup_for_tag_w_valid = s3_can_do_amo_dup_for_tag_w_valid && 1040 isWrite(s3_req_cmd_dup_for_tag_w_valid) && !s3_sc_fail_dup_for_tag_w_valid && !s3_cas_fail 1041 val update_data_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid || s3_store_hit_dup_for_tag_w_valid || s3_can_do_amo_write_dup_for_tag_w_valid 1042 1043 val s3_probe_can_go_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && 1044 io.wb_ready_dup(tagWritePort) && 1045 (io.meta_write.ready || !probe_update_meta_dup_for_tag_w_valid) 1046 val s3_store_can_go_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_tag_w_valid && 1047 (io.meta_write.ready || !store_update_meta_dup_for_tag_w_valid) && 1048 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && !s3_req_miss_dup_for_tag_w_valid 1049 val s3_amo_can_go_dup_for_tag_w_valid = s3_amo_hit_dup_for_tag_w_valid && 1050 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 1051 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 1052 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) 1053 val s3_miss_can_go_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid && 1054 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 1055 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 1056 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) && 1057 io.tag_write_ready_dup(tagWritePort) && 1058 io.wb_ready_dup(tagWritePort) 1059 val s3_replace_can_go_dup_for_tag_w_valid = s3_req_replace_dup_for_tag_w_valid && 1060 (s3_coh_dup_for_tag_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(tagWritePort)) 1061 val s3_can_go_dup_for_tag_w_valid = s3_probe_can_go_dup_for_tag_w_valid || 1062 s3_store_can_go_dup_for_tag_w_valid || 1063 s3_amo_can_go_dup_for_tag_w_valid || 1064 s3_miss_can_go_dup_for_tag_w_valid || 1065 s3_replace_can_go_dup_for_tag_w_valid 1066 1067 val s3_fire_dup_for_tag_w_valid = s3_valid_dup_for_tag_w_valid && s3_can_go_dup_for_tag_w_valid 1068 when (do_amoalu_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := true.B } 1069 when (s3_fire_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := false.B } 1070 1071 when (s2_fire_to_s3) { s3_valid_dup_for_tag_w_valid := true.B } 1072 .elsewhen (s3_fire_dup_for_tag_w_valid) { s3_valid_dup_for_tag_w_valid := false.B } 1073 // ------------------------------------------------------------------------------------- 1074 // ---------------- duplicate regs for data_write.valid to solve fanout ---------------- 1075 val s3_req_miss_dup_for_data_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1076 val s3_req_probe_dup_for_data_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1077 val s3_tag_match_dup_for_data_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1078 val s3_coh_dup_for_data_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 1079 val s3_req_probe_param_dup_for_data_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1080 val (_, _, probe_new_coh_dup_for_data_w_valid) = s3_coh_dup_for_data_w_valid.onProbe(s3_req_probe_param_dup_for_data_w_valid) 1081 val s3_req_source_dup_for_data_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1082 val s3_req_cmd_dup_for_data_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1083 val s3_req_replace_dup_for_data_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1084 val s3_hit_coh_dup_for_data_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1085 val s3_new_hit_coh_dup_for_data_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1086 1087 val miss_update_meta_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid 1088 val probe_update_meta_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && s3_tag_match_dup_for_data_w_valid && s3_coh_dup_for_data_w_valid =/= probe_new_coh_dup_for_data_w_valid 1089 val store_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && 1090 !s3_req_probe_dup_for_data_w_valid && 1091 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1092 val amo_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1093 !s3_req_probe_dup_for_data_w_valid && 1094 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1095 val update_meta_dup_for_data_w_valid = ( 1096 miss_update_meta_dup_for_data_w_valid || 1097 probe_update_meta_dup_for_data_w_valid || 1098 store_update_meta_dup_for_data_w_valid || 1099 amo_update_meta_dup_for_data_w_valid 1100 ) && !s3_req_replace_dup_for_data_w_valid 1101 1102 val s3_valid_dup_for_data_w_valid = RegInit(false.B) 1103 val s3_amo_hit_dup_for_data_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1104 val s3_s_amoalu_dup_for_data_w_valid = RegInit(false.B) 1105 val amo_wait_amoalu_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1106 s3_req_cmd_dup_for_data_w_valid =/= M_XLR && 1107 s3_req_cmd_dup_for_data_w_valid =/= M_XSC && 1108 !isAMOCAS(s3_req_cmd_dup(0)) 1109 val do_amoalu_dup_for_data_w_valid = amo_wait_amoalu_dup_for_data_w_valid && s3_valid_dup_for_data_w_valid && !s3_s_amoalu_dup_for_data_w_valid 1110 1111 val s3_store_hit_dup_for_data_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1112 val s3_req_addr_dup_for_data_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1113 val s3_can_do_amo_dup_for_data_w_valid = (s3_req_miss_dup_for_data_w_valid && !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U) || 1114 s3_amo_hit_dup_for_data_w_valid 1115 1116 val s3_lr_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XLR 1117 val s3_sc_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XSC 1118 val lrsc_addr_dup_for_data_w_valid = Reg(UInt()) 1119 val lrsc_count_dup_for_data_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1120 1121 when (s3_valid_dup_for_data_w_valid && (s3_lr_dup_for_data_w_valid || s3_sc_dup_for_data_w_valid)) { 1122 when (s3_can_do_amo_dup_for_data_w_valid && s3_lr_dup_for_data_w_valid) { 1123 lrsc_count_dup_for_data_w_valid := (LRSCCycles - 1).U 1124 lrsc_addr_dup_for_data_w_valid := get_block_addr(s3_req_addr_dup_for_data_w_valid) 1125 }.otherwise { 1126 lrsc_count_dup_for_data_w_valid := 0.U 1127 } 1128 }.elsewhen (io.invalid_resv_set) { 1129 lrsc_count_dup_for_data_w_valid := 0.U 1130 }.elsewhen (lrsc_count_dup_for_data_w_valid > 0.U) { 1131 lrsc_count_dup_for_data_w_valid := lrsc_count_dup_for_data_w_valid - 1.U 1132 } 1133 1134 val lrsc_valid_dup_for_data_w_valid = lrsc_count_dup_for_data_w_valid > LRSCBackOff.U 1135 val s3_lrsc_addr_match_dup_for_data_w_valid = lrsc_valid_dup_for_data_w_valid && lrsc_addr_dup_for_data_w_valid === get_block_addr(s3_req_addr_dup_for_data_w_valid) 1136 val s3_sc_fail_dup_for_data_w_valid = s3_sc_dup_for_data_w_valid && !s3_lrsc_addr_match_dup_for_data_w_valid 1137 val s3_can_do_amo_write_dup_for_data_w_valid = s3_can_do_amo_dup_for_data_w_valid && 1138 isWrite(s3_req_cmd_dup_for_data_w_valid) && !s3_sc_fail_dup_for_data_w_valid && !s3_cas_fail 1139 val update_data_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid || s3_store_hit_dup_for_data_w_valid || s3_can_do_amo_write_dup_for_data_w_valid 1140 1141 val s3_probe_can_go_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && 1142 io.wb_ready_dup(dataWritePort) && 1143 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_valid) 1144 val s3_store_can_go_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_valid && 1145 (io.meta_write.ready || !store_update_meta_dup_for_data_w_valid) && 1146 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && !s3_req_miss_dup_for_data_w_valid 1147 val s3_amo_can_go_dup_for_data_w_valid = s3_amo_hit_dup_for_data_w_valid && 1148 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1149 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1150 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) 1151 val s3_miss_can_go_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid && 1152 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1153 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1154 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) && 1155 io.tag_write_ready_dup(dataWritePort) && 1156 io.wb_ready_dup(dataWritePort) 1157 val s3_replace_can_go_dup_for_data_w_valid = s3_req_replace_dup_for_data_w_valid && 1158 (s3_coh_dup_for_data_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(dataWritePort)) 1159 val s3_can_go_dup_for_data_w_valid = s3_probe_can_go_dup_for_data_w_valid || 1160 s3_store_can_go_dup_for_data_w_valid || 1161 s3_amo_can_go_dup_for_data_w_valid || 1162 s3_miss_can_go_dup_for_data_w_valid || 1163 s3_replace_can_go_dup_for_data_w_valid 1164 val s3_update_data_cango_dup_for_data_w_valid = s3_store_can_go_dup_for_data_w_valid || s3_amo_can_go_dup_for_data_w_valid || s3_miss_can_go_dup_for_data_w_valid 1165 1166 val s3_fire_dup_for_data_w_valid = s3_valid_dup_for_data_w_valid && s3_can_go_dup_for_data_w_valid 1167 when (do_amoalu_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := true.B } 1168 when (s3_fire_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := false.B } 1169 1170 val s3_banked_store_wmask_dup_for_data_w_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1171 val s3_req_word_idx_dup_for_data_w_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1172 val banked_wmask = Mux( 1173 s3_req_miss_dup_for_data_w_valid, 1174 banked_full_wmask, 1175 Mux( 1176 s3_store_hit_dup_for_data_w_valid, 1177 s3_banked_store_wmask_dup_for_data_w_valid, 1178 Mux( 1179 s3_can_do_amo_write_dup_for_data_w_valid, 1180 Mux( 1181 isAMOCASQ(s3_req_cmd_dup(0)), 1182 FillInterleaved(2, UIntToOH(s3_req.quad_word_idx)), 1183 UIntToOH(s3_req_word_idx_dup_for_data_w_valid) 1184 ), 1185 banked_none_wmask 1186 ) 1187 ) 1188 ) 1189 assert(!(s3_valid && banked_wmask.orR && !update_data)) 1190 1191 val s3_sc_data_merged_dup_for_data_w_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1192 val s3_req_amo_data_dup_for_data_w_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1193 val s3_req_amo_mask_dup_for_data_w_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1194 for (i <- 0 until DCacheBanks) { 1195 val old_data = s3_store_data_merged(i) 1196 s3_sc_data_merged_dup_for_data_w_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_data_w_valid, 1197 Mux( 1198 s3_req_word_idx_dup_for_data_w_valid === i.U && !s3_sc_fail_dup_for_data_w_valid, 1199 s3_req_amo_mask_dup_for_data_w_valid, 1200 0.U(wordBytes.W) 1201 ) 1202 ) 1203 } 1204 1205 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_valid := true.B } 1206 .elsewhen (s3_fire_dup_for_data_w_valid) { s3_valid_dup_for_data_w_valid := false.B } 1207 1208 val s3_valid_dup_for_data_w_bank = RegInit(VecInit(Seq.fill(DCacheBanks)(false.B))) // TODO 1209 val data_write_ready_dup_for_data_w_bank = io.data_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1210 val tag_write_ready_dup_for_data_w_bank = io.tag_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1211 val wb_ready_dup_for_data_w_bank = io.wb_ready_dup.drop(dataWritePort).take(DCacheBanks) 1212 for (i <- 0 until DCacheBanks) { 1213 val s3_req_miss_dup_for_data_w_bank = RegEnable(s2_req.miss, s2_fire_to_s3) 1214 val s3_req_probe_dup_for_data_w_bank = RegEnable(s2_req.probe, s2_fire_to_s3) 1215 val s3_tag_match_dup_for_data_w_bank = RegEnable(s2_tag_match, s2_fire_to_s3) 1216 val s3_coh_dup_for_data_w_bank = RegEnable(s2_coh, s2_fire_to_s3) 1217 val s3_req_probe_param_dup_for_data_w_bank = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1218 val (_, _, probe_new_coh_dup_for_data_w_bank) = s3_coh_dup_for_data_w_bank.onProbe(s3_req_probe_param_dup_for_data_w_bank) 1219 val s3_req_source_dup_for_data_w_bank = RegEnable(s2_req.source, s2_fire_to_s3) 1220 val s3_req_cmd_dup_for_data_w_bank = RegEnable(s2_req.cmd, s2_fire_to_s3) 1221 val s3_req_replace_dup_for_data_w_bank = RegEnable(s2_req.replace, s2_fire_to_s3) 1222 val s3_hit_coh_dup_for_data_w_bank = RegEnable(s2_hit_coh, s2_fire_to_s3) 1223 val s3_new_hit_coh_dup_for_data_w_bank = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1224 1225 val miss_update_meta_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank 1226 val probe_update_meta_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && s3_tag_match_dup_for_data_w_bank && s3_coh_dup_for_data_w_bank =/= probe_new_coh_dup_for_data_w_bank 1227 val store_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && 1228 !s3_req_probe_dup_for_data_w_bank && 1229 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1230 val amo_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1231 !s3_req_probe_dup_for_data_w_bank && 1232 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1233 val update_meta_dup_for_data_w_bank = ( 1234 miss_update_meta_dup_for_data_w_bank || 1235 probe_update_meta_dup_for_data_w_bank || 1236 store_update_meta_dup_for_data_w_bank || 1237 amo_update_meta_dup_for_data_w_bank 1238 ) && !s3_req_replace_dup_for_data_w_bank 1239 1240 val s3_amo_hit_dup_for_data_w_bank = RegEnable(s2_amo_hit, s2_fire_to_s3) 1241 val s3_s_amoalu_dup_for_data_w_bank = RegInit(false.B) 1242 val amo_wait_amoalu_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1243 s3_req_cmd_dup_for_data_w_bank =/= M_XLR && 1244 s3_req_cmd_dup_for_data_w_bank =/= M_XSC && 1245 !isAMOCAS(s3_req_cmd_dup(0)) 1246 val do_amoalu_dup_for_data_w_bank = amo_wait_amoalu_dup_for_data_w_bank && s3_valid_dup_for_data_w_bank(i) && !s3_s_amoalu_dup_for_data_w_bank 1247 1248 val s3_store_hit_dup_for_data_w_bank = RegEnable(s2_store_hit, s2_fire_to_s3) 1249 val s3_req_addr_dup_for_data_w_bank = RegEnable(s2_req.addr, s2_fire_to_s3) 1250 val s3_can_do_amo_dup_for_data_w_bank = (s3_req_miss_dup_for_data_w_bank && !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U) || 1251 s3_amo_hit_dup_for_data_w_bank 1252 1253 val s3_lr_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XLR 1254 val s3_sc_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XSC 1255 val lrsc_addr_dup_for_data_w_bank = Reg(UInt()) 1256 val lrsc_count_dup_for_data_w_bank = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1257 1258 when (s3_valid_dup_for_data_w_bank(i) && (s3_lr_dup_for_data_w_bank || s3_sc_dup_for_data_w_bank)) { 1259 when (s3_can_do_amo_dup_for_data_w_bank && s3_lr_dup_for_data_w_bank) { 1260 lrsc_count_dup_for_data_w_bank := (LRSCCycles - 1).U 1261 lrsc_addr_dup_for_data_w_bank := get_block_addr(s3_req_addr_dup_for_data_w_bank) 1262 }.otherwise { 1263 lrsc_count_dup_for_data_w_bank := 0.U 1264 } 1265 }.elsewhen (io.invalid_resv_set) { 1266 lrsc_count_dup_for_data_w_bank := 0.U 1267 }.elsewhen (lrsc_count_dup_for_data_w_bank > 0.U) { 1268 lrsc_count_dup_for_data_w_bank := lrsc_count_dup_for_data_w_bank - 1.U 1269 } 1270 1271 val lrsc_valid_dup_for_data_w_bank = lrsc_count_dup_for_data_w_bank > LRSCBackOff.U 1272 val s3_lrsc_addr_match_dup_for_data_w_bank = lrsc_valid_dup_for_data_w_bank && lrsc_addr_dup_for_data_w_bank === get_block_addr(s3_req_addr_dup_for_data_w_bank) 1273 val s3_sc_fail_dup_for_data_w_bank = s3_sc_dup_for_data_w_bank && !s3_lrsc_addr_match_dup_for_data_w_bank 1274 val s3_can_do_amo_write_dup_for_data_w_bank = s3_can_do_amo_dup_for_data_w_bank && 1275 isWrite(s3_req_cmd_dup_for_data_w_bank) && !s3_sc_fail_dup_for_data_w_bank && !s3_cas_fail 1276 val update_data_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank || s3_store_hit_dup_for_data_w_bank || s3_can_do_amo_write_dup_for_data_w_bank 1277 1278 val s3_probe_can_go_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && 1279 wb_ready_dup_for_data_w_bank(i) && 1280 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_bank) 1281 val s3_store_can_go_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_bank && 1282 (io.meta_write.ready || !store_update_meta_dup_for_data_w_bank) && 1283 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && !s3_req_miss_dup_for_data_w_bank 1284 val s3_amo_can_go_dup_for_data_w_bank = s3_amo_hit_dup_for_data_w_bank && 1285 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1286 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1287 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) 1288 val s3_miss_can_go_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank && 1289 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1290 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1291 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) && 1292 tag_write_ready_dup_for_data_w_bank(i) && 1293 wb_ready_dup_for_data_w_bank(i) 1294 wb_ready_dup_for_data_w_bank(i) 1295 val s3_replace_can_go_dup_for_data_w_bank = s3_req_replace_dup_for_data_w_bank && 1296 (s3_coh_dup_for_data_w_bank.state === ClientStates.Nothing || wb_ready_dup_for_data_w_bank(i)) 1297 val s3_can_go_dup_for_data_w_bank = s3_probe_can_go_dup_for_data_w_bank || 1298 s3_store_can_go_dup_for_data_w_bank || 1299 s3_amo_can_go_dup_for_data_w_bank || 1300 s3_miss_can_go_dup_for_data_w_bank || 1301 s3_replace_can_go_dup_for_data_w_bank 1302 val s3_update_data_cango_dup_for_data_w_bank = s3_store_can_go_dup_for_data_w_bank || s3_amo_can_go_dup_for_data_w_bank || s3_miss_can_go_dup_for_data_w_bank 1303 1304 val s3_fire_dup_for_data_w_bank = s3_valid_dup_for_data_w_bank(i) && s3_can_go_dup_for_data_w_bank 1305 1306 when (do_amoalu_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := true.B } 1307 when (s3_fire_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := false.B } 1308 1309 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_bank(i) := true.B } 1310 .elsewhen (s3_fire_dup_for_data_w_bank) { s3_valid_dup_for_data_w_bank(i) := false.B } 1311 1312 io.data_write_dup(i).valid := s3_valid_dup_for_data_w_bank(i) && s3_update_data_cango_dup_for_data_w_bank && update_data_dup_for_data_w_bank 1313 io.data_write_dup(i).bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1314 io.data_write_dup(i).bits.addr := RegEnable(s2_req.vaddr, s2_fire_to_s3) 1315 } 1316 // ------------------------------------------------------------------------------------- 1317 1318 // ---------------- duplicate regs for wb.valid to solve fanout ---------------- 1319 val s3_req_miss_dup_for_wb_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1320 val s3_req_probe_dup_for_wb_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1321 val s3_tag_match_dup_for_wb_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1322 val s3_coh_dup_for_wb_valid = RegEnable(s2_coh, s2_fire_to_s3) 1323 val s3_req_probe_param_dup_for_wb_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1324 val (_, _, probe_new_coh_dup_for_wb_valid) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1325 val s3_req_source_dup_for_wb_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1326 val s3_req_cmd_dup_for_wb_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1327 val s3_req_replace_dup_for_wb_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1328 val s3_hit_coh_dup_for_wb_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1329 val s3_new_hit_coh_dup_for_wb_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1330 1331 val miss_update_meta_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid 1332 val probe_update_meta_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && s3_tag_match_dup_for_wb_valid && s3_coh_dup_for_wb_valid =/= probe_new_coh_dup_for_wb_valid 1333 val store_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && 1334 !s3_req_probe_dup_for_wb_valid && 1335 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1336 val amo_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1337 !s3_req_probe_dup_for_wb_valid && 1338 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1339 val update_meta_dup_for_wb_valid = ( 1340 miss_update_meta_dup_for_wb_valid || 1341 probe_update_meta_dup_for_wb_valid || 1342 store_update_meta_dup_for_wb_valid || 1343 amo_update_meta_dup_for_wb_valid 1344 ) && !s3_req_replace_dup_for_wb_valid 1345 1346 val s3_valid_dup_for_wb_valid = RegInit(false.B) 1347 val s3_amo_hit_dup_for_wb_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1348 val s3_s_amoalu_dup_for_wb_valid = RegInit(false.B) 1349 val amo_wait_amoalu_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1350 s3_req_cmd_dup_for_wb_valid =/= M_XLR && 1351 s3_req_cmd_dup_for_wb_valid =/= M_XSC && 1352 !isAMOCAS(s3_req_cmd_dup(0)) 1353 val do_amoalu_dup_for_wb_valid = amo_wait_amoalu_dup_for_wb_valid && s3_valid_dup_for_wb_valid && !s3_s_amoalu_dup_for_wb_valid 1354 1355 val s3_store_hit_dup_for_wb_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1356 val s3_req_addr_dup_for_wb_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1357 val s3_can_do_amo_dup_for_wb_valid = (s3_req_miss_dup_for_wb_valid && !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U) || 1358 s3_amo_hit_dup_for_wb_valid 1359 1360 val s3_lr_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XLR 1361 val s3_sc_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XSC 1362 val lrsc_addr_dup_for_wb_valid = Reg(UInt()) 1363 val lrsc_count_dup_for_wb_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1364 1365 when (s3_valid_dup_for_wb_valid && (s3_lr_dup_for_wb_valid || s3_sc_dup_for_wb_valid)) { 1366 when (s3_can_do_amo_dup_for_wb_valid && s3_lr_dup_for_wb_valid) { 1367 lrsc_count_dup_for_wb_valid := (LRSCCycles - 1).U 1368 lrsc_addr_dup_for_wb_valid := get_block_addr(s3_req_addr_dup_for_wb_valid) 1369 }.otherwise { 1370 lrsc_count_dup_for_wb_valid := 0.U 1371 } 1372 }.elsewhen (io.invalid_resv_set) { 1373 lrsc_count_dup_for_wb_valid := 0.U 1374 }.elsewhen (lrsc_count_dup_for_wb_valid > 0.U) { 1375 lrsc_count_dup_for_wb_valid := lrsc_count_dup_for_wb_valid - 1.U 1376 } 1377 1378 val lrsc_valid_dup_for_wb_valid = lrsc_count_dup_for_wb_valid > LRSCBackOff.U 1379 val s3_lrsc_addr_match_dup_for_wb_valid = lrsc_valid_dup_for_wb_valid && lrsc_addr_dup_for_wb_valid === get_block_addr(s3_req_addr_dup_for_wb_valid) 1380 val s3_sc_fail_dup_for_wb_valid = s3_sc_dup_for_wb_valid && !s3_lrsc_addr_match_dup_for_wb_valid 1381 val s3_can_do_amo_write_dup_for_wb_valid = s3_can_do_amo_dup_for_wb_valid && 1382 isWrite(s3_req_cmd_dup_for_wb_valid) && !s3_sc_fail_dup_for_wb_valid && !s3_cas_fail 1383 val update_data_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid || s3_store_hit_dup_for_wb_valid || s3_can_do_amo_write_dup_for_wb_valid 1384 1385 val s3_probe_can_go_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && 1386 io.wb_ready_dup(wbPort) && 1387 (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) 1388 val s3_store_can_go_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_wb_valid && 1389 (io.meta_write.ready || !store_update_meta_dup_for_wb_valid) && 1390 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && !s3_req_miss_dup_for_wb_valid 1391 val s3_amo_can_go_dup_for_wb_valid = s3_amo_hit_dup_for_wb_valid && 1392 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1393 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1394 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) 1395 val s3_miss_can_go_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && 1396 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1397 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1398 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1399 io.tag_write_ready_dup(wbPort) && 1400 io.wb_ready_dup(wbPort) 1401 val s3_replace_can_go_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && 1402 (s3_coh_dup_for_wb_valid.state === ClientStates.Nothing || io.wb_ready_dup(wbPort)) 1403 val s3_can_go_dup_for_wb_valid = s3_probe_can_go_dup_for_wb_valid || 1404 s3_store_can_go_dup_for_wb_valid || 1405 s3_amo_can_go_dup_for_wb_valid || 1406 s3_miss_can_go_dup_for_wb_valid || 1407 s3_replace_can_go_dup_for_wb_valid 1408 val s3_update_data_cango_dup_for_wb_valid = s3_store_can_go_dup_for_wb_valid || s3_amo_can_go_dup_for_wb_valid || s3_miss_can_go_dup_for_wb_valid 1409 1410 val s3_fire_dup_for_wb_valid = s3_valid_dup_for_wb_valid && s3_can_go_dup_for_wb_valid 1411 when (do_amoalu_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := true.B } 1412 when (s3_fire_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := false.B } 1413 1414 val s3_banked_store_wmask_dup_for_wb_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1415 val s3_req_word_idx_dup_for_wb_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1416 val s3_replace_nothing_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && s3_coh_dup_for_wb_valid.state === ClientStates.Nothing 1417 1418 val s3_sc_data_merged_dup_for_wb_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1419 val s3_req_amo_data_dup_for_wb_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1420 val s3_req_amo_mask_dup_for_wb_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1421 for (i <- 0 until DCacheBanks) { 1422 val old_data = s3_store_data_merged(i) 1423 s3_sc_data_merged_dup_for_wb_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_wb_valid, 1424 Mux( 1425 s3_req_word_idx_dup_for_wb_valid === i.U && !s3_sc_fail_dup_for_wb_valid, 1426 s3_req_amo_mask_dup_for_wb_valid, 1427 0.U(wordBytes.W) 1428 ) 1429 ) 1430 } 1431 1432 val s3_need_replacement_dup_for_wb_valid = RegEnable(s2_need_replacement, s2_fire_to_s3) 1433 val miss_wb_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && s3_need_replacement_dup_for_wb_valid && 1434 s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1435 val need_wb_dup_for_wb_valid = miss_wb_dup_for_wb_valid || s3_req_probe_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1436 1437 val s3_tag_dup_for_wb_valid = RegEnable(s2_tag, s2_fire_to_s3) 1438 1439 val (_, probe_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1440 val (_, miss_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onCacheControl(M_FLUSH) 1441 val writeback_param_dup_for_wb_valid = Mux( 1442 s3_req_probe_dup_for_wb_valid, 1443 probe_shrink_param_dup_for_wb_valid, 1444 miss_shrink_param_dup_for_wb_valid 1445 ) 1446 val writeback_data_dup_for_wb_valid = if (dcacheParameters.alwaysReleaseData) { 1447 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || 1448 s3_coh_dup_for_wb_valid === ClientStates.Dirty || (miss_wb_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid) && s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1449 } else { 1450 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || s3_coh_dup_for_wb_valid === ClientStates.Dirty 1451 } 1452 1453 when (s2_fire_to_s3) { s3_valid_dup_for_wb_valid := true.B } 1454 .elsewhen (s3_fire_dup_for_wb_valid) { s3_valid_dup_for_wb_valid := false.B } 1455 1456 // ------------------------------------------------------------------------------------- 1457 1458 val s3_fire = s3_valid_dup(4) && s3_can_go 1459 when (s2_fire_to_s3) { 1460 s3_valid := true.B 1461 s3_valid_dup.foreach(_ := true.B) 1462 s3_valid_dup_for_status.foreach(_ := true.B) 1463 }.elsewhen (s3_fire) { 1464 s3_valid := false.B 1465 s3_valid_dup.foreach(_ := false.B) 1466 s3_valid_dup_for_status.foreach(_ := false.B) 1467 } 1468 s3_ready := !s3_valid_dup(5) || s3_can_go 1469 s3_s0_set_conflict := s3_valid_dup(6) && s3_idx_dup(0) === s0_idx 1470 s3_s0_set_conflict_store := s3_valid_dup(7) && s3_idx_dup(1) === store_idx 1471 //assert(RegNext(!s3_valid || !(s3_req_source_dup_2 === STORE_SOURCE.U && !s3_req.probe) || s3_hit)) // miss store should never come to s3 ,fixed(reserve) 1472 1473 when(s3_fire) { 1474 s3_s_amoalu := false.B 1475 s3_s_amoalu_dup.foreach(_ := false.B) 1476 } 1477 1478 req.ready := s0_can_go 1479 1480 io.meta_read.valid := req.valid && !set_conflict 1481 io.meta_read.bits.idx := get_idx(s0_req.vaddr) 1482 io.meta_read.bits.way_en := Mux(s0_req.replace, s0_req.replace_way_en, ~0.U(nWays.W)) 1483 1484 io.tag_read.valid := req.valid && !set_conflict && !s0_req.replace 1485 io.tag_read.bits.idx := get_idx(s0_req.vaddr) 1486 io.tag_read.bits.way_en := ~0.U(nWays.W) 1487 1488 io.data_read_intend := s1_valid_dup(3) && s1_need_data 1489 io.data_readline.valid := s1_valid_dup(4) && s1_need_data 1490 io.data_readline.bits.rmask := s1_banked_rmask 1491 io.data_readline.bits.way_en := s1_way_en 1492 io.data_readline.bits.addr := s1_req_vaddr_dup_for_data_read 1493 1494 io.miss_req.valid := s2_valid_dup(4) && s2_can_go_to_mq_dup(0) 1495 val miss_req = io.miss_req.bits 1496 miss_req := DontCare 1497 miss_req.source := s2_req.source 1498 miss_req.pf_source := L1_HW_PREFETCH_NULL 1499 miss_req.cmd := s2_req.cmd 1500 miss_req.addr := s2_req.addr 1501 miss_req.vaddr := s2_req_vaddr_dup_for_miss_req 1502 miss_req.store_data := s2_req.store_data 1503 miss_req.store_mask := s2_req.store_mask 1504 miss_req.word_idx := s2_req.word_idx 1505 miss_req.amo_data := s2_req.amo_data 1506 miss_req.amo_mask := s2_req.amo_mask 1507 miss_req.req_coh := s2_hit_coh 1508 miss_req.id := s2_req.id 1509 miss_req.cancel := false.B 1510 miss_req.pc := DontCare 1511 miss_req.full_overwrite := s2_req.isStore && s2_req.store_mask.andR 1512 1513 io.wbq_conflict_check.valid := s2_valid_dup(4) && s2_can_go_to_mq_dup(0) 1514 io.wbq_conflict_check.bits := s2_req.addr 1515 1516 io.store_replay_resp.valid := s2_valid_dup(5) && s2_can_go_to_mq_dup(1) && replay && s2_req.isStore 1517 io.store_replay_resp.bits.data := DontCare 1518 io.store_replay_resp.bits.miss := true.B 1519 io.store_replay_resp.bits.replay := true.B 1520 io.store_replay_resp.bits.id := s2_req.id 1521 1522 io.store_hit_resp.valid := s3_valid_dup(8) && (s3_store_can_go || (s3_miss_can_go && s3_req.isStore)) 1523 io.store_hit_resp.bits.data := DontCare 1524 io.store_hit_resp.bits.miss := false.B 1525 io.store_hit_resp.bits.replay := false.B 1526 io.store_hit_resp.bits.id := s3_req.id 1527 1528 val atomic_hit_resp = Wire(new MainPipeResp) 1529 atomic_hit_resp.source := s3_req.source 1530 atomic_hit_resp.data := Mux(s3_sc, s3_sc_fail.asUInt, s3_data_quad_word) 1531 atomic_hit_resp.miss := false.B 1532 atomic_hit_resp.miss_id := s3_req.miss_id 1533 atomic_hit_resp.error := s3_error 1534 atomic_hit_resp.replay := false.B 1535 atomic_hit_resp.ack_miss_queue := s3_req_miss_dup(5) 1536 atomic_hit_resp.id := lrsc_valid_dup(2) 1537 val atomic_replay_resp = Wire(new MainPipeResp) 1538 atomic_replay_resp.source := s2_req.source 1539 atomic_replay_resp.data := DontCare 1540 atomic_replay_resp.miss := true.B 1541 atomic_replay_resp.miss_id := DontCare 1542 atomic_replay_resp.error := false.B 1543 atomic_replay_resp.replay := true.B 1544 atomic_replay_resp.ack_miss_queue := false.B 1545 atomic_replay_resp.id := DontCare 1546 1547 val atomic_replay_resp_valid = s2_valid_dup(6) && s2_can_go_to_mq_dup(2) && replay && (s2_req.isAMO || s2_req.miss) 1548 val atomic_hit_resp_valid = s3_valid_dup(10) && (s3_amo_can_go || s3_miss_can_go && (s3_req.isAMO || s3_req.miss)) 1549 1550 io.atomic_resp.valid := atomic_replay_resp_valid || atomic_hit_resp_valid 1551 io.atomic_resp.bits := Mux(atomic_replay_resp_valid, atomic_replay_resp, atomic_hit_resp) 1552 1553 // io.replace_resp.valid := s3_fire && s3_req_replace_dup(3) 1554 // io.replace_resp.bits := s3_req.miss_id 1555 1556 io.meta_write.valid := s3_fire_dup_for_meta_w_valid && update_meta_dup_for_meta_w_valid 1557 io.meta_write.bits.idx := s3_idx_dup(2) 1558 io.meta_write.bits.way_en := s3_way_en_dup(0) 1559 io.meta_write.bits.meta.coh := new_coh 1560 1561 io.error_flag_write.valid := s3_fire_dup_for_err_w_valid && update_meta_dup_for_err_w_valid && (s3_l2_error || s3_req.miss) 1562 io.error_flag_write.bits.idx := s3_idx_dup(3) 1563 io.error_flag_write.bits.way_en := s3_way_en_dup(1) 1564 io.error_flag_write.bits.flag := s3_l2_error 1565 1566 // if we use (prefetch_flag && meta =/= ClientStates.Nothing) for prefetch check 1567 // prefetch_flag_write can be omited 1568 io.prefetch_flag_write.valid := s3_fire_dup_for_meta_w_valid && s3_req.miss 1569 io.prefetch_flag_write.bits.idx := s3_idx_dup(3) 1570 io.prefetch_flag_write.bits.way_en := s3_way_en_dup(1) 1571 io.prefetch_flag_write.bits.source := s3_req.pf_source 1572 1573 // regenerate repl_way & repl_coh 1574 io.bloom_filter_query.set.valid := s2_fire_to_s3 && s2_req.miss && !isFromL1Prefetch(s2_repl_pf) && s2_repl_coh.isValid() && isFromL1Prefetch(s2_req.pf_source) 1575 io.bloom_filter_query.set.bits.addr := io.bloom_filter_query.set.bits.get_addr(Cat(s2_repl_tag, get_untag(s2_req.vaddr))) // the evict block address 1576 1577 io.bloom_filter_query.clr.valid := s3_fire && isFromL1Prefetch(s3_req.pf_source) 1578 io.bloom_filter_query.clr.bits.addr := io.bloom_filter_query.clr.bits.get_addr(s3_req.addr) 1579 1580 XSPerfAccumulate("mainpipe_update_prefetchArray", io.prefetch_flag_write.valid) 1581 XSPerfAccumulate("mainpipe_s2_miss_req", s2_valid && s2_req.miss) 1582 XSPerfAccumulate("mainpipe_s2_block_penalty", s2_valid && s2_req.miss && !io.refill_info.valid) 1583 XSPerfAccumulate("mainpipe_s2_missqueue_replay", s2_valid && s2_can_go_to_mq_replay) 1584 XSPerfAccumulate("mainpipe_slot_conflict_1_2", (s1_idx === s2_idx && s1_way_en === s2_way_en && s1_req.miss && s2_req.miss && s1_valid && s2_valid )) 1585 XSPerfAccumulate("mainpipe_slot_conflict_1_3", (s1_idx === s3_idx_dup_for_replace_access && s1_way_en === s3_way_en && s1_req.miss && s3_req.miss && s1_valid && s3_valid)) 1586 XSPerfAccumulate("mainpipe_slot_conflict_2_3", (s2_idx === s3_idx_dup_for_replace_access && s2_way_en === s3_way_en && s2_req.miss && s3_req.miss && s2_valid && s3_valid)) 1587 // probe / replace will not update access bit 1588 io.access_flag_write.valid := s3_fire_dup_for_meta_w_valid && !s3_req.probe && !s3_req.replace 1589 io.access_flag_write.bits.idx := s3_idx_dup(3) 1590 io.access_flag_write.bits.way_en := s3_way_en_dup(1) 1591 // io.access_flag_write.bits.flag := true.B 1592 io.access_flag_write.bits.flag :=Mux(s3_req.miss, s3_req.access, true.B) 1593 1594 io.tag_write.valid := s3_fire_dup_for_tag_w_valid && s3_req_miss_dup_for_tag_w_valid 1595 io.tag_write.bits.idx := s3_idx_dup(4) 1596 io.tag_write.bits.way_en := s3_way_en_dup(2) 1597 io.tag_write.bits.tag := get_tag(s3_req_addr_dup(4)) 1598 io.tag_write.bits.ecc := DontCare // generate ecc code in tagArray 1599 io.tag_write.bits.vaddr := s3_req_vaddr_dup_for_data_write 1600 1601 io.tag_write_intend := s3_req_miss_dup(7) && s3_valid_dup(11) 1602 XSPerfAccumulate("fake_tag_write_intend", io.tag_write_intend && !io.tag_write.valid) 1603 XSPerfAccumulate("mainpipe_tag_write", io.tag_write.valid) 1604 1605 io.replace_addr.valid := s2_valid && s2_need_eviction 1606 io.replace_addr.bits := get_block_addr(Cat(s2_tag, get_untag(s2_req.vaddr))) 1607 1608 assert(!RegNext(io.tag_write.valid && !io.tag_write_intend)) 1609 1610 io.data_write.valid := s3_valid_dup_for_data_w_valid && s3_update_data_cango_dup_for_data_w_valid && update_data_dup_for_data_w_valid 1611 io.data_write.bits.way_en := s3_way_en_dup(3) 1612 io.data_write.bits.addr := s3_req_vaddr_dup_for_data_write 1613 io.data_write.bits.wmask := banked_wmask 1614 io.data_write.bits.data := Mux( 1615 amo_wait_amoalu_dup_for_data_w_valid, 1616 s3_amo_data_merged_reg, 1617 Mux( 1618 s3_sc_dup_for_data_w_valid, 1619 s3_sc_data_merged_dup_for_data_w_valid, 1620 Mux( 1621 s3_cas, 1622 s3_cas_data_merged, 1623 s3_store_data_merged 1624 ) 1625 ) 1626 ) 1627 //assert(RegNext(!io.meta_write.valid || !s3_req.replace)) 1628 assert(RegNext(!io.tag_write.valid || !s3_req.replace)) 1629 assert(RegNext(!io.data_write.valid || !s3_req.replace)) 1630 1631 io.wb.valid := s3_valid_dup_for_wb_valid && ( 1632 // replace 1633 s3_req_replace_dup_for_wb_valid && !s3_replace_nothing_dup_for_wb_valid || 1634 // probe can go to wbq 1635 s3_req_probe_dup_for_wb_valid && (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid || s3_tag_error) || 1636 // amo miss can go to wbq 1637 s3_req_miss_dup_for_wb_valid && 1638 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1639 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1640 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1641 io.tag_write_ready_dup(wbPort) 1642 ) && need_wb_dup_for_wb_valid 1643 1644 io.wb.bits.addr := get_block_addr(Mux(s3_tag_error, s3_req.addr, Cat(s3_tag_dup_for_wb_valid, get_untag(s3_req.vaddr)))) 1645 io.wb.bits.param := writeback_param_dup_for_wb_valid 1646 io.wb.bits.voluntary := s3_req_miss_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1647 io.wb.bits.hasData := writeback_data_dup_for_wb_valid && !s3_tag_error 1648 io.wb.bits.dirty := s3_coh_dup_for_wb_valid === ClientStates.Dirty 1649 io.wb.bits.data := s3_data.asUInt 1650 io.wb.bits.corrupt := s3_tag_error || s3_data_error 1651 io.wb.bits.delay_release := s3_req_replace_dup_for_wb_valid 1652 io.wb.bits.miss_id := s3_req.miss_id 1653 1654 // update plru in main pipe s3 1655 io.replace_access.valid := GatedValidRegNext(s2_fire_to_s3) && !s3_req.probe && (s3_req.miss || ((s3_req.isAMO || s3_req.isStore) && s3_hit)) 1656 io.replace_access.bits.set := s3_idx_dup_for_replace_access 1657 io.replace_access.bits.way := OHToUInt(s3_way_en) 1658 1659 io.replace_way.set.valid := GatedValidRegNext(s0_fire) 1660 io.replace_way.set.bits := s1_idx_dup_for_replace_way 1661 io.replace_way.dmWay := s1_dmWay_dup_for_replace_way 1662 1663 // send evict hint to sms 1664 val sms_agt_evict_valid = s2_valid && s2_req.miss && s2_fire_to_s3 1665 io.sms_agt_evict_req.valid := GatedValidRegNext(sms_agt_evict_valid) 1666 io.sms_agt_evict_req.bits.vaddr := RegEnable(Cat(s2_repl_tag(tagBits - 1, 2), s2_req.vaddr(13,12), 0.U((VAddrBits - tagBits).W)), sms_agt_evict_valid) 1667 1668 // TODO: consider block policy of a finer granularity 1669 io.status.s0_set.valid := req.valid 1670 io.status.s0_set.bits := get_idx(s0_req.vaddr) 1671 io.status.s1.valid := s1_valid_dup(5) 1672 io.status.s1.bits.set := s1_idx 1673 io.status.s1.bits.way_en := s1_way_en 1674 io.status.s2.valid := s2_valid_dup(7) && !s2_req_replace_dup_2 1675 io.status.s2.bits.set := s2_idx_dup_for_status 1676 io.status.s2.bits.way_en := s2_way_en 1677 io.status.s3.valid := s3_valid && !s3_req_replace_dup(7) 1678 io.status.s3.bits.set := s3_idx_dup(5) 1679 io.status.s3.bits.way_en := s3_way_en 1680 1681 for ((s, i) <- io.status_dup.zipWithIndex) { 1682 s.s1.valid := s1_valid_dup_for_status(i) 1683 s.s1.bits.set := RegEnable(get_idx(s0_req.vaddr), s0_fire) 1684 s.s1.bits.way_en := s1_way_en 1685 s.s2.valid := s2_valid_dup_for_status(i) && !RegEnable(s1_req.replace, s1_fire) 1686 s.s2.bits.set := RegEnable(get_idx(s1_req.vaddr), s1_fire) 1687 s.s2.bits.way_en := RegEnable(s1_way_en, s1_fire) 1688 s.s3.valid := s3_valid_dup_for_status(i) && !RegEnable(s2_req.replace, s2_fire_to_s3) 1689 s.s3.bits.set := RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 1690 s.s3.bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1691 } 1692 dontTouch(io.status_dup) 1693 1694 io.mainpipe_info.s2_valid := s2_valid && s2_req.miss 1695 io.mainpipe_info.s2_miss_id := s2_req.miss_id 1696 io.mainpipe_info.s2_replay_to_mq := s2_valid && s2_can_go_to_mq_replay 1697 io.mainpipe_info.s3_valid := s3_valid 1698 io.mainpipe_info.s3_miss_id := s3_req.miss_id 1699 io.mainpipe_info.s3_refill_resp := RegNext(s2_valid && s2_req.miss && s2_fire_to_s3) 1700 1701 // report error to beu and csr, 1 cycle after read data resp 1702 io.error := 0.U.asTypeOf(ValidIO(new L1CacheErrorInfo)) 1703 // report error, update error csr 1704 io.error.valid := s3_error && GatedValidRegNext(s2_fire) 1705 // only tag_error and data_error will be reported to beu 1706 // l2_error should not be reported (l2 will report that) 1707 io.error.bits.report_to_beu := (RegEnable(s2_tag_error, s2_fire) || s3_data_error) && RegNext(s2_fire) 1708 io.error.bits.paddr := RegEnable(s2_req.addr, s2_fire) 1709 io.error.bits.source.tag := RegEnable(s2_tag_error, s2_fire) 1710 io.error.bits.source.data := s3_data_error 1711 io.error.bits.source.l2 := RegEnable(s2_flag_error || s2_l2_error, s2_fire) 1712 io.error.bits.opType.store := RegEnable(s2_req.isStore && !s2_req.probe, s2_fire) 1713 io.error.bits.opType.probe := RegEnable(s2_req.probe, s2_fire) 1714 io.error.bits.opType.release := RegEnable(s2_req.replace, s2_fire) 1715 io.error.bits.opType.atom := RegEnable(s2_req.isAMO && !s2_req.probe, s2_fire) 1716 1717 val perfEvents = Seq( 1718 ("dcache_mp_req ", s0_fire ), 1719 ("dcache_mp_total_penalty", PopCount(VecInit(Seq(s0_fire, s1_valid, s2_valid, s3_valid)))) 1720 ) 1721 generatePerfEvent() 1722}