xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/mainpipe/MainPipe.scala (revision 5668a921eb594c3ea72da43594b3fb54e05959a3)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.internal.firrtl.Port
22import chisel3.util._
23import freechips.rocketchip.tilelink.ClientStates._
24import freechips.rocketchip.tilelink.MemoryOpCategories._
25import freechips.rocketchip.tilelink.TLPermissions._
26import freechips.rocketchip.tilelink.{ClientMetadata, ClientStates, TLPermissions}
27import utils._
28
29class MainPipeReq(implicit p: Parameters) extends DCacheBundle {
30  val miss = Bool() // only amo miss will refill in main pipe
31  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
32  val miss_param = UInt(TLPermissions.bdWidth.W)
33  val miss_dirty = Bool()
34
35  val probe = Bool()
36  val probe_param = UInt(TLPermissions.bdWidth.W)
37  val probe_need_data = Bool()
38
39  // request info
40  // reqs from Store, AMO use this
41  // probe does not use this
42  val source = UInt(sourceTypeWidth.W)
43  val cmd = UInt(M_SZ.W)
44  // if dcache size > 32KB, vaddr is also needed for store
45  // vaddr is used to get extra index bits
46  val vaddr  = UInt(VAddrBits.W)
47  // must be aligned to block
48  val addr   = UInt(PAddrBits.W)
49
50  // store
51  val store_data = UInt((cfg.blockBytes * 8).W)
52  val store_mask = UInt(cfg.blockBytes.W)
53
54  // which word does amo work on?
55  val word_idx = UInt(log2Up(cfg.blockBytes * 8 / DataBits).W)
56  val amo_data   = UInt(DataBits.W)
57  val amo_mask   = UInt((DataBits / 8).W)
58
59  val id = UInt(reqIdWidth.W)
60
61  def isLoad: Bool = source === LOAD_SOURCE.U
62  def isStore: Bool = source === STORE_SOURCE.U
63  def isAMO: Bool = source === AMO_SOURCE.U
64
65  def convertStoreReq(store: DCacheLineReq): MainPipeReq = {
66    val req = Wire(new MainPipeReq)
67    req := DontCare
68    req.miss := false.B
69    req.miss_dirty := false.B
70    req.probe := false.B
71    req.probe_need_data := false.B
72    req.source := STORE_SOURCE.U
73    req.cmd := store.cmd
74    req.addr := store.addr
75    req.vaddr := store.vaddr
76    req.store_data := store.data
77    req.store_mask := store.mask
78    req.id := store.id
79    req
80  }
81}
82
83class MainPipe(implicit p: Parameters) extends DCacheModule {
84  val metaBits = (new Meta).getWidth
85  val encMetaBits = cacheParams.tagCode.width((new MetaAndTag).getWidth) - tagBits
86
87  val io = IO(new Bundle() {
88    // probe queue
89    val probe_req = Flipped(DecoupledIO(new MainPipeReq))
90    // store miss go to miss queue
91    val miss = DecoupledIO(new MissReq)
92    // store buffer
93    val store_req = Flipped(DecoupledIO(new DCacheLineReq))
94    val store_replay_resp = ValidIO(new DCacheLineResp)
95    val store_hit_resp = ValidIO(new DCacheLineResp)
96    val release_update = ValidIO(new ReleaseUpdate)
97    // atmoics
98    val atomic_req = Flipped(DecoupledIO(new MainPipeReq))
99    val atomic_resp = ValidIO(new AtomicsResp)
100    // write-back queue
101    val wb = DecoupledIO(new WritebackReq)
102
103    val data_read = DecoupledIO(new L1BankedDataReadLineReq)
104    val data_resp = Input(Vec(DCacheBanks, new L1BankedDataReadResult()))
105    val data_write = DecoupledIO(new L1BankedDataWriteReq)
106
107    val meta_read = DecoupledIO(new MetaReadReq)
108    val meta_resp = Input(Vec(nWays, UInt(encMetaBits.W)))
109    val meta_write = DecoupledIO(new MetaWriteReq)
110
111    val tag_read = DecoupledIO(new TagReadReq)
112    val tag_resp = Input(Vec(nWays, UInt(tagBits.W)))
113    val tag_write = DecoupledIO(new TagWriteReq)
114
115    // update state vec in replacement algo
116    val replace_access = ValidIO(new ReplacementAccessBundle)
117    // find the way to be replaced
118    val replace_way = new ReplacementWayReqIO
119
120    val status = new Bundle() {
121      val s0_set = ValidIO(UInt(idxBits.W))
122      val s1, s2, s3 = ValidIO(new Bundle() {
123        val set = UInt(idxBits.W)
124        val way_en = UInt(nWays.W)
125      })
126    }
127
128    // lrsc locked block should block probe
129    val lrsc_locked_block = Output(Valid(UInt(PAddrBits.W)))
130    val invalid_resv_set = Input(Bool())
131    val update_resv_set = Output(Bool())
132  })
133
134  // meta array is made of regs, so meta write or read should always be ready
135  assert(RegNext(io.meta_read.ready))
136  assert(RegNext(io.meta_write.ready))
137
138  val s1_s0_set_conflict, s2_s0_set_conlict, s3_s0_set_conflict = Wire(Bool())
139  val set_conflict = s1_s0_set_conflict || s2_s0_set_conlict || s3_s0_set_conflict
140  val s1_ready, s2_ready, s3_ready = Wire(Bool())
141
142  // convert store req to main pipe req, and select a req from store and probe
143  val store_req = Wire(DecoupledIO(new MainPipeReq))
144  store_req.bits := (new MainPipeReq).convertStoreReq(io.store_req.bits)
145  store_req.valid := io.store_req.valid
146  io.store_req.ready := store_req.ready
147  val req_arb = Module(new Arbiter(new MainPipeReq, 3))
148  req_arb.io.in(0) <> store_req
149  req_arb.io.in(1) <> io.probe_req
150  req_arb.io.in(2) <> io.atomic_req
151
152  // s0: read meta and tag
153  val req = Wire(DecoupledIO(new MainPipeReq))
154  req <> req_arb.io.out
155  val s0_req = req.bits
156  val s0_idx = get_idx(s0_req.vaddr)
157  val s0_can_go = io.meta_read.ready && io.tag_read.ready && s1_ready && !set_conflict
158  val s0_fire = req.valid && s0_can_go
159
160  val bank_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).orR)).asUInt
161  val bank_full_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).andR)).asUInt
162  val banks_full_overwrite = bank_full_write.andR
163
164  val banked_store_rmask = bank_write & ~bank_full_write
165  val banked_full_rmask = ~0.U(DCacheBanks.W)
166  val banked_none_rmask = 0.U(DCacheBanks.W)
167
168  val store_need_data = !s0_req.probe && s0_req.isStore && banked_store_rmask.orR
169  val probe_need_data = s0_req.probe
170  val amo_need_data = !s0_req.probe && s0_req.isAMO
171  val miss_need_data = s0_req.miss
172
173  val banked_need_data = store_need_data || probe_need_data || amo_need_data || miss_need_data
174
175  val s0_banked_rmask = Mux(store_need_data, banked_store_rmask,
176    Mux(probe_need_data || amo_need_data || miss_need_data,
177      banked_full_rmask,
178      banked_none_rmask
179    ))
180
181  // generate wmask here and use it in stage 2
182  val banked_store_wmask = bank_write
183  val banked_full_wmask = ~0.U(DCacheBanks.W)
184  val banked_none_wmask = 0.U(DCacheBanks.W)
185
186  // s1: read data
187  val s1_valid = RegInit(false.B)
188  val s1_need_data = RegEnable(banked_need_data, s0_fire)
189  val s1_req = RegEnable(s0_req, s0_fire)
190  val s1_banked_rmask = RegEnable(s0_banked_rmask, s0_fire)
191  val s1_banked_store_wmask = RegEnable(banked_store_wmask, s0_fire)
192  val s1_can_go = s2_ready && (io.data_read.ready || !s1_need_data)
193  val s1_fire = s1_valid && s1_can_go
194  val s1_idx = get_idx(s1_req.vaddr)
195  when (s0_fire) {
196    s1_valid := true.B
197  }.elsewhen (s1_fire) {
198    s1_valid := false.B
199  }
200  s1_ready := !s1_valid || s1_can_go
201  s1_s0_set_conflict := s1_valid && s0_idx === s1_idx
202
203  def getMeta(encMeta: UInt): UInt = {
204    require(encMeta.getWidth == encMetaBits)
205    encMeta(metaBits - 1, 0)
206  }
207
208  val tag_resp = Wire(Vec(nWays, UInt(tagBits.W)))
209  val ecc_meta_resp = Wire(Vec(nWays, UInt(encMetaBits.W)))
210  tag_resp := Mux(RegNext(s0_fire), io.tag_resp, RegNext(tag_resp))
211  ecc_meta_resp := Mux(RegNext(s0_fire), io.meta_resp, RegNext(ecc_meta_resp))
212  val meta_resp = ecc_meta_resp.map(getMeta(_))
213
214  def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f))
215  val s1_tag_eq_way = wayMap((w: Int) => tag_resp(w) === get_tag(s1_req.addr)).asUInt
216  val s1_tag_match_way = wayMap((w: Int) => s1_tag_eq_way(w) && Meta(meta_resp(w)).coh.isValid()).asUInt
217  val s1_tag_match = s1_tag_match_way.orR
218
219  val s1_hit_tag = Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap(w => tag_resp(w))), get_tag(s1_req.addr))
220  val s1_hit_coh = ClientMetadata(Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap(w => meta_resp(w))), 0.U))
221
222  // replacement policy
223  val s1_repl_way_en = WireInit(0.U(nWays.W))
224  s1_repl_way_en := Mux(RegNext(s0_fire), UIntToOH(io.replace_way.way), RegNext(s1_repl_way_en))
225  val s1_repl_tag = Mux1H(s1_repl_way_en, wayMap(w => tag_resp(w)))
226  val s1_repl_coh = Mux1H(s1_repl_way_en, wayMap(w => meta_resp(w))).asTypeOf(new ClientMetadata)
227
228  val s1_need_replacement = (s1_req.miss || s1_req.isStore && !s1_req.probe) && !s1_tag_match
229  val s1_way_en = Mux(s1_need_replacement, s1_repl_way_en, s1_tag_match_way)
230  val s1_tag = Mux(s1_need_replacement, s1_repl_tag, s1_hit_tag)
231  val s1_coh = Mux(s1_need_replacement, s1_repl_coh, s1_hit_coh)
232
233  // s2: select data, return resp if this is a store miss
234  val s2_valid = RegInit(false.B)
235  val s2_req = RegEnable(s1_req, s1_fire)
236  val s2_tag_match = RegEnable(s1_tag_match, s1_fire)
237  val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire)
238  val (s2_has_permission, _, s2_new_hit_coh) = s2_hit_coh.onAccess(s2_req.cmd)
239  val s2_repl_way_en = RegEnable(s1_repl_way_en, s1_fire)
240  val s2_repl_tag = RegEnable(s1_repl_tag, s1_fire)
241  val s2_repl_coh = RegEnable(s1_repl_coh, s1_fire)
242  val s2_need_replacement = RegEnable(s1_need_replacement, s1_fire)
243  val s2_idx = get_idx(s2_req.vaddr)
244  val s2_way_en = RegEnable(s1_way_en, s1_fire)
245  val s2_tag = RegEnable(s1_tag, s1_fire)
246  val s2_coh = RegEnable(s1_coh, s1_fire)
247  val s2_banked_store_wmask = RegEnable(s1_banked_store_wmask, s1_fire)
248
249  val s2_hit = s2_tag_match && s2_has_permission
250  val s2_amo_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isAMO
251  val s2_store_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isStore
252
253  s2_s0_set_conlict := s2_valid && s0_idx === s2_idx
254
255  // For a store req, it either hits and goes to s3, or miss and enter miss queue immediately
256  val s2_can_go_to_s3 = (s2_req.probe || s2_req.miss || (s2_req.isStore || s2_req.isAMO) && s2_hit) && s3_ready
257  val s2_can_go_to_mq = !s2_req.probe && !s2_req.miss && (s2_req.isStore || s2_req.isAMO) && !s2_hit
258  assert(RegNext(!(s2_valid && s2_can_go_to_s3 && s2_can_go_to_mq)))
259  val s2_can_go = s2_can_go_to_s3 || s2_can_go_to_mq
260  val s2_fire = s2_valid && s2_can_go
261  val s2_fire_to_s3 = s2_valid && s2_can_go_to_s3
262  when (s1_fire) {
263    s2_valid := true.B
264  }.elsewhen (s2_fire) {
265    s2_valid := false.B
266  }
267  s2_ready := !s2_valid || s2_can_go
268  val replay = !io.miss.ready
269
270  val data_resp = Wire(io.data_resp.cloneType)
271  data_resp := Mux(RegNext(s1_fire), io.data_resp, RegNext(data_resp))
272  val s2_store_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W)))
273
274  def mergePutData(old_data: UInt, new_data: UInt, wmask: UInt): UInt = {
275    val full_wmask = FillInterleaved(8, wmask)
276    ((~full_wmask & old_data) | (full_wmask & new_data))
277  }
278
279  val s2_data = WireInit(VecInit((0 until DCacheBanks).map(i => {
280    val decoded = cacheParams.dataCode.decode(data_resp(i).asECCData())
281    // assert(!RegNext(s2_valid && s2_hit && decoded.uncorrectable))
282    // TODO: trigger ecc error
283    data_resp(i).raw_data
284  })))
285
286  for (i <- 0 until DCacheBanks) {
287    val old_data = s2_data(i)
288    val new_data = get_data_of_bank(i, s2_req.store_data)
289    // for amo hit, we should use read out SRAM data
290    // do not merge with store data
291    val wmask = Mux(s2_amo_hit, 0.U(wordBytes.W), get_mask_of_bank(i, s2_req.store_mask))
292    s2_store_data_merged(i) := mergePutData(old_data, new_data, wmask)
293  }
294
295  val s2_data_word = s2_store_data_merged(s2_req.word_idx)
296
297  // s3: write data, meta and tag
298  val s3_valid = RegInit(false.B)
299  val s3_req = RegEnable(s2_req, s2_fire_to_s3)
300  val s3_idx = get_idx(s3_req.vaddr)
301  val s3_tag = RegEnable(s2_tag, s2_fire_to_s3)
302  val s3_tag_match = RegEnable(s2_tag_match, s2_fire_to_s3)
303  val s3_coh = RegEnable(s2_coh, s2_fire_to_s3)
304  val s3_hit = RegEnable(s2_hit, s2_fire_to_s3)
305  val s3_amo_hit = RegEnable(s2_amo_hit, s2_fire_to_s3)
306  val s3_store_hit = RegEnable(s2_store_hit, s2_fire_to_s3)
307  val s3_hit_coh = RegEnable(s2_hit_coh, s2_fire_to_s3)
308  val s3_new_hit_coh = RegEnable(s2_new_hit_coh, s2_fire_to_s3)
309  val s3_way_en = RegEnable(s2_way_en, s2_fire_to_s3)
310  val s3_banked_store_wmask = RegEnable(s2_banked_store_wmask, s2_fire_to_s3)
311  val s3_store_data_merged = RegEnable(s2_store_data_merged, s2_fire_to_s3)
312  val s3_data_word = RegEnable(s2_data_word, s2_fire_to_s3)
313  val s3_data = RegEnable(s2_data, s2_fire_to_s3)
314  val (probe_has_dirty_data, probe_shrink_param, probe_new_coh) = s3_coh.onProbe(s3_req.probe_param)
315  val s3_need_replacement = RegEnable(s2_need_replacement, s2_fire_to_s3)
316
317  val miss_update_meta = s3_req.miss
318  val probe_update_meta = s3_req.probe && s3_tag_match && s3_coh =/= probe_new_coh
319  val store_update_meta = s3_req.isStore && !s3_req.probe && s3_hit_coh =/= s3_new_hit_coh
320  val amo_update_meta = s3_req.isAMO && !s3_req.probe && s3_hit_coh =/= s3_new_hit_coh
321  val amo_wait_amoalu = s3_req.isAMO && s3_req.cmd =/= M_XLR && s3_req.cmd =/= M_XSC
322  val update_meta = miss_update_meta || probe_update_meta || store_update_meta || amo_update_meta
323
324  def missCohGen(cmd: UInt, param: UInt, dirty: Bool) = {
325    val c = categorize(cmd)
326    MuxLookup(Cat(c, param, dirty), Nothing, Seq(
327      //(effect param) -> (next)
328      Cat(rd, toB, false.B)  -> Branch,
329      Cat(rd, toB, true.B)   -> Branch,
330      Cat(rd, toT, false.B)  -> Trunk,
331      Cat(rd, toT, true.B)   -> Dirty,
332      Cat(wi, toT, false.B)  -> Trunk,
333      Cat(wi, toT, true.B)   -> Dirty,
334      Cat(wr, toT, false.B)  -> Dirty,
335      Cat(wr, toT, true.B)   -> Dirty))
336  }
337  val miss_new_coh = ClientMetadata(missCohGen(s3_req.cmd, s3_req.miss_param, s3_req.miss_dirty))
338
339  val new_coh = Mux(
340    miss_update_meta,
341    miss_new_coh,
342    Mux(
343      probe_update_meta,
344      probe_new_coh,
345      Mux(
346        store_update_meta || amo_update_meta,
347        s3_new_hit_coh,
348        ClientMetadata.onReset
349      )
350    )
351  )
352
353  // LR, SC and AMO
354  val debug_sc_fail_addr = RegInit(0.U)
355  val debug_sc_fail_cnt  = RegInit(0.U(8.W))
356
357  val lrsc_count = RegInit(0.U(log2Ceil(lrscCycles).W))
358  val lrsc_valid = lrsc_count > lrscBackoff.U
359  val lrsc_addr  = Reg(UInt())
360  val s3_lr = !s3_req.probe && s3_req.isAMO && s3_req.cmd === M_XLR
361  val s3_sc = !s3_req.probe && s3_req.isAMO && s3_req.cmd === M_XSC
362  val s3_lrsc_addr_match = lrsc_valid && lrsc_addr === get_block_addr(s3_req.addr)
363  val s3_sc_fail = s3_sc && !s3_lrsc_addr_match
364  val s3_sc_resp = Mux(s3_sc_fail, 1.U, 0.U)
365
366  val s3_can_do_amo = (s3_req.miss && !s3_req.probe && s3_req.source === AMO_SOURCE.U) || s3_amo_hit
367  val s3_can_do_amo_write = s3_can_do_amo && isWrite(s3_req.cmd) && !s3_sc_fail
368
369  when (s3_valid && (s3_lr || s3_sc)) {
370    when (s3_can_do_amo && s3_lr) {
371      lrsc_count := (lrscCycles - 1).U
372      lrsc_addr := get_block_addr(s3_req.addr)
373    } .otherwise {
374      lrsc_count := 0.U
375    }
376  } .elsewhen (lrsc_count > 0.U) {
377    lrsc_count := lrsc_count - 1.U
378  }
379
380  io.lrsc_locked_block.valid := lrsc_valid
381  io.lrsc_locked_block.bits  := lrsc_addr
382
383  // When we update update_resv_set, block all probe req in the next cycle
384  // It should give Probe reservation set addr compare an independent cycle,
385  // which will lead to better timing
386  io.update_resv_set := s3_valid && s3_lr && s3_can_do_amo
387
388  // when we release this block,
389  // we invalidate this reservation set
390  when (io.invalid_resv_set) {
391    lrsc_count := 0.U
392  }
393
394  when (s3_valid) {
395    when (s3_req.addr === debug_sc_fail_addr) {
396      when (s3_sc_fail) {
397        debug_sc_fail_cnt := debug_sc_fail_cnt + 1.U
398      } .elsewhen (s3_sc) {
399        debug_sc_fail_cnt := 0.U
400      }
401    } .otherwise {
402      when (s3_sc_fail) {
403        debug_sc_fail_addr := s3_req.addr
404        debug_sc_fail_cnt  := 1.U
405      }
406    }
407  }
408  assert(debug_sc_fail_cnt < 100.U, "L1DCache failed too many SCs in a row")
409
410
411  val banked_amo_wmask = UIntToOH(s3_req.word_idx)
412//  val banked_wmask = s3_banked_store_wmask
413  val banked_wmask = Mux(
414    s3_req.miss,
415    banked_full_wmask,
416    Mux(
417      s3_store_hit,
418      s3_banked_store_wmask,
419      Mux(
420        s3_can_do_amo_write,
421        banked_amo_wmask,
422        banked_none_wmask
423      )
424    )
425  )
426  val update_data = banked_wmask.asUInt.orR
427
428  // generate write data
429  // AMO hits
430  val s3_s_amoalu = RegInit(false.B)
431  val do_amoalu = amo_wait_amoalu && s3_valid && !s3_s_amoalu
432  val amoalu   = Module(new AMOALU(wordBits))
433  amoalu.io.mask := s3_req.amo_mask
434  amoalu.io.cmd  := s3_req.cmd
435  amoalu.io.lhs  := s3_data_word
436  amoalu.io.rhs  := s3_req.amo_data
437
438  // merge amo write data
439  val amo_bitmask = FillInterleaved(8, s3_req.amo_mask)
440  val s3_amo_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W)))
441  val s3_sc_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W)))
442  for (i <- 0 until DCacheBanks) {
443    val old_data = s3_store_data_merged(i)
444    val new_data = amoalu.io.out
445    val wmask = Mux(
446      s3_req.word_idx === i.U,
447      ~0.U(wordBytes.W),
448      0.U(wordBytes.W)
449    )
450    s3_amo_data_merged(i) := mergePutData(old_data, new_data, wmask)
451    s3_sc_data_merged(i) := amo_bitmask & s3_req.amo_data | ~amo_bitmask & old_data
452  }
453  val s3_amo_data_merged_reg = RegEnable(s3_amo_data_merged, do_amoalu)
454  when(do_amoalu){
455    s3_s_amoalu := true.B
456  }
457
458  val miss_wb = s3_req.miss && s3_need_replacement && s3_coh.state =/= ClientStates.Nothing
459  val probe_wb = s3_req.probe
460  val need_wb = miss_wb || probe_wb
461
462  val (_, miss_shrink_param, _) = s3_coh.onCacheControl(M_FLUSH)
463  val writeback_param = Mux(miss_wb, miss_shrink_param, probe_shrink_param)
464  val writeback_data = if (dcacheParameters.alwaysReleaseData) {
465    s3_tag_match && s3_req.probe && s3_req.probe_need_data ||
466      s3_coh === ClientStates.Dirty || miss_wb && s3_coh.state =/= ClientStates.Nothing
467  } else {
468    s3_tag_match && s3_req.probe && s3_req.probe_need_data || s3_coh === ClientStates.Dirty
469  }
470
471  val s3_probe_can_go = s3_req.probe && io.wb.ready && (io.meta_write.ready || !probe_update_meta)
472  val s3_store_can_go = s3_req.isStore && !s3_req.probe && (io.meta_write.ready || !store_update_meta) && (io.data_write.ready || !update_data)
473  val s3_amo_can_go = s3_amo_hit && (io.meta_write.ready || !amo_update_meta) && (io.data_write.ready || !update_data) && (s3_s_amoalu || !amo_wait_amoalu)
474  val s3_miss_can_go = s3_req.miss &&
475    (io.meta_write.ready || !amo_update_meta) &&
476    (io.data_write.ready || !update_data) &&
477    (s3_s_amoalu || !amo_wait_amoalu) &&
478    io.tag_write.ready &&
479    io.wb.ready
480  val s3_can_go = s3_probe_can_go || s3_store_can_go || s3_amo_can_go || s3_miss_can_go
481  val s3_fire = s3_valid && s3_can_go
482  when (s2_fire_to_s3) {
483    s3_valid := true.B
484  }.elsewhen (s3_fire) {
485    s3_valid := false.B
486  }
487  s3_ready := !s3_valid || s3_can_go
488  s3_s0_set_conflict := s3_valid && s3_idx === s0_idx
489  assert(RegNext(!s3_valid || !(s3_req.isStore && !s3_req.probe) || s3_hit)) // miss store should never come to s3
490
491  when(s3_fire) {
492    s3_s_amoalu := false.B
493  }
494
495  req.ready := s0_can_go
496
497  io.meta_read.valid := req.valid && s1_ready && !set_conflict
498  io.meta_read.bits.idx := get_idx(s0_req.vaddr)
499  io.meta_read.bits.way_en := ~0.U(nWays.W)
500
501  io.tag_read.valid := req.valid && s1_ready && !set_conflict
502  io.tag_read.bits.idx := get_idx(s0_req.vaddr)
503  io.tag_read.bits.way_en := ~0.U(nWays.W)
504
505  io.data_read.valid := s1_valid && s1_need_data && s2_ready
506  io.data_read.bits.rmask := s1_banked_rmask
507  io.data_read.bits.way_en := s1_way_en
508  io.data_read.bits.addr := s1_req.vaddr
509
510  io.miss.valid := s2_valid && s2_can_go_to_mq
511  val miss = io.miss.bits
512  miss := DontCare
513  miss.source := s2_req.source
514  miss.cmd := s2_req.cmd
515  miss.addr := s2_req.addr
516  miss.vaddr := s2_req.vaddr
517  miss.way_en := s2_way_en
518  miss.store_data := s2_req.store_data
519  miss.store_mask := s2_req.store_mask
520  miss.word_idx := s2_req.word_idx
521  miss.amo_data := s2_req.amo_data
522  miss.amo_mask := s2_req.amo_mask
523  miss.req_coh := s2_hit_coh
524  miss.replace_coh := s2_repl_coh
525  miss.replace_tag := s2_repl_tag
526  miss.id := s2_req.id
527
528  io.store_replay_resp.valid := s2_valid && s2_can_go_to_mq && replay && s2_req.isStore
529  io.store_replay_resp.bits.data := DontCare
530  io.store_replay_resp.bits.miss := true.B
531  io.store_replay_resp.bits.replay := true.B
532  io.store_replay_resp.bits.id := s2_req.id
533
534  io.store_hit_resp.valid := s3_valid && s3_store_can_go
535  io.store_hit_resp.bits.data := DontCare
536  io.store_hit_resp.bits.miss := false.B
537  io.store_hit_resp.bits.replay := false.B
538  io.store_hit_resp.bits.id := s3_req.id
539
540  io.release_update.valid := s3_valid && (s3_store_can_go || s3_amo_can_go) && s3_hit && update_data
541  io.release_update.bits.addr := s3_req.addr
542  io.release_update.bits.mask := Mux(s3_store_hit, s3_banked_store_wmask, banked_amo_wmask)
543  io.release_update.bits.data := Mux(
544    amo_wait_amoalu,
545    s3_amo_data_merged_reg,
546    Mux(
547      s3_sc,
548      s3_sc_data_merged,
549      s3_store_data_merged
550    )
551  ).asUInt
552
553  val atomic_hit_resp = Wire(new AtomicsResp)
554  atomic_hit_resp.data := Mux(s3_sc, s3_sc_resp, s3_data_word)
555  atomic_hit_resp.miss := false.B
556  atomic_hit_resp.miss_id := s3_req.miss_id
557  atomic_hit_resp.replay := false.B
558  atomic_hit_resp.ack_miss_queue := s3_req.miss
559  atomic_hit_resp.id := lrsc_valid
560  val atomic_replay_resp = Wire(new AtomicsResp)
561  atomic_replay_resp.data := DontCare
562  atomic_replay_resp.miss := true.B
563  atomic_replay_resp.miss_id := DontCare
564  atomic_replay_resp.replay := true.B
565  atomic_replay_resp.ack_miss_queue := false.B
566  atomic_replay_resp.id := DontCare
567  val atomic_replay_resp_valid = s2_valid && s2_can_go_to_mq && replay && s2_req.isAMO
568  val atomic_hit_resp_valid = s3_valid && (s3_amo_can_go || s3_miss_can_go && s3_req.isAMO)
569  io.atomic_resp.valid := atomic_replay_resp_valid || atomic_hit_resp_valid
570  io.atomic_resp.bits := Mux(atomic_replay_resp_valid, atomic_replay_resp, atomic_hit_resp)
571
572  io.meta_write.valid := s3_fire && update_meta
573  io.meta_write.bits.idx := s3_idx
574  io.meta_write.bits.way_en := s3_way_en
575  io.meta_write.bits.tag := get_tag(s3_req.addr)
576  io.meta_write.bits.meta.coh := new_coh
577
578  io.tag_write.valid := s3_fire && s3_req.miss
579  io.tag_write.bits.idx := s3_idx
580  io.tag_write.bits.way_en := s3_way_en
581  io.tag_write.bits.tag := get_tag(s3_req.addr)
582
583  io.data_write.valid := s3_fire && update_data
584  io.data_write.bits.way_en := s3_way_en
585  io.data_write.bits.addr := s3_req.vaddr
586  io.data_write.bits.wmask := banked_wmask
587  io.data_write.bits.data := Mux(
588    amo_wait_amoalu,
589    s3_amo_data_merged_reg,
590    Mux(
591      s3_sc,
592      s3_sc_data_merged,
593      s3_store_data_merged
594    )
595  )
596
597  io.wb.valid := s3_valid && (
598    // probe can go to wbq
599    s3_req.probe && (io.meta_write.ready || !probe_update_meta) ||
600      // amo miss can go to wbq
601      s3_req.miss &&
602        (io.meta_write.ready || !amo_update_meta) &&
603        (io.data_write.ready || !update_data) &&
604        io.tag_write.ready
605    ) && need_wb
606  io.wb.bits.addr := get_block_addr(Cat(s3_tag, get_untag(s3_req.vaddr)))
607  io.wb.bits.param := writeback_param
608  io.wb.bits.voluntary := s3_req.miss
609  io.wb.bits.hasData := writeback_data
610  io.wb.bits.dirty := s3_coh === ClientStates.Dirty
611  io.wb.bits.data := s3_data.asUInt()
612  io.wb.bits.delay_release := false.B
613  io.wb.bits.miss_id := DontCare
614
615  io.replace_access.valid := RegNext(s1_fire && (s1_req.isAMO || s1_req.isStore) && !s1_req.probe && s1_tag_match)
616  io.replace_access.bits.set := s2_idx
617  io.replace_access.bits.way := RegNext(OHToUInt(s1_way_en))
618
619  io.replace_way.set.valid := RegNext(s0_fire)
620  io.replace_way.set.bits := s1_idx
621
622  // TODO: consider block policy of a finer granularity
623  io.status.s0_set.valid := req.valid
624  io.status.s0_set.bits := get_idx(s0_req.vaddr)
625  io.status.s1.valid := s1_valid
626  io.status.s1.bits.set := s1_idx
627  io.status.s1.bits.way_en := s1_way_en
628  io.status.s2.valid := s2_valid
629  io.status.s2.bits.set := s2_idx
630  io.status.s2.bits.way_en := s2_way_en
631  io.status.s3.valid := s3_valid
632  io.status.s3.bits.set := s3_idx
633  io.status.s3.bits.way_en := s3_way_en
634
635  val perfinfo = IO(new Bundle(){
636    val perfEvents = Output(new PerfEventsBundle(2))
637  })
638  val perfEvents = Seq(
639    ("dcache_mp_req                    ", s0_fire                                                                     ),
640    ("dcache_mp_total_penalty          ", (PopCount(VecInit(Seq(s0_fire, s1_valid, s2_valid, s3_valid))))             ),
641  )
642
643  for (((perf_out,(perf_name,perf)),i) <- perfinfo.perfEvents.perf_events.zip(perfEvents).zipWithIndex) {
644    perf_out.incr_step := RegNext(perf)
645  }
646}
647