1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.tilelink.ClientStates._ 23import freechips.rocketchip.tilelink.MemoryOpCategories._ 24import freechips.rocketchip.tilelink.TLPermissions._ 25import freechips.rocketchip.tilelink.{ClientMetadata, ClientStates, TLPermissions} 26import utils._ 27import utility._ 28import xiangshan.{L1CacheErrorInfo, XSCoreParamsKey} 29import xiangshan.mem.prefetch._ 30import xiangshan.mem.HasL1PrefetchSourceParameter 31 32class MainPipeReq(implicit p: Parameters) extends DCacheBundle { 33 val miss = Bool() // only amo miss will refill in main pipe 34 val miss_id = UInt(log2Up(cfg.nMissEntries).W) 35 val miss_param = UInt(TLPermissions.bdWidth.W) 36 val miss_dirty = Bool() 37 38 val probe = Bool() 39 val probe_param = UInt(TLPermissions.bdWidth.W) 40 val probe_need_data = Bool() 41 42 // request info 43 // reqs from Store, AMO use this 44 // probe does not use this 45 val source = UInt(sourceTypeWidth.W) 46 val cmd = UInt(M_SZ.W) 47 // if dcache size > 32KB, vaddr is also needed for store 48 // vaddr is used to get extra index bits 49 val vaddr = UInt(VAddrBits.W) 50 // must be aligned to block 51 val addr = UInt(PAddrBits.W) 52 53 // store 54 val store_data = UInt((cfg.blockBytes * 8).W) 55 val store_mask = UInt(cfg.blockBytes.W) 56 57 // which word does amo work on? 58 val word_idx = UInt(log2Up(cfg.blockBytes * 8 / DataBits).W) 59 val amo_data = UInt(DataBits.W) 60 val amo_mask = UInt((DataBits / 8).W) 61 62 // error 63 val error = Bool() 64 65 // replace 66 val replace = Bool() 67 val replace_way_en = UInt(DCacheWays.W) 68 69 // prefetch 70 val pf_source = UInt(L1PfSourceBits.W) 71 val access = Bool() 72 73 val id = UInt(reqIdWidth.W) 74 75 def isLoad: Bool = source === LOAD_SOURCE.U 76 def isStore: Bool = source === STORE_SOURCE.U 77 def isAMO: Bool = source === AMO_SOURCE.U 78 79 def convertStoreReq(store: DCacheLineReq): MainPipeReq = { 80 val req = Wire(new MainPipeReq) 81 req := DontCare 82 req.miss := false.B 83 req.miss_dirty := false.B 84 req.probe := false.B 85 req.probe_need_data := false.B 86 req.source := STORE_SOURCE.U 87 req.cmd := store.cmd 88 req.addr := store.addr 89 req.vaddr := store.vaddr 90 req.store_data := store.data 91 req.store_mask := store.mask 92 req.replace := false.B 93 req.error := false.B 94 req.id := store.id 95 req 96 } 97} 98 99class MainPipeStatus(implicit p: Parameters) extends DCacheBundle { 100 val set = UInt(idxBits.W) 101 val way_en = UInt(nWays.W) 102} 103 104class MainPipeInfoToMQ(implicit p:Parameters) extends DCacheBundle { 105 val s2_valid = Bool() 106 val s2_miss_id = UInt(log2Up(cfg.nMissEntries).W) // For refill data selection 107 val s2_replay_to_mq = Bool() 108 val s3_valid = Bool() 109 val s3_miss_id = UInt(log2Up(cfg.nMissEntries).W) // For mshr release 110 val s3_refill_resp = Bool() 111} 112 113class MainPipe(implicit p: Parameters) extends DCacheModule with HasPerfEvents with HasL1PrefetchSourceParameter { 114 val io = IO(new Bundle() { 115 // probe queue 116 val probe_req = Flipped(DecoupledIO(new MainPipeReq)) 117 // store miss go to miss queue 118 val miss_req = DecoupledIO(new MissReq) 119 val miss_resp = Input(new MissResp) // miss resp is used to support plru update 120 val refill_req = Flipped(DecoupledIO(new MainPipeReq)) 121 // store buffer 122 val store_req = Flipped(DecoupledIO(new DCacheLineReq)) 123 val store_replay_resp = ValidIO(new DCacheLineResp) 124 val store_hit_resp = ValidIO(new DCacheLineResp) 125 val release_update = ValidIO(new ReleaseUpdate) 126 // atmoics 127 val atomic_req = Flipped(DecoupledIO(new MainPipeReq)) 128 val atomic_resp = ValidIO(new MainPipeResp) 129 // find matched refill data in missentry 130 val mainpipe_info = Output(new MainPipeInfoToMQ) 131 // missqueue refill data 132 val refill_info = Flipped(ValidIO(new MissQueueRefillInfo)) 133 // write-back queue 134 val wb = DecoupledIO(new WritebackReq) 135 val wb_ready_dup = Vec(nDupWbReady, Input(Bool())) 136 137 // data sram 138 val data_read = Vec(LoadPipelineWidth, Input(Bool())) 139 val data_read_intend = Output(Bool()) 140 val data_readline = DecoupledIO(new L1BankedDataReadLineReq) 141 val data_resp = Input(Vec(DCacheBanks, new L1BankedDataReadResult())) 142 val readline_error_delayed = Input(Bool()) 143 val data_write = DecoupledIO(new L1BankedDataWriteReq) 144 val data_write_dup = Vec(DCacheBanks, Valid(new L1BankedDataWriteReqCtrl)) 145 val data_write_ready_dup = Vec(nDupDataWriteReady, Input(Bool())) 146 147 // meta array 148 val meta_read = DecoupledIO(new MetaReadReq) 149 val meta_resp = Input(Vec(nWays, new Meta)) 150 val meta_write = DecoupledIO(new CohMetaWriteReq) 151 val extra_meta_resp = Input(Vec(nWays, new DCacheExtraMeta)) 152 val error_flag_write = DecoupledIO(new FlagMetaWriteReq) 153 val prefetch_flag_write = DecoupledIO(new SourceMetaWriteReq) 154 val access_flag_write = DecoupledIO(new FlagMetaWriteReq) 155 156 // tag sram 157 val tag_read = DecoupledIO(new TagReadReq) 158 val tag_resp = Input(Vec(nWays, UInt(encTagBits.W))) 159 val tag_write = DecoupledIO(new TagWriteReq) 160 val tag_write_ready_dup = Vec(nDupTagWriteReady, Input(Bool())) 161 val tag_write_intend = Output(new Bool()) 162 163 // update state vec in replacement algo 164 val replace_access = ValidIO(new ReplacementAccessBundle) 165 // find the way to be replaced 166 val replace_way = new ReplacementWayReqIO 167 168 // sms prefetch 169 val sms_agt_evict_req = DecoupledIO(new AGTEvictReq) 170 171 val status = new Bundle() { 172 val s0_set = ValidIO(UInt(idxBits.W)) 173 val s1, s2, s3 = ValidIO(new MainPipeStatus) 174 } 175 val status_dup = Vec(nDupStatus, new Bundle() { 176 val s1, s2, s3 = ValidIO(new MainPipeStatus) 177 }) 178 179 // lrsc locked block should block probe 180 val lrsc_locked_block = Output(Valid(UInt(PAddrBits.W))) 181 val invalid_resv_set = Input(Bool()) 182 val update_resv_set = Output(Bool()) 183 val block_lr = Output(Bool()) 184 185 // ecc error 186 val error = Output(new L1CacheErrorInfo()) 187 // force write 188 val force_write = Input(Bool()) 189 190 val bloom_filter_query = new Bundle { 191 val set = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 192 val clr = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 193 } 194 }) 195 196 // meta array is made of regs, so meta write or read should always be ready 197 assert(RegNext(io.meta_read.ready)) 198 assert(RegNext(io.meta_write.ready)) 199 200 val s1_s0_set_conflict, s2_s0_set_conlict, s3_s0_set_conflict = Wire(Bool()) 201 val set_conflict = s1_s0_set_conflict || s2_s0_set_conlict || s3_s0_set_conflict 202 // check sbuffer store req set_conflict in parallel with req arbiter 203 // it will speed up the generation of store_req.ready, which is in crit. path 204 val s1_s0_set_conflict_store, s2_s0_set_conlict_store, s3_s0_set_conflict_store = Wire(Bool()) 205 val store_set_conflict = s1_s0_set_conflict_store || s2_s0_set_conlict_store || s3_s0_set_conflict_store 206 val s1_ready, s2_ready, s3_ready = Wire(Bool()) 207 208 // convert store req to main pipe req, and select a req from store and probe 209 val storeWaitCycles = RegInit(0.U(4.W)) 210 val StoreWaitThreshold = Wire(UInt(4.W)) 211 StoreWaitThreshold := Constantin.createRecord(s"StoreWaitThreshold_${p(XSCoreParamsKey).HartId}", initValue = 0) 212 val storeWaitTooLong = storeWaitCycles >= StoreWaitThreshold 213 val loadsAreComing = io.data_read.asUInt.orR 214 val storeCanAccept = storeWaitTooLong || !loadsAreComing || io.force_write 215 216 val store_req = Wire(DecoupledIO(new MainPipeReq)) 217 store_req.bits := (new MainPipeReq).convertStoreReq(io.store_req.bits) 218 store_req.valid := io.store_req.valid && storeCanAccept 219 io.store_req.ready := store_req.ready && storeCanAccept 220 221 222 when (store_req.fire) { // if wait too long and write success, reset counter. 223 storeWaitCycles := 0.U 224 } .elsewhen (storeWaitCycles < StoreWaitThreshold && io.store_req.valid && !store_req.ready) { // if block store, increase counter. 225 storeWaitCycles := storeWaitCycles + 1.U 226 } 227 228 // s0: read meta and tag 229 val req = Wire(DecoupledIO(new MainPipeReq)) 230 arbiter( 231 in = Seq( 232 io.probe_req, 233 io.refill_req, 234 io.atomic_req, 235 store_req // Note: store_req.ready is now manually assigned for better timing 236 ), 237 out = req, 238 name = Some("main_pipe_req") 239 ) 240 241 val store_idx = get_idx(io.store_req.bits.vaddr) 242 // manually assign store_req.ready for better timing 243 // now store_req set conflict check is done in parallel with req arbiter 244 store_req.ready := io.meta_read.ready && io.tag_read.ready && s1_ready && !store_set_conflict && 245 !io.probe_req.valid && !io.refill_req.valid && !io.atomic_req.valid 246 val s0_req = req.bits 247 val s0_idx = get_idx(s0_req.vaddr) 248 val s0_need_tag = io.tag_read.valid 249 val s0_can_go = io.meta_read.ready && io.tag_read.ready && s1_ready && !set_conflict 250 val s0_fire = req.valid && s0_can_go 251 252 val bank_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).orR)).asUInt 253 val bank_full_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).andR)).asUInt 254 val banks_full_overwrite = bank_full_write.andR 255 256 val banked_store_rmask = bank_write & ~bank_full_write 257 val banked_full_rmask = ~0.U(DCacheBanks.W) 258 val banked_none_rmask = 0.U(DCacheBanks.W) 259 260 val store_need_data = !s0_req.probe && s0_req.isStore && banked_store_rmask.orR 261 val probe_need_data = s0_req.probe 262 val amo_need_data = !s0_req.probe && s0_req.isAMO 263 val miss_need_data = s0_req.miss 264 val replace_need_data = s0_req.replace 265 266 val banked_need_data = store_need_data || probe_need_data || amo_need_data || miss_need_data || replace_need_data 267 268 val s0_banked_rmask = Mux(store_need_data, banked_store_rmask, 269 Mux(probe_need_data || amo_need_data || miss_need_data || replace_need_data, 270 banked_full_rmask, 271 banked_none_rmask 272 )) 273 274 // generate wmask here and use it in stage 2 275 val banked_store_wmask = bank_write 276 val banked_full_wmask = ~0.U(DCacheBanks.W) 277 val banked_none_wmask = 0.U(DCacheBanks.W) 278 279 // s1: read data 280 val s1_valid = RegInit(false.B) 281 val s1_need_data = RegEnable(banked_need_data, s0_fire) 282 val s1_req = RegEnable(s0_req, s0_fire) 283 val s1_banked_rmask = RegEnable(s0_banked_rmask, s0_fire) 284 val s1_banked_store_wmask = RegEnable(banked_store_wmask, s0_fire) 285 val s1_need_tag = RegEnable(s0_need_tag, s0_fire) 286 val s1_can_go = s2_ready && (io.data_readline.ready || !s1_need_data) 287 val s1_fire = s1_valid && s1_can_go 288 val s1_idx = get_idx(s1_req.vaddr) 289 290 // duplicate regs to reduce fanout 291 val s1_valid_dup = RegInit(VecInit(Seq.fill(6)(false.B))) 292 val s1_req_vaddr_dup_for_data_read = RegEnable(s0_req.vaddr, s0_fire) 293 val s1_idx_dup_for_replace_way = RegEnable(get_idx(s0_req.vaddr), s0_fire) 294 val s1_dmWay_dup_for_replace_way = RegEnable(get_direct_map_way(s0_req.vaddr), s0_fire) 295 296 val s1_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 297 298 when (s0_fire) { 299 s1_valid := true.B 300 s1_valid_dup.foreach(_ := true.B) 301 s1_valid_dup_for_status.foreach(_ := true.B) 302 }.elsewhen (s1_fire) { 303 s1_valid := false.B 304 s1_valid_dup.foreach(_ := false.B) 305 s1_valid_dup_for_status.foreach(_ := false.B) 306 } 307 s1_ready := !s1_valid_dup(0) || s1_can_go 308 s1_s0_set_conflict := s1_valid_dup(1) && s0_idx === s1_idx 309 s1_s0_set_conflict_store := s1_valid_dup(2) && store_idx === s1_idx 310 311 val meta_resp = Wire(Vec(nWays, (new Meta).asUInt)) 312 val tag_resp = Wire(Vec(nWays, UInt(tagBits.W))) 313 val ecc_resp = Wire(Vec(nWays, UInt(eccTagBits.W))) 314 meta_resp := Mux(RegNext(s0_fire), VecInit(io.meta_resp.map(_.asUInt)), RegNext(meta_resp)) 315 tag_resp := Mux(RegNext(s0_fire), VecInit(io.tag_resp.map(r => r(tagBits - 1, 0))), RegNext(tag_resp)) 316 ecc_resp := Mux(RegNext(s0_fire), VecInit(io.tag_resp.map(r => r(encTagBits - 1, tagBits))), RegNext(ecc_resp)) 317 val enc_tag_resp = Wire(io.tag_resp.cloneType) 318 enc_tag_resp := Mux(RegNext(s0_fire), io.tag_resp, RegNext(enc_tag_resp)) 319 320 def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f)) 321 val s1_tag_eq_way = wayMap((w: Int) => tag_resp(w) === get_tag(s1_req.addr)).asUInt 322 val s1_tag_match_way = wayMap((w: Int) => s1_tag_eq_way(w) && Meta(meta_resp(w)).coh.isValid()).asUInt 323 val s1_tag_match = ParallelORR(s1_tag_match_way) 324 325 val s1_hit_tag = Mux(s1_tag_match, ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => tag_resp(w))), get_tag(s1_req.addr)) 326 val s1_hit_coh = ClientMetadata(ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => meta_resp(w)))) 327 val s1_encTag = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => enc_tag_resp(w))) 328 val s1_flag_error = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).error)) 329 val s1_extra_meta = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => io.extra_meta_resp(w))) 330 val s1_l2_error = s1_req.error 331 332 XSPerfAccumulate("probe_unused_prefetch", s1_req.probe && isFromL1Prefetch(s1_extra_meta.prefetch) && !s1_extra_meta.access) // may not be accurate 333 XSPerfAccumulate("replace_unused_prefetch", s1_req.replace && isFromL1Prefetch(s1_extra_meta.prefetch) && !s1_extra_meta.access) // may not be accurate 334 335 // replacement policy 336 val s1_invalid_vec = wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()) 337 val s1_have_invalid_way = s1_invalid_vec.asUInt.orR 338 val s1_invalid_way_en = ParallelPriorityMux(s1_invalid_vec.zipWithIndex.map(x => x._1 -> UIntToOH(x._2.U(nWays.W)))) 339 val s1_repl_way_en = WireInit(0.U(nWays.W)) 340 s1_repl_way_en := Mux( 341 RegNext(s0_fire), 342 UIntToOH(io.replace_way.way), 343 RegNext(s1_repl_way_en) 344 ) 345 val s1_repl_tag = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => tag_resp(w))) 346 val s1_repl_coh = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => meta_resp(w))).asTypeOf(new ClientMetadata) 347 val s1_repl_pf = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).prefetch)) 348 349 val s1_repl_way_raw = WireInit(0.U(log2Up(nWays).W)) 350 s1_repl_way_raw := Mux(RegNext(s0_fire), io.replace_way.way, RegNext(s1_repl_way_raw)) 351 352 val s1_need_replacement = (s1_req.miss || s1_req.isStore && !s1_req.probe) && !s1_tag_match 353 354 val s1_way_en = Mux(s1_need_replacement, s1_repl_way_en, s1_tag_match_way) 355 assert(!RegNext(s1_fire && PopCount(s1_way_en) > 1.U)) 356 357 val s1_tag = Mux(s1_need_replacement, s1_repl_tag, s1_hit_tag) 358 359 val s1_coh = Mux(s1_need_replacement, s1_repl_coh, s1_hit_coh) 360 361 XSPerfAccumulate("store_has_invalid_way_but_select_valid_way", io.replace_way.set.valid && wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()).asUInt.orR && s1_need_replacement && s1_repl_coh.isValid()) 362 XSPerfAccumulate("store_using_replacement", io.replace_way.set.valid && s1_need_replacement) 363 364 val s1_has_permission = s1_hit_coh.onAccess(s1_req.cmd)._1 365 val s1_hit = s1_tag_match && s1_has_permission 366 val s1_pregen_can_go_to_mq = !s1_req.replace && !s1_req.probe && !s1_req.miss && (s1_req.isStore || s1_req.isAMO) && !s1_hit 367 368 // s2: select data, return resp if this is a store miss 369 val s2_valid = RegInit(false.B) 370 val s2_req = RegEnable(s1_req, s1_fire) 371 val s2_tag_match = RegEnable(s1_tag_match, s1_fire) 372 val s2_tag_match_way = RegEnable(s1_tag_match_way, s1_fire) 373 val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire) 374 val (s2_has_permission, _, s2_new_hit_coh) = s2_hit_coh.onAccess(s2_req.cmd) 375 376 val s2_repl_tag = RegEnable(s1_repl_tag, s1_fire) 377 val s2_repl_coh = RegEnable(s1_repl_coh, s1_fire) 378 val s2_repl_pf = RegEnable(s1_repl_pf, s1_fire) 379 val s2_need_replacement = RegEnable(s1_need_replacement, s1_fire) 380 val s2_need_data = RegEnable(s1_need_data, s1_fire) 381 val s2_need_tag = RegEnable(s1_need_tag, s1_fire) 382 val s2_encTag = RegEnable(s1_encTag, s1_fire) 383 val s2_idx = get_idx(s2_req.vaddr) 384 385 // duplicate regs to reduce fanout 386 val s2_valid_dup = RegInit(VecInit(Seq.fill(8)(false.B))) 387 val s2_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 388 val s2_req_vaddr_dup_for_miss_req = RegEnable(s1_req.vaddr, s1_fire) 389 val s2_idx_dup_for_status = RegEnable(get_idx(s1_req.vaddr), s1_fire) 390 val s2_idx_dup_for_replace_access = RegEnable(get_idx(s1_req.vaddr), s1_fire) 391 392 val s2_req_replace_dup_1, 393 s2_req_replace_dup_2 = RegEnable(s1_req.replace, s1_fire) 394 395 val s2_can_go_to_mq_dup = (0 until 3).map(_ => RegEnable(s1_pregen_can_go_to_mq, s1_fire)) 396 397 val s2_way_en = RegEnable(s1_way_en, s1_fire) 398 val s2_tag = RegEnable(s1_tag, s1_fire) 399 val s2_coh = RegEnable(s1_coh, s1_fire) 400 val s2_banked_store_wmask = RegEnable(s1_banked_store_wmask, s1_fire) 401 val s2_flag_error = RegEnable(s1_flag_error, s1_fire) 402 val s2_tag_error = dcacheParameters.tagCode.decode(s2_encTag).error && s2_need_tag 403 val s2_l2_error = s2_req.error 404 val s2_error = s2_flag_error || s2_tag_error || s2_l2_error // data_error not included 405 406 val s2_may_report_data_error = s2_need_data && s2_coh.state =/= ClientStates.Nothing 407 408 val s2_hit = s2_tag_match && s2_has_permission 409 val s2_amo_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isAMO 410 val s2_store_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isStore 411 412 s2_s0_set_conlict := s2_valid_dup(0) && s0_idx === s2_idx 413 s2_s0_set_conlict_store := s2_valid_dup(1) && store_idx === s2_idx 414 415 // For a store req, it either hits and goes to s3, or miss and enter miss queue immediately 416 val s2_req_miss_without_data = Mux(s2_valid, s2_req.miss && !io.refill_info.valid, false.B) 417 val s2_can_go_to_mq_replay = s2_req_miss_without_data && RegEnable(s2_req_miss_without_data && !io.mainpipe_info.s2_replay_to_mq, false.B, s2_valid) // miss_req in s2 but refill data is invalid, can block 1 cycle 418 val s2_can_go_to_s3 = (s2_req_replace_dup_1 || s2_req.probe || (s2_req.miss && io.refill_info.valid) || (s2_req.isStore || s2_req.isAMO) && s2_hit) && s3_ready 419 val s2_can_go_to_mq = RegEnable(s1_pregen_can_go_to_mq, s1_fire) 420 assert(RegNext(!(s2_valid && s2_can_go_to_s3 && s2_can_go_to_mq && s2_can_go_to_mq_replay))) 421 val s2_can_go = s2_can_go_to_s3 || s2_can_go_to_mq || s2_can_go_to_mq_replay 422 val s2_fire = s2_valid && s2_can_go 423 val s2_fire_to_s3 = s2_valid_dup(2) && s2_can_go_to_s3 424 when (s1_fire) { 425 s2_valid := true.B 426 s2_valid_dup.foreach(_ := true.B) 427 s2_valid_dup_for_status.foreach(_ := true.B) 428 }.elsewhen (s2_fire) { 429 s2_valid := false.B 430 s2_valid_dup.foreach(_ := false.B) 431 s2_valid_dup_for_status.foreach(_ := false.B) 432 } 433 s2_ready := !s2_valid_dup(3) || s2_can_go 434 val replay = !io.miss_req.ready 435 436 val data_resp = Wire(io.data_resp.cloneType) 437 data_resp := Mux(RegNext(s1_fire), io.data_resp, RegNext(data_resp)) 438 val s2_store_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 439 440 def mergePutData(old_data: UInt, new_data: UInt, wmask: UInt): UInt = { 441 val full_wmask = FillInterleaved(8, wmask) 442 ((~full_wmask & old_data) | (full_wmask & new_data)) 443 } 444 445 val s2_data = WireInit(VecInit((0 until DCacheBanks).map(i => { 446 data_resp(i).raw_data 447 }))) 448 449 for (i <- 0 until DCacheBanks) { 450 val old_data = s2_data(i) 451 val new_data = get_data_of_bank(i, Mux(s2_req.miss, io.refill_info.bits.store_data, s2_req.store_data)) 452 // for amo hit, we should use read out SRAM data 453 // do not merge with store data 454 val wmask = Mux(s2_amo_hit, 0.U(wordBytes.W), get_mask_of_bank(i, Mux(s2_req.miss, io.refill_info.bits.store_mask, s2_req.store_mask))) 455 s2_store_data_merged(i) := mergePutData(old_data, new_data, wmask) 456 } 457 458 val s2_data_word = s2_store_data_merged(s2_req.word_idx) 459 460 XSError(s2_valid && s2_can_go_to_s3 && s2_req.miss && !io.refill_info.valid, "MainPipe req can go to s3 but no refill data") 461 462 // s3: write data, meta and tag 463 val s3_valid = RegInit(false.B) 464 val s3_req = RegEnable(s2_req, s2_fire_to_s3) 465 val s3_miss_param = RegEnable(io.refill_info.bits.miss_param, s2_fire_to_s3) 466 val s3_miss_dirty = RegEnable(io.refill_info.bits.miss_dirty, s2_fire_to_s3) 467 val s3_tag = RegEnable(s2_tag, s2_fire_to_s3) 468 val s3_tag_match = RegEnable(s2_tag_match, s2_fire_to_s3) 469 val s3_coh = RegEnable(s2_coh, s2_fire_to_s3) 470 val s3_hit = RegEnable(s2_hit, s2_fire_to_s3) 471 val s3_amo_hit = RegEnable(s2_amo_hit, s2_fire_to_s3) 472 val s3_store_hit = RegEnable(s2_store_hit, s2_fire_to_s3) 473 val s3_hit_coh = RegEnable(s2_hit_coh, s2_fire_to_s3) 474 val s3_new_hit_coh = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 475 val s3_way_en = RegEnable(s2_way_en, s2_fire_to_s3) 476 val s3_banked_store_wmask = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 477 val s3_store_data_merged = RegEnable(s2_store_data_merged, s2_fire_to_s3) 478 val s3_data_word = RegEnable(s2_data_word, s2_fire_to_s3) 479 val s3_data = RegEnable(s2_data, s2_fire_to_s3) 480 val s3_l2_error = s3_req.error 481 // data_error will be reported by data array 1 cycle after data read resp 482 val s3_data_error = Wire(Bool()) 483 s3_data_error := Mux(RegNext(RegNext(s1_fire)), // ecc check result is generated 2 cycle after read req 484 io.readline_error_delayed && RegNext(s2_may_report_data_error), 485 RegNext(s3_data_error) // do not update s3_data_error if !s1_fire 486 ) 487 // error signal for amo inst 488 // s3_error = s3_flag_error || s3_tag_error || s3_l2_error || s3_data_error 489 val s3_error = RegEnable(s2_error, s2_fire_to_s3) || s3_data_error 490 val (_, _, probe_new_coh) = s3_coh.onProbe(s3_req.probe_param) 491 val s3_need_replacement = RegEnable(s2_need_replacement, s2_fire_to_s3) 492 493 // duplicate regs to reduce fanout 494 val s3_valid_dup = RegInit(VecInit(Seq.fill(14)(false.B))) 495 val s3_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 496 val s3_way_en_dup = (0 until 4).map(_ => RegEnable(s2_way_en, s2_fire_to_s3)) 497 val s3_coh_dup = (0 until 6).map(_ => RegEnable(s2_coh, s2_fire_to_s3)) 498 val s3_tag_match_dup = RegEnable(s2_tag_match, s2_fire_to_s3) 499 500 val s3_req_vaddr_dup_for_wb, 501 s3_req_vaddr_dup_for_data_write = RegEnable(s2_req.vaddr, s2_fire_to_s3) 502 503 val s3_idx_dup = (0 until 6).map(_ => RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3)) 504 val s3_idx_dup_for_replace_access = RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 505 506 val s3_req_replace_dup = (0 until 8).map(_ => RegEnable(s2_req.replace, s2_fire_to_s3)) 507 val s3_req_cmd_dup = (0 until 6).map(_ => RegEnable(s2_req.cmd, s2_fire_to_s3)) 508 val s3_req_source_dup_1, s3_req_source_dup_2 = RegEnable(s2_req.source, s2_fire_to_s3) 509 val s3_req_addr_dup = (0 until 5).map(_ => RegEnable(s2_req.addr, s2_fire_to_s3)) 510 val s3_req_probe_dup = (0 until 10).map(_ => RegEnable(s2_req.probe, s2_fire_to_s3)) 511 val s3_req_miss_dup = (0 until 10).map(_ => RegEnable(s2_req.miss, s2_fire_to_s3)) 512 val s3_req_word_idx_dup = (0 until DCacheBanks).map(_ => RegEnable(s2_req.word_idx, s2_fire_to_s3)) 513 514 val s3_need_replacement_dup = RegEnable(s2_need_replacement, s2_fire_to_s3) 515 516 val s3_s_amoalu_dup = RegInit(VecInit(Seq.fill(3)(false.B))) 517 518 val s3_hit_coh_dup = RegEnable(s2_hit_coh, s2_fire_to_s3) 519 val s3_new_hit_coh_dup = (0 until 2).map(_ => RegEnable(s2_new_hit_coh, s2_fire_to_s3)) 520 val s3_amo_hit_dup = RegEnable(s2_amo_hit, s2_fire_to_s3) 521 val s3_store_hit_dup = (0 until 2).map(_ => RegEnable(s2_store_hit, s2_fire_to_s3)) 522 523 val lrsc_count_dup = RegInit(VecInit(Seq.fill(3)(0.U(log2Ceil(LRSCCycles).W)))) 524 val lrsc_valid_dup = lrsc_count_dup.map { case cnt => cnt > LRSCBackOff.U } 525 val lrsc_addr_dup = Reg(UInt()) 526 527 val s3_req_probe_param_dup = RegEnable(s2_req.probe_param, s2_fire_to_s3) 528 val (_, probe_shrink_param, _) = s3_coh.onProbe(s3_req_probe_param_dup) 529 530 531 val miss_update_meta = s3_req.miss 532 val probe_update_meta = s3_req_probe_dup(0) && s3_tag_match_dup && s3_coh_dup(0) =/= probe_new_coh 533 val store_update_meta = s3_req.isStore && !s3_req_probe_dup(1) && s3_hit_coh =/= s3_new_hit_coh_dup(0) 534 val amo_update_meta = s3_req.isAMO && !s3_req_probe_dup(2) && s3_hit_coh_dup =/= s3_new_hit_coh_dup(1) 535 val amo_wait_amoalu = s3_req.isAMO && s3_req_cmd_dup(0) =/= M_XLR && s3_req_cmd_dup(1) =/= M_XSC 536 val update_meta = (miss_update_meta || probe_update_meta || store_update_meta || amo_update_meta) && !s3_req_replace_dup(0) 537 538 def missCohGen(cmd: UInt, param: UInt, dirty: Bool) = { 539 val c = categorize(cmd) 540 MuxLookup(Cat(c, param, dirty), Nothing)(Seq( 541 //(effect param) -> (next) 542 Cat(rd, toB, false.B) -> Branch, 543 Cat(rd, toB, true.B) -> Branch, 544 Cat(rd, toT, false.B) -> Trunk, 545 Cat(rd, toT, true.B) -> Dirty, 546 Cat(wi, toT, false.B) -> Trunk, 547 Cat(wi, toT, true.B) -> Dirty, 548 Cat(wr, toT, false.B) -> Dirty, 549 Cat(wr, toT, true.B) -> Dirty)) 550 } 551 552 val miss_new_coh = ClientMetadata(missCohGen(s3_req_cmd_dup(2), s3_miss_param, s3_miss_dirty)) 553 554 // LR, SC and AMO 555 val debug_sc_fail_addr = RegInit(0.U) 556 val debug_sc_fail_cnt = RegInit(0.U(8.W)) 557 val debug_sc_addr_match_fail_cnt = RegInit(0.U(8.W)) 558 559 val lrsc_count = RegInit(0.U(log2Ceil(LRSCCycles).W)) 560 // val lrsc_valid = lrsc_count > LRSCBackOff.U 561 val lrsc_addr = Reg(UInt()) 562 val s3_lr = !s3_req_probe_dup(3) && s3_req.isAMO && s3_req_cmd_dup(3) === M_XLR 563 val s3_sc = !s3_req_probe_dup(4) && s3_req.isAMO && s3_req_cmd_dup(4) === M_XSC 564 val s3_lrsc_addr_match = lrsc_valid_dup(0) && lrsc_addr === get_block_addr(s3_req.addr) 565 val s3_sc_fail = s3_sc && !s3_lrsc_addr_match 566 val debug_s3_sc_fail_addr_match = s3_sc && lrsc_addr === get_block_addr(s3_req.addr) && !lrsc_valid_dup(0) 567 val s3_sc_resp = Mux(s3_sc_fail, 1.U, 0.U) 568 569 val s3_can_do_amo = (s3_req_miss_dup(0) && !s3_req_probe_dup(5) && s3_req.isAMO) || s3_amo_hit 570 val s3_can_do_amo_write = s3_can_do_amo && isWrite(s3_req_cmd_dup(5)) && !s3_sc_fail 571 572 when (s3_valid_dup(0) && (s3_lr || s3_sc)) { 573 when (s3_can_do_amo && s3_lr) { 574 lrsc_count := (LRSCCycles - 1).U 575 lrsc_count_dup.foreach(_ := (LRSCCycles - 1).U) 576 lrsc_addr := get_block_addr(s3_req_addr_dup(0)) 577 lrsc_addr_dup := get_block_addr(s3_req_addr_dup(0)) 578 } .otherwise { 579 lrsc_count := 0.U 580 lrsc_count_dup.foreach(_ := 0.U) 581 } 582 }.elsewhen (io.invalid_resv_set) { 583 // when we release this block, 584 // we invalidate this reservation set 585 lrsc_count := 0.U 586 lrsc_count_dup.foreach(_ := 0.U) 587 }.elsewhen (lrsc_count > 0.U) { 588 lrsc_count := lrsc_count - 1.U 589 lrsc_count_dup.foreach({case cnt => 590 cnt := cnt - 1.U 591 }) 592 } 593 594 io.lrsc_locked_block.valid := lrsc_valid_dup(1) 595 io.lrsc_locked_block.bits := lrsc_addr_dup 596 io.block_lr := RegNext(lrsc_count > 0.U) 597 598 // When we update update_resv_set, block all probe req in the next cycle 599 // It should give Probe reservation set addr compare an independent cycle, 600 // which will lead to better timing 601 io.update_resv_set := s3_valid_dup(1) && s3_lr && s3_can_do_amo 602 603 when (s3_valid_dup(2)) { 604 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 605 when (s3_sc_fail) { 606 debug_sc_fail_cnt := debug_sc_fail_cnt + 1.U 607 } .elsewhen (s3_sc) { 608 debug_sc_fail_cnt := 0.U 609 } 610 } .otherwise { 611 when (s3_sc_fail) { 612 debug_sc_fail_addr := s3_req_addr_dup(2) 613 debug_sc_fail_cnt := 1.U 614 XSWarn(s3_sc_fail === 100.U, p"L1DCache failed too many SCs in a row 0x${Hexadecimal(debug_sc_fail_addr)}, check if sth went wrong\n") 615 } 616 } 617 } 618 XSWarn(debug_sc_fail_cnt > 100.U, "L1DCache failed too many SCs in a row") 619 620 when (s3_valid_dup(2)) { 621 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 622 when (debug_s3_sc_fail_addr_match) { 623 debug_sc_addr_match_fail_cnt := debug_sc_addr_match_fail_cnt + 1.U 624 } .elsewhen (s3_sc) { 625 debug_sc_addr_match_fail_cnt := 0.U 626 } 627 } .otherwise { 628 when (s3_sc_fail) { 629 debug_sc_addr_match_fail_cnt := 1.U 630 } 631 } 632 } 633 XSError(debug_sc_addr_match_fail_cnt > 100.U, "L1DCache failed too many SCs in a row, resv set addr always match") 634 635 636 val banked_amo_wmask = UIntToOH(s3_req.word_idx) 637 val update_data = s3_req_miss_dup(2) || s3_store_hit_dup(0) || s3_can_do_amo_write 638 639 // generate write data 640 // AMO hits 641 val s3_s_amoalu = RegInit(false.B) 642 val do_amoalu = amo_wait_amoalu && s3_valid_dup(3) && !s3_s_amoalu 643 val amoalu = Module(new AMOALU(wordBits)) 644 amoalu.io.mask := s3_req.amo_mask 645 amoalu.io.cmd := s3_req.cmd 646 amoalu.io.lhs := s3_data_word 647 amoalu.io.rhs := s3_req.amo_data 648 649 // merge amo write data 650// val amo_bitmask = FillInterleaved(8, s3_req.amo_mask) 651 val s3_amo_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 652 val s3_sc_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 653 for (i <- 0 until DCacheBanks) { 654 val old_data = s3_store_data_merged(i) 655 val new_data = amoalu.io.out 656 val wmask = Mux( 657 s3_req_word_idx_dup(i) === i.U, 658 ~0.U(wordBytes.W), 659 0.U(wordBytes.W) 660 ) 661 s3_amo_data_merged(i) := mergePutData(old_data, new_data, wmask) 662 s3_sc_data_merged(i) := mergePutData(old_data, s3_req.amo_data, 663 Mux(s3_req_word_idx_dup(i) === i.U && !s3_sc_fail, s3_req.amo_mask, 0.U(wordBytes.W)) 664 ) 665 } 666 val s3_amo_data_merged_reg = RegEnable(s3_amo_data_merged, do_amoalu) 667 when(do_amoalu){ 668 s3_s_amoalu := true.B 669 s3_s_amoalu_dup.foreach(_ := true.B) 670 } 671 672 val miss_wb = s3_req_miss_dup(3) && s3_need_replacement && s3_coh_dup(1).state =/= ClientStates.Nothing 673 val miss_wb_dup = s3_req_miss_dup(3) && s3_need_replacement_dup && s3_coh_dup(1).state =/= ClientStates.Nothing 674 val probe_wb = s3_req.probe 675 val replace_wb = s3_req.replace 676 val need_wb = miss_wb_dup || probe_wb || replace_wb 677 678 val (_, miss_shrink_param, _) = s3_coh_dup(2).onCacheControl(M_FLUSH) 679 val writeback_param = Mux(probe_wb, probe_shrink_param, miss_shrink_param) 680 val writeback_data = if (dcacheParameters.alwaysReleaseData) { 681 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || 682 s3_coh_dup(3) === ClientStates.Dirty || (miss_wb || replace_wb) && s3_coh_dup(3).state =/= ClientStates.Nothing 683 } else { 684 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || s3_coh_dup(3) === ClientStates.Dirty 685 } 686 687 val s3_probe_can_go = s3_req_probe_dup(7) && io.wb.ready && (io.meta_write.ready || !probe_update_meta) 688 val s3_store_can_go = s3_req_source_dup_1 === STORE_SOURCE.U && !s3_req_probe_dup(8) && (io.meta_write.ready || !store_update_meta) && (io.data_write.ready || !update_data) && !s3_req.miss 689 val s3_amo_can_go = s3_amo_hit_dup && (io.meta_write.ready || !amo_update_meta) && (io.data_write.ready || !update_data) && (s3_s_amoalu_dup(0) || !amo_wait_amoalu) 690 val s3_miss_can_go = s3_req_miss_dup(4) && 691 (io.meta_write.ready || !amo_update_meta) && 692 (io.data_write.ready || !update_data) && 693 (s3_s_amoalu_dup(1) || !amo_wait_amoalu) && 694 io.tag_write.ready && 695 io.wb.ready 696 val s3_replace_nothing = s3_req_replace_dup(1) && s3_coh_dup(4).state === ClientStates.Nothing 697 val s3_replace_can_go = s3_req_replace_dup(2) && (s3_replace_nothing || io.wb.ready) 698 val s3_can_go = s3_probe_can_go || s3_store_can_go || s3_amo_can_go || s3_miss_can_go || s3_replace_can_go 699 val s3_update_data_cango = s3_store_can_go || s3_amo_can_go || s3_miss_can_go // used to speed up data_write gen 700 701 // ---------------- duplicate regs for meta_write.valid to solve fanout ---------------- 702 val s3_req_miss_dup_for_meta_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 703 val s3_req_probe_dup_for_meta_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 704 val s3_tag_match_dup_for_meta_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 705 val s3_coh_dup_for_meta_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 706 val s3_req_probe_param_dup_for_meta_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 707 val (_, _, probe_new_coh_dup_for_meta_w_valid) = s3_coh_dup_for_meta_w_valid.onProbe(s3_req_probe_param_dup_for_meta_w_valid) 708 val s3_req_source_dup_for_meta_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 709 val s3_req_cmd_dup_for_meta_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 710 val s3_req_replace_dup_for_meta_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 711 val s3_hit_coh_dup_for_meta_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 712 val s3_new_hit_coh_dup_for_meta_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 713 714 val miss_update_meta_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid 715 val probe_update_meta_dup_for_meta_w_valid = WireInit(s3_req_probe_dup_for_meta_w_valid && s3_tag_match_dup_for_meta_w_valid && s3_coh_dup_for_meta_w_valid =/= probe_new_coh_dup_for_meta_w_valid) 716 val store_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && 717 !s3_req_probe_dup_for_meta_w_valid && 718 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 719 val amo_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 720 !s3_req_probe_dup_for_meta_w_valid && 721 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 722 val update_meta_dup_for_meta_w_valid = 723 miss_update_meta_dup_for_meta_w_valid || 724 probe_update_meta_dup_for_meta_w_valid || 725 store_update_meta_dup_for_meta_w_valid || 726 amo_update_meta_dup_for_meta_w_valid || 727 s3_req_replace_dup_for_meta_w_valid 728 729 val s3_valid_dup_for_meta_w_valid = RegInit(false.B) 730 val s3_amo_hit_dup_for_meta_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 731 val s3_s_amoalu_dup_for_meta_w_valid = RegInit(false.B) 732 val amo_wait_amoalu_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 733 s3_req_cmd_dup_for_meta_w_valid =/= M_XLR && 734 s3_req_cmd_dup_for_meta_w_valid =/= M_XSC 735 val do_amoalu_dup_for_meta_w_valid = amo_wait_amoalu_dup_for_meta_w_valid && s3_valid_dup_for_meta_w_valid && !s3_s_amoalu_dup_for_meta_w_valid 736 737 val s3_store_hit_dup_for_meta_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 738 val s3_req_addr_dup_for_meta_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 739 val s3_can_do_amo_dup_for_meta_w_valid = (s3_req_miss_dup_for_meta_w_valid && !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U) || 740 s3_amo_hit_dup_for_meta_w_valid 741 742 val s3_lr_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XLR 743 val s3_sc_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XSC 744 val lrsc_addr_dup_for_meta_w_valid = Reg(UInt()) 745 val lrsc_count_dup_for_meta_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 746 747 when (s3_valid_dup_for_meta_w_valid && (s3_lr_dup_for_meta_w_valid || s3_sc_dup_for_meta_w_valid)) { 748 when (s3_can_do_amo_dup_for_meta_w_valid && s3_lr_dup_for_meta_w_valid) { 749 lrsc_count_dup_for_meta_w_valid := (LRSCCycles - 1).U 750 lrsc_addr_dup_for_meta_w_valid := get_block_addr(s3_req_addr_dup_for_meta_w_valid) 751 }.otherwise { 752 lrsc_count_dup_for_meta_w_valid := 0.U 753 } 754 }.elsewhen (io.invalid_resv_set) { 755 lrsc_count_dup_for_meta_w_valid := 0.U 756 }.elsewhen (lrsc_count_dup_for_meta_w_valid > 0.U) { 757 lrsc_count_dup_for_meta_w_valid := lrsc_count_dup_for_meta_w_valid - 1.U 758 } 759 760 val lrsc_valid_dup_for_meta_w_valid = lrsc_count_dup_for_meta_w_valid > LRSCBackOff.U 761 val s3_lrsc_addr_match_dup_for_meta_w_valid = lrsc_valid_dup_for_meta_w_valid && lrsc_addr_dup_for_meta_w_valid === get_block_addr(s3_req_addr_dup_for_meta_w_valid) 762 val s3_sc_fail_dup_for_meta_w_valid = s3_sc_dup_for_meta_w_valid && !s3_lrsc_addr_match_dup_for_meta_w_valid 763 val s3_can_do_amo_write_dup_for_meta_w_valid = s3_can_do_amo_dup_for_meta_w_valid && isWrite(s3_req_cmd_dup_for_meta_w_valid) && !s3_sc_fail_dup_for_meta_w_valid 764 val update_data_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid || s3_store_hit_dup_for_meta_w_valid || s3_can_do_amo_write_dup_for_meta_w_valid 765 766 val s3_probe_can_go_dup_for_meta_w_valid = s3_req_probe_dup_for_meta_w_valid && 767 io.wb_ready_dup(metaWritePort) && 768 (io.meta_write.ready || !probe_update_meta_dup_for_meta_w_valid) 769 val s3_store_can_go_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_meta_w_valid && 770 (io.meta_write.ready || !store_update_meta_dup_for_meta_w_valid) && 771 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && !s3_req_miss_dup_for_meta_w_valid 772 val s3_amo_can_go_dup_for_meta_w_valid = s3_amo_hit_dup_for_meta_w_valid && 773 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 774 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 775 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) 776 val s3_miss_can_go_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid && 777 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 778 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 779 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) && 780 io.tag_write_ready_dup(metaWritePort) && 781 io.wb_ready_dup(metaWritePort) 782 val s3_replace_can_go_dup_for_meta_w_valid = s3_req_replace_dup_for_meta_w_valid && 783 (s3_coh_dup_for_meta_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(metaWritePort)) && 784 (io.meta_write.ready || !s3_req_replace_dup_for_meta_w_valid) 785 786 val s3_can_go_dup_for_meta_w_valid = s3_probe_can_go_dup_for_meta_w_valid || 787 s3_store_can_go_dup_for_meta_w_valid || 788 s3_amo_can_go_dup_for_meta_w_valid || 789 s3_miss_can_go_dup_for_meta_w_valid || 790 s3_replace_can_go_dup_for_meta_w_valid 791 792 val s3_fire_dup_for_meta_w_valid = s3_valid_dup_for_meta_w_valid && s3_can_go_dup_for_meta_w_valid 793 when (do_amoalu_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := true.B } 794 when (s3_fire_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := false.B } 795 796 val s3_probe_new_coh = probe_new_coh_dup_for_meta_w_valid 797 798 val new_coh = Mux( 799 miss_update_meta_dup_for_meta_w_valid, 800 miss_new_coh, 801 Mux( 802 probe_update_meta, 803 s3_probe_new_coh, 804 Mux( 805 store_update_meta_dup_for_meta_w_valid || amo_update_meta_dup_for_meta_w_valid, 806 s3_new_hit_coh_dup_for_meta_w_valid, 807 ClientMetadata.onReset 808 ) 809 ) 810 ) 811 812 when (s2_fire_to_s3) { s3_valid_dup_for_meta_w_valid := true.B } 813 .elsewhen (s3_fire_dup_for_meta_w_valid) { s3_valid_dup_for_meta_w_valid := false.B } 814 // ------------------------------------------------------------------------------------- 815 816 // ---------------- duplicate regs for err_write.valid to solve fanout ----------------- 817 val s3_req_miss_dup_for_err_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 818 val s3_req_probe_dup_for_err_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 819 val s3_tag_match_dup_for_err_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 820 val s3_coh_dup_for_err_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 821 val s3_req_probe_param_dup_for_err_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 822 val (_, _, probe_new_coh_dup_for_err_w_valid) = s3_coh_dup_for_err_w_valid.onProbe(s3_req_probe_param_dup_for_err_w_valid) 823 val s3_req_source_dup_for_err_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 824 val s3_req_cmd_dup_for_err_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 825 val s3_req_replace_dup_for_err_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 826 val s3_hit_coh_dup_for_err_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 827 val s3_new_hit_coh_dup_for_err_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 828 829 val miss_update_meta_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid 830 val probe_update_meta_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && s3_tag_match_dup_for_err_w_valid && s3_coh_dup_for_err_w_valid =/= probe_new_coh_dup_for_err_w_valid 831 val store_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && 832 !s3_req_probe_dup_for_err_w_valid && 833 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 834 val amo_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 835 !s3_req_probe_dup_for_err_w_valid && 836 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 837 val update_meta_dup_for_err_w_valid = ( 838 miss_update_meta_dup_for_err_w_valid || 839 probe_update_meta_dup_for_err_w_valid || 840 store_update_meta_dup_for_err_w_valid || 841 amo_update_meta_dup_for_err_w_valid 842 ) && !s3_req_replace_dup_for_err_w_valid 843 844 val s3_valid_dup_for_err_w_valid = RegInit(false.B) 845 val s3_amo_hit_dup_for_err_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 846 val s3_s_amoalu_dup_for_err_w_valid = RegInit(false.B) 847 val amo_wait_amoalu_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 848 s3_req_cmd_dup_for_err_w_valid =/= M_XLR && 849 s3_req_cmd_dup_for_err_w_valid =/= M_XSC 850 val do_amoalu_dup_for_err_w_valid = amo_wait_amoalu_dup_for_err_w_valid && s3_valid_dup_for_err_w_valid && !s3_s_amoalu_dup_for_err_w_valid 851 852 val s3_store_hit_dup_for_err_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 853 val s3_req_addr_dup_for_err_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 854 val s3_can_do_amo_dup_for_err_w_valid = (s3_req_miss_dup_for_err_w_valid && !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U) || 855 s3_amo_hit_dup_for_err_w_valid 856 857 val s3_lr_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XLR 858 val s3_sc_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XSC 859 val lrsc_addr_dup_for_err_w_valid = Reg(UInt()) 860 val lrsc_count_dup_for_err_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 861 862 when (s3_valid_dup_for_err_w_valid && (s3_lr_dup_for_err_w_valid || s3_sc_dup_for_err_w_valid)) { 863 when (s3_can_do_amo_dup_for_err_w_valid && s3_lr_dup_for_err_w_valid) { 864 lrsc_count_dup_for_err_w_valid := (LRSCCycles - 1).U 865 lrsc_addr_dup_for_err_w_valid := get_block_addr(s3_req_addr_dup_for_err_w_valid) 866 }.otherwise { 867 lrsc_count_dup_for_err_w_valid := 0.U 868 } 869 }.elsewhen (io.invalid_resv_set) { 870 lrsc_count_dup_for_err_w_valid := 0.U 871 }.elsewhen (lrsc_count_dup_for_err_w_valid > 0.U) { 872 lrsc_count_dup_for_err_w_valid := lrsc_count_dup_for_err_w_valid - 1.U 873 } 874 875 val lrsc_valid_dup_for_err_w_valid = lrsc_count_dup_for_err_w_valid > LRSCBackOff.U 876 val s3_lrsc_addr_match_dup_for_err_w_valid = lrsc_valid_dup_for_err_w_valid && lrsc_addr_dup_for_err_w_valid === get_block_addr(s3_req_addr_dup_for_err_w_valid) 877 val s3_sc_fail_dup_for_err_w_valid = s3_sc_dup_for_err_w_valid && !s3_lrsc_addr_match_dup_for_err_w_valid 878 val s3_can_do_amo_write_dup_for_err_w_valid = s3_can_do_amo_dup_for_err_w_valid && isWrite(s3_req_cmd_dup_for_err_w_valid) && !s3_sc_fail_dup_for_err_w_valid 879 val update_data_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid || s3_store_hit_dup_for_err_w_valid || s3_can_do_amo_write_dup_for_err_w_valid 880 881 val s3_probe_can_go_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && 882 io.wb_ready_dup(errWritePort) && 883 (io.meta_write.ready || !probe_update_meta_dup_for_err_w_valid) 884 val s3_store_can_go_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_err_w_valid && 885 (io.meta_write.ready || !store_update_meta_dup_for_err_w_valid) && 886 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && !s3_req_miss_dup_for_err_w_valid 887 val s3_amo_can_go_dup_for_err_w_valid = s3_amo_hit_dup_for_err_w_valid && 888 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 889 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 890 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) 891 val s3_miss_can_go_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid && 892 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 893 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 894 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) && 895 io.tag_write_ready_dup(errWritePort) && 896 io.wb_ready_dup(errWritePort) 897 val s3_replace_can_go_dup_for_err_w_valid = s3_req_replace_dup_for_err_w_valid && 898 (s3_coh_dup_for_err_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(errWritePort)) 899 val s3_can_go_dup_for_err_w_valid = s3_probe_can_go_dup_for_err_w_valid || 900 s3_store_can_go_dup_for_err_w_valid || 901 s3_amo_can_go_dup_for_err_w_valid || 902 s3_miss_can_go_dup_for_err_w_valid || 903 s3_replace_can_go_dup_for_err_w_valid 904 905 val s3_fire_dup_for_err_w_valid = s3_valid_dup_for_err_w_valid && s3_can_go_dup_for_err_w_valid 906 when (do_amoalu_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := true.B } 907 when (s3_fire_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := false.B } 908 909 when (s2_fire_to_s3) { s3_valid_dup_for_err_w_valid := true.B } 910 .elsewhen (s3_fire_dup_for_err_w_valid) { s3_valid_dup_for_err_w_valid := false.B } 911 // ------------------------------------------------------------------------------------- 912 // ---------------- duplicate regs for tag_write.valid to solve fanout ----------------- 913 val s3_req_miss_dup_for_tag_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 914 val s3_req_probe_dup_for_tag_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 915 val s3_tag_match_dup_for_tag_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 916 val s3_coh_dup_for_tag_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 917 val s3_req_probe_param_dup_for_tag_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 918 val (_, _, probe_new_coh_dup_for_tag_w_valid) = s3_coh_dup_for_tag_w_valid.onProbe(s3_req_probe_param_dup_for_tag_w_valid) 919 val s3_req_source_dup_for_tag_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 920 val s3_req_cmd_dup_for_tag_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 921 val s3_req_replace_dup_for_tag_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 922 val s3_hit_coh_dup_for_tag_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 923 val s3_new_hit_coh_dup_for_tag_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 924 925 val miss_update_meta_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid 926 val probe_update_meta_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && s3_tag_match_dup_for_tag_w_valid && s3_coh_dup_for_tag_w_valid =/= probe_new_coh_dup_for_tag_w_valid 927 val store_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && 928 !s3_req_probe_dup_for_tag_w_valid && 929 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 930 val amo_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 931 !s3_req_probe_dup_for_tag_w_valid && 932 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 933 val update_meta_dup_for_tag_w_valid = ( 934 miss_update_meta_dup_for_tag_w_valid || 935 probe_update_meta_dup_for_tag_w_valid || 936 store_update_meta_dup_for_tag_w_valid || 937 amo_update_meta_dup_for_tag_w_valid 938 ) && !s3_req_replace_dup_for_tag_w_valid 939 940 val s3_valid_dup_for_tag_w_valid = RegInit(false.B) 941 val s3_amo_hit_dup_for_tag_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 942 val s3_s_amoalu_dup_for_tag_w_valid = RegInit(false.B) 943 val amo_wait_amoalu_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 944 s3_req_cmd_dup_for_tag_w_valid =/= M_XLR && 945 s3_req_cmd_dup_for_tag_w_valid =/= M_XSC 946 val do_amoalu_dup_for_tag_w_valid = amo_wait_amoalu_dup_for_tag_w_valid && s3_valid_dup_for_tag_w_valid && !s3_s_amoalu_dup_for_tag_w_valid 947 948 val s3_store_hit_dup_for_tag_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 949 val s3_req_addr_dup_for_tag_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 950 val s3_can_do_amo_dup_for_tag_w_valid = (s3_req_miss_dup_for_tag_w_valid && !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U) || 951 s3_amo_hit_dup_for_tag_w_valid 952 953 val s3_lr_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XLR 954 val s3_sc_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XSC 955 val lrsc_addr_dup_for_tag_w_valid = Reg(UInt()) 956 val lrsc_count_dup_for_tag_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 957 958 when (s3_valid_dup_for_tag_w_valid && (s3_lr_dup_for_tag_w_valid || s3_sc_dup_for_tag_w_valid)) { 959 when (s3_can_do_amo_dup_for_tag_w_valid && s3_lr_dup_for_tag_w_valid) { 960 lrsc_count_dup_for_tag_w_valid := (LRSCCycles - 1).U 961 lrsc_addr_dup_for_tag_w_valid := get_block_addr(s3_req_addr_dup_for_tag_w_valid) 962 }.otherwise { 963 lrsc_count_dup_for_tag_w_valid := 0.U 964 } 965 }.elsewhen (io.invalid_resv_set) { 966 lrsc_count_dup_for_tag_w_valid := 0.U 967 }.elsewhen (lrsc_count_dup_for_tag_w_valid > 0.U) { 968 lrsc_count_dup_for_tag_w_valid := lrsc_count_dup_for_tag_w_valid - 1.U 969 } 970 971 val lrsc_valid_dup_for_tag_w_valid = lrsc_count_dup_for_tag_w_valid > LRSCBackOff.U 972 val s3_lrsc_addr_match_dup_for_tag_w_valid = lrsc_valid_dup_for_tag_w_valid && lrsc_addr_dup_for_tag_w_valid === get_block_addr(s3_req_addr_dup_for_tag_w_valid) 973 val s3_sc_fail_dup_for_tag_w_valid = s3_sc_dup_for_tag_w_valid && !s3_lrsc_addr_match_dup_for_tag_w_valid 974 val s3_can_do_amo_write_dup_for_tag_w_valid = s3_can_do_amo_dup_for_tag_w_valid && isWrite(s3_req_cmd_dup_for_tag_w_valid) && !s3_sc_fail_dup_for_tag_w_valid 975 val update_data_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid || s3_store_hit_dup_for_tag_w_valid || s3_can_do_amo_write_dup_for_tag_w_valid 976 977 val s3_probe_can_go_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && 978 io.wb_ready_dup(tagWritePort) && 979 (io.meta_write.ready || !probe_update_meta_dup_for_tag_w_valid) 980 val s3_store_can_go_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_tag_w_valid && 981 (io.meta_write.ready || !store_update_meta_dup_for_tag_w_valid) && 982 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && !s3_req_miss_dup_for_tag_w_valid 983 val s3_amo_can_go_dup_for_tag_w_valid = s3_amo_hit_dup_for_tag_w_valid && 984 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 985 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 986 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) 987 val s3_miss_can_go_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid && 988 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 989 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 990 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) && 991 io.tag_write_ready_dup(tagWritePort) && 992 io.wb_ready_dup(tagWritePort) 993 val s3_replace_can_go_dup_for_tag_w_valid = s3_req_replace_dup_for_tag_w_valid && 994 (s3_coh_dup_for_tag_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(tagWritePort)) 995 val s3_can_go_dup_for_tag_w_valid = s3_probe_can_go_dup_for_tag_w_valid || 996 s3_store_can_go_dup_for_tag_w_valid || 997 s3_amo_can_go_dup_for_tag_w_valid || 998 s3_miss_can_go_dup_for_tag_w_valid || 999 s3_replace_can_go_dup_for_tag_w_valid 1000 1001 val s3_fire_dup_for_tag_w_valid = s3_valid_dup_for_tag_w_valid && s3_can_go_dup_for_tag_w_valid 1002 when (do_amoalu_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := true.B } 1003 when (s3_fire_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := false.B } 1004 1005 when (s2_fire_to_s3) { s3_valid_dup_for_tag_w_valid := true.B } 1006 .elsewhen (s3_fire_dup_for_tag_w_valid) { s3_valid_dup_for_tag_w_valid := false.B } 1007 // ------------------------------------------------------------------------------------- 1008 // ---------------- duplicate regs for data_write.valid to solve fanout ---------------- 1009 val s3_req_miss_dup_for_data_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1010 val s3_req_probe_dup_for_data_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1011 val s3_tag_match_dup_for_data_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1012 val s3_coh_dup_for_data_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 1013 val s3_req_probe_param_dup_for_data_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1014 val (_, _, probe_new_coh_dup_for_data_w_valid) = s3_coh_dup_for_data_w_valid.onProbe(s3_req_probe_param_dup_for_data_w_valid) 1015 val s3_req_source_dup_for_data_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1016 val s3_req_cmd_dup_for_data_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1017 val s3_req_replace_dup_for_data_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1018 val s3_hit_coh_dup_for_data_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1019 val s3_new_hit_coh_dup_for_data_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1020 1021 val miss_update_meta_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid 1022 val probe_update_meta_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && s3_tag_match_dup_for_data_w_valid && s3_coh_dup_for_data_w_valid =/= probe_new_coh_dup_for_data_w_valid 1023 val store_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && 1024 !s3_req_probe_dup_for_data_w_valid && 1025 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1026 val amo_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1027 !s3_req_probe_dup_for_data_w_valid && 1028 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1029 val update_meta_dup_for_data_w_valid = ( 1030 miss_update_meta_dup_for_data_w_valid || 1031 probe_update_meta_dup_for_data_w_valid || 1032 store_update_meta_dup_for_data_w_valid || 1033 amo_update_meta_dup_for_data_w_valid 1034 ) && !s3_req_replace_dup_for_data_w_valid 1035 1036 val s3_valid_dup_for_data_w_valid = RegInit(false.B) 1037 val s3_amo_hit_dup_for_data_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1038 val s3_s_amoalu_dup_for_data_w_valid = RegInit(false.B) 1039 val amo_wait_amoalu_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1040 s3_req_cmd_dup_for_data_w_valid =/= M_XLR && 1041 s3_req_cmd_dup_for_data_w_valid =/= M_XSC 1042 val do_amoalu_dup_for_data_w_valid = amo_wait_amoalu_dup_for_data_w_valid && s3_valid_dup_for_data_w_valid && !s3_s_amoalu_dup_for_data_w_valid 1043 1044 val s3_store_hit_dup_for_data_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1045 val s3_req_addr_dup_for_data_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1046 val s3_can_do_amo_dup_for_data_w_valid = (s3_req_miss_dup_for_data_w_valid && !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U) || 1047 s3_amo_hit_dup_for_data_w_valid 1048 1049 val s3_lr_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XLR 1050 val s3_sc_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XSC 1051 val lrsc_addr_dup_for_data_w_valid = Reg(UInt()) 1052 val lrsc_count_dup_for_data_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1053 1054 when (s3_valid_dup_for_data_w_valid && (s3_lr_dup_for_data_w_valid || s3_sc_dup_for_data_w_valid)) { 1055 when (s3_can_do_amo_dup_for_data_w_valid && s3_lr_dup_for_data_w_valid) { 1056 lrsc_count_dup_for_data_w_valid := (LRSCCycles - 1).U 1057 lrsc_addr_dup_for_data_w_valid := get_block_addr(s3_req_addr_dup_for_data_w_valid) 1058 }.otherwise { 1059 lrsc_count_dup_for_data_w_valid := 0.U 1060 } 1061 }.elsewhen (io.invalid_resv_set) { 1062 lrsc_count_dup_for_data_w_valid := 0.U 1063 }.elsewhen (lrsc_count_dup_for_data_w_valid > 0.U) { 1064 lrsc_count_dup_for_data_w_valid := lrsc_count_dup_for_data_w_valid - 1.U 1065 } 1066 1067 val lrsc_valid_dup_for_data_w_valid = lrsc_count_dup_for_data_w_valid > LRSCBackOff.U 1068 val s3_lrsc_addr_match_dup_for_data_w_valid = lrsc_valid_dup_for_data_w_valid && lrsc_addr_dup_for_data_w_valid === get_block_addr(s3_req_addr_dup_for_data_w_valid) 1069 val s3_sc_fail_dup_for_data_w_valid = s3_sc_dup_for_data_w_valid && !s3_lrsc_addr_match_dup_for_data_w_valid 1070 val s3_can_do_amo_write_dup_for_data_w_valid = s3_can_do_amo_dup_for_data_w_valid && isWrite(s3_req_cmd_dup_for_data_w_valid) && !s3_sc_fail_dup_for_data_w_valid 1071 val update_data_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid || s3_store_hit_dup_for_data_w_valid || s3_can_do_amo_write_dup_for_data_w_valid 1072 1073 val s3_probe_can_go_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && 1074 io.wb_ready_dup(dataWritePort) && 1075 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_valid) 1076 val s3_store_can_go_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_valid && 1077 (io.meta_write.ready || !store_update_meta_dup_for_data_w_valid) && 1078 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && !s3_req_miss_dup_for_data_w_valid 1079 val s3_amo_can_go_dup_for_data_w_valid = s3_amo_hit_dup_for_data_w_valid && 1080 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1081 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1082 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) 1083 val s3_miss_can_go_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid && 1084 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1085 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1086 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) && 1087 io.tag_write_ready_dup(dataWritePort) && 1088 io.wb_ready_dup(dataWritePort) 1089 val s3_replace_can_go_dup_for_data_w_valid = s3_req_replace_dup_for_data_w_valid && 1090 (s3_coh_dup_for_data_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(dataWritePort)) 1091 val s3_can_go_dup_for_data_w_valid = s3_probe_can_go_dup_for_data_w_valid || 1092 s3_store_can_go_dup_for_data_w_valid || 1093 s3_amo_can_go_dup_for_data_w_valid || 1094 s3_miss_can_go_dup_for_data_w_valid || 1095 s3_replace_can_go_dup_for_data_w_valid 1096 val s3_update_data_cango_dup_for_data_w_valid = s3_store_can_go_dup_for_data_w_valid || s3_amo_can_go_dup_for_data_w_valid || s3_miss_can_go_dup_for_data_w_valid 1097 1098 val s3_fire_dup_for_data_w_valid = s3_valid_dup_for_data_w_valid && s3_can_go_dup_for_data_w_valid 1099 when (do_amoalu_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := true.B } 1100 when (s3_fire_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := false.B } 1101 1102 val s3_banked_store_wmask_dup_for_data_w_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1103 val s3_req_word_idx_dup_for_data_w_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1104 val banked_wmask = Mux( 1105 s3_req_miss_dup_for_data_w_valid, 1106 banked_full_wmask, 1107 Mux( 1108 s3_store_hit_dup_for_data_w_valid, 1109 s3_banked_store_wmask_dup_for_data_w_valid, 1110 Mux( 1111 s3_can_do_amo_write_dup_for_data_w_valid, 1112 UIntToOH(s3_req_word_idx_dup_for_data_w_valid), 1113 banked_none_wmask 1114 ) 1115 ) 1116 ) 1117 assert(!(s3_valid && banked_wmask.orR && !update_data)) 1118 1119 val s3_sc_data_merged_dup_for_data_w_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1120 val s3_req_amo_data_dup_for_data_w_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1121 val s3_req_amo_mask_dup_for_data_w_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1122 for (i <- 0 until DCacheBanks) { 1123 val old_data = s3_store_data_merged(i) 1124 s3_sc_data_merged_dup_for_data_w_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_data_w_valid, 1125 Mux( 1126 s3_req_word_idx_dup_for_data_w_valid === i.U && !s3_sc_fail_dup_for_data_w_valid, 1127 s3_req_amo_mask_dup_for_data_w_valid, 1128 0.U(wordBytes.W) 1129 ) 1130 ) 1131 } 1132 1133 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_valid := true.B } 1134 .elsewhen (s3_fire_dup_for_data_w_valid) { s3_valid_dup_for_data_w_valid := false.B } 1135 1136 val s3_valid_dup_for_data_w_bank = RegInit(VecInit(Seq.fill(DCacheBanks)(false.B))) // TODO 1137 val data_write_ready_dup_for_data_w_bank = io.data_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1138 val tag_write_ready_dup_for_data_w_bank = io.tag_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1139 val wb_ready_dup_for_data_w_bank = io.wb_ready_dup.drop(dataWritePort).take(DCacheBanks) 1140 for (i <- 0 until DCacheBanks) { 1141 val s3_req_miss_dup_for_data_w_bank = RegEnable(s2_req.miss, s2_fire_to_s3) 1142 val s3_req_probe_dup_for_data_w_bank = RegEnable(s2_req.probe, s2_fire_to_s3) 1143 val s3_tag_match_dup_for_data_w_bank = RegEnable(s2_tag_match, s2_fire_to_s3) 1144 val s3_coh_dup_for_data_w_bank = RegEnable(s2_coh, s2_fire_to_s3) 1145 val s3_req_probe_param_dup_for_data_w_bank = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1146 val (_, _, probe_new_coh_dup_for_data_w_bank) = s3_coh_dup_for_data_w_bank.onProbe(s3_req_probe_param_dup_for_data_w_bank) 1147 val s3_req_source_dup_for_data_w_bank = RegEnable(s2_req.source, s2_fire_to_s3) 1148 val s3_req_cmd_dup_for_data_w_bank = RegEnable(s2_req.cmd, s2_fire_to_s3) 1149 val s3_req_replace_dup_for_data_w_bank = RegEnable(s2_req.replace, s2_fire_to_s3) 1150 val s3_hit_coh_dup_for_data_w_bank = RegEnable(s2_hit_coh, s2_fire_to_s3) 1151 val s3_new_hit_coh_dup_for_data_w_bank = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1152 1153 val miss_update_meta_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank 1154 val probe_update_meta_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && s3_tag_match_dup_for_data_w_bank && s3_coh_dup_for_data_w_bank =/= probe_new_coh_dup_for_data_w_bank 1155 val store_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && 1156 !s3_req_probe_dup_for_data_w_bank && 1157 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1158 val amo_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1159 !s3_req_probe_dup_for_data_w_bank && 1160 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1161 val update_meta_dup_for_data_w_bank = ( 1162 miss_update_meta_dup_for_data_w_bank || 1163 probe_update_meta_dup_for_data_w_bank || 1164 store_update_meta_dup_for_data_w_bank || 1165 amo_update_meta_dup_for_data_w_bank 1166 ) && !s3_req_replace_dup_for_data_w_bank 1167 1168 val s3_amo_hit_dup_for_data_w_bank = RegEnable(s2_amo_hit, s2_fire_to_s3) 1169 val s3_s_amoalu_dup_for_data_w_bank = RegInit(false.B) 1170 val amo_wait_amoalu_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1171 s3_req_cmd_dup_for_data_w_bank =/= M_XLR && 1172 s3_req_cmd_dup_for_data_w_bank =/= M_XSC 1173 val do_amoalu_dup_for_data_w_bank = amo_wait_amoalu_dup_for_data_w_bank && s3_valid_dup_for_data_w_bank(i) && !s3_s_amoalu_dup_for_data_w_bank 1174 1175 val s3_store_hit_dup_for_data_w_bank = RegEnable(s2_store_hit, s2_fire_to_s3) 1176 val s3_req_addr_dup_for_data_w_bank = RegEnable(s2_req.addr, s2_fire_to_s3) 1177 val s3_can_do_amo_dup_for_data_w_bank = (s3_req_miss_dup_for_data_w_bank && !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U) || 1178 s3_amo_hit_dup_for_data_w_bank 1179 1180 val s3_lr_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XLR 1181 val s3_sc_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XSC 1182 val lrsc_addr_dup_for_data_w_bank = Reg(UInt()) 1183 val lrsc_count_dup_for_data_w_bank = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1184 1185 when (s3_valid_dup_for_data_w_bank(i) && (s3_lr_dup_for_data_w_bank || s3_sc_dup_for_data_w_bank)) { 1186 when (s3_can_do_amo_dup_for_data_w_bank && s3_lr_dup_for_data_w_bank) { 1187 lrsc_count_dup_for_data_w_bank := (LRSCCycles - 1).U 1188 lrsc_addr_dup_for_data_w_bank := get_block_addr(s3_req_addr_dup_for_data_w_bank) 1189 }.otherwise { 1190 lrsc_count_dup_for_data_w_bank := 0.U 1191 } 1192 }.elsewhen (io.invalid_resv_set) { 1193 lrsc_count_dup_for_data_w_bank := 0.U 1194 }.elsewhen (lrsc_count_dup_for_data_w_bank > 0.U) { 1195 lrsc_count_dup_for_data_w_bank := lrsc_count_dup_for_data_w_bank - 1.U 1196 } 1197 1198 val lrsc_valid_dup_for_data_w_bank = lrsc_count_dup_for_data_w_bank > LRSCBackOff.U 1199 val s3_lrsc_addr_match_dup_for_data_w_bank = lrsc_valid_dup_for_data_w_bank && lrsc_addr_dup_for_data_w_bank === get_block_addr(s3_req_addr_dup_for_data_w_bank) 1200 val s3_sc_fail_dup_for_data_w_bank = s3_sc_dup_for_data_w_bank && !s3_lrsc_addr_match_dup_for_data_w_bank 1201 val s3_can_do_amo_write_dup_for_data_w_bank = s3_can_do_amo_dup_for_data_w_bank && isWrite(s3_req_cmd_dup_for_data_w_bank) && !s3_sc_fail_dup_for_data_w_bank 1202 val update_data_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank || s3_store_hit_dup_for_data_w_bank || s3_can_do_amo_write_dup_for_data_w_bank 1203 1204 val s3_probe_can_go_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && 1205 wb_ready_dup_for_data_w_bank(i) && 1206 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_bank) 1207 val s3_store_can_go_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_bank && 1208 (io.meta_write.ready || !store_update_meta_dup_for_data_w_bank) && 1209 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && !s3_req_miss_dup_for_data_w_bank 1210 val s3_amo_can_go_dup_for_data_w_bank = s3_amo_hit_dup_for_data_w_bank && 1211 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1212 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1213 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) 1214 val s3_miss_can_go_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank && 1215 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1216 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1217 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) && 1218 tag_write_ready_dup_for_data_w_bank(i) && 1219 wb_ready_dup_for_data_w_bank(i) 1220 wb_ready_dup_for_data_w_bank(i) 1221 val s3_replace_can_go_dup_for_data_w_bank = s3_req_replace_dup_for_data_w_bank && 1222 (s3_coh_dup_for_data_w_bank.state === ClientStates.Nothing || wb_ready_dup_for_data_w_bank(i)) 1223 val s3_can_go_dup_for_data_w_bank = s3_probe_can_go_dup_for_data_w_bank || 1224 s3_store_can_go_dup_for_data_w_bank || 1225 s3_amo_can_go_dup_for_data_w_bank || 1226 s3_miss_can_go_dup_for_data_w_bank || 1227 s3_replace_can_go_dup_for_data_w_bank 1228 val s3_update_data_cango_dup_for_data_w_bank = s3_store_can_go_dup_for_data_w_bank || s3_amo_can_go_dup_for_data_w_bank || s3_miss_can_go_dup_for_data_w_bank 1229 1230 val s3_fire_dup_for_data_w_bank = s3_valid_dup_for_data_w_bank(i) && s3_can_go_dup_for_data_w_bank 1231 1232 when (do_amoalu_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := true.B } 1233 when (s3_fire_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := false.B } 1234 1235 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_bank(i) := true.B } 1236 .elsewhen (s3_fire_dup_for_data_w_bank) { s3_valid_dup_for_data_w_bank(i) := false.B } 1237 1238 io.data_write_dup(i).valid := s3_valid_dup_for_data_w_bank(i) && s3_update_data_cango_dup_for_data_w_bank && update_data_dup_for_data_w_bank 1239 io.data_write_dup(i).bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1240 io.data_write_dup(i).bits.addr := RegEnable(s2_req.vaddr, s2_fire_to_s3) 1241 } 1242 // ------------------------------------------------------------------------------------- 1243 1244 // ---------------- duplicate regs for wb.valid to solve fanout ---------------- 1245 val s3_req_miss_dup_for_wb_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1246 val s3_req_probe_dup_for_wb_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1247 val s3_tag_match_dup_for_wb_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1248 val s3_coh_dup_for_wb_valid = RegEnable(s2_coh, s2_fire_to_s3) 1249 val s3_req_probe_param_dup_for_wb_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1250 val (_, _, probe_new_coh_dup_for_wb_valid) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1251 val s3_req_source_dup_for_wb_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1252 val s3_req_cmd_dup_for_wb_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1253 val s3_req_replace_dup_for_wb_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1254 val s3_hit_coh_dup_for_wb_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1255 val s3_new_hit_coh_dup_for_wb_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1256 1257 val miss_update_meta_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid 1258 val probe_update_meta_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && s3_tag_match_dup_for_wb_valid && s3_coh_dup_for_wb_valid =/= probe_new_coh_dup_for_wb_valid 1259 val store_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && 1260 !s3_req_probe_dup_for_wb_valid && 1261 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1262 val amo_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1263 !s3_req_probe_dup_for_wb_valid && 1264 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1265 val update_meta_dup_for_wb_valid = ( 1266 miss_update_meta_dup_for_wb_valid || 1267 probe_update_meta_dup_for_wb_valid || 1268 store_update_meta_dup_for_wb_valid || 1269 amo_update_meta_dup_for_wb_valid 1270 ) && !s3_req_replace_dup_for_wb_valid 1271 1272 val s3_valid_dup_for_wb_valid = RegInit(false.B) 1273 val s3_amo_hit_dup_for_wb_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1274 val s3_s_amoalu_dup_for_wb_valid = RegInit(false.B) 1275 val amo_wait_amoalu_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1276 s3_req_cmd_dup_for_wb_valid =/= M_XLR && 1277 s3_req_cmd_dup_for_wb_valid =/= M_XSC 1278 val do_amoalu_dup_for_wb_valid = amo_wait_amoalu_dup_for_wb_valid && s3_valid_dup_for_wb_valid && !s3_s_amoalu_dup_for_wb_valid 1279 1280 val s3_store_hit_dup_for_wb_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1281 val s3_req_addr_dup_for_wb_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1282 val s3_can_do_amo_dup_for_wb_valid = (s3_req_miss_dup_for_wb_valid && !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U) || 1283 s3_amo_hit_dup_for_wb_valid 1284 1285 val s3_lr_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XLR 1286 val s3_sc_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XSC 1287 val lrsc_addr_dup_for_wb_valid = Reg(UInt()) 1288 val lrsc_count_dup_for_wb_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1289 1290 when (s3_valid_dup_for_wb_valid && (s3_lr_dup_for_wb_valid || s3_sc_dup_for_wb_valid)) { 1291 when (s3_can_do_amo_dup_for_wb_valid && s3_lr_dup_for_wb_valid) { 1292 lrsc_count_dup_for_wb_valid := (LRSCCycles - 1).U 1293 lrsc_addr_dup_for_wb_valid := get_block_addr(s3_req_addr_dup_for_wb_valid) 1294 }.otherwise { 1295 lrsc_count_dup_for_wb_valid := 0.U 1296 } 1297 }.elsewhen (io.invalid_resv_set) { 1298 lrsc_count_dup_for_wb_valid := 0.U 1299 }.elsewhen (lrsc_count_dup_for_wb_valid > 0.U) { 1300 lrsc_count_dup_for_wb_valid := lrsc_count_dup_for_wb_valid - 1.U 1301 } 1302 1303 val lrsc_valid_dup_for_wb_valid = lrsc_count_dup_for_wb_valid > LRSCBackOff.U 1304 val s3_lrsc_addr_match_dup_for_wb_valid = lrsc_valid_dup_for_wb_valid && lrsc_addr_dup_for_wb_valid === get_block_addr(s3_req_addr_dup_for_wb_valid) 1305 val s3_sc_fail_dup_for_wb_valid = s3_sc_dup_for_wb_valid && !s3_lrsc_addr_match_dup_for_wb_valid 1306 val s3_can_do_amo_write_dup_for_wb_valid = s3_can_do_amo_dup_for_wb_valid && isWrite(s3_req_cmd_dup_for_wb_valid) && !s3_sc_fail_dup_for_wb_valid 1307 val update_data_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid || s3_store_hit_dup_for_wb_valid || s3_can_do_amo_write_dup_for_wb_valid 1308 1309 val s3_probe_can_go_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && 1310 io.wb_ready_dup(wbPort) && 1311 (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) 1312 val s3_store_can_go_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_wb_valid && 1313 (io.meta_write.ready || !store_update_meta_dup_for_wb_valid) && 1314 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && !s3_req_miss_dup_for_wb_valid 1315 val s3_amo_can_go_dup_for_wb_valid = s3_amo_hit_dup_for_wb_valid && 1316 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1317 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1318 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) 1319 val s3_miss_can_go_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && 1320 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1321 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1322 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1323 io.tag_write_ready_dup(wbPort) && 1324 io.wb_ready_dup(wbPort) 1325 val s3_replace_can_go_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && 1326 (s3_coh_dup_for_wb_valid.state === ClientStates.Nothing || io.wb_ready_dup(wbPort)) 1327 val s3_can_go_dup_for_wb_valid = s3_probe_can_go_dup_for_wb_valid || 1328 s3_store_can_go_dup_for_wb_valid || 1329 s3_amo_can_go_dup_for_wb_valid || 1330 s3_miss_can_go_dup_for_wb_valid || 1331 s3_replace_can_go_dup_for_wb_valid 1332 val s3_update_data_cango_dup_for_wb_valid = s3_store_can_go_dup_for_wb_valid || s3_amo_can_go_dup_for_wb_valid || s3_miss_can_go_dup_for_wb_valid 1333 1334 val s3_fire_dup_for_wb_valid = s3_valid_dup_for_wb_valid && s3_can_go_dup_for_wb_valid 1335 when (do_amoalu_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := true.B } 1336 when (s3_fire_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := false.B } 1337 1338 val s3_banked_store_wmask_dup_for_wb_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1339 val s3_req_word_idx_dup_for_wb_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1340 val s3_replace_nothing_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && s3_coh_dup_for_wb_valid.state === ClientStates.Nothing 1341 1342 val s3_sc_data_merged_dup_for_wb_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1343 val s3_req_amo_data_dup_for_wb_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1344 val s3_req_amo_mask_dup_for_wb_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1345 for (i <- 0 until DCacheBanks) { 1346 val old_data = s3_store_data_merged(i) 1347 s3_sc_data_merged_dup_for_wb_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_wb_valid, 1348 Mux( 1349 s3_req_word_idx_dup_for_wb_valid === i.U && !s3_sc_fail_dup_for_wb_valid, 1350 s3_req_amo_mask_dup_for_wb_valid, 1351 0.U(wordBytes.W) 1352 ) 1353 ) 1354 } 1355 1356 val s3_need_replacement_dup_for_wb_valid = RegEnable(s2_need_replacement, s2_fire_to_s3) 1357 val miss_wb_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && s3_need_replacement_dup_for_wb_valid && 1358 s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1359 val need_wb_dup_for_wb_valid = miss_wb_dup_for_wb_valid || s3_req_probe_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1360 1361 val s3_tag_dup_for_wb_valid = RegEnable(s2_tag, s2_fire_to_s3) 1362 1363 val (_, probe_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1364 val (_, miss_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onCacheControl(M_FLUSH) 1365 val writeback_param_dup_for_wb_valid = Mux( 1366 s3_req_probe_dup_for_wb_valid, 1367 probe_shrink_param_dup_for_wb_valid, 1368 miss_shrink_param_dup_for_wb_valid 1369 ) 1370 val writeback_data_dup_for_wb_valid = if (dcacheParameters.alwaysReleaseData) { 1371 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || 1372 s3_coh_dup_for_wb_valid === ClientStates.Dirty || (miss_wb_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid) && s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1373 } else { 1374 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || s3_coh_dup_for_wb_valid === ClientStates.Dirty 1375 } 1376 1377 when (s2_fire_to_s3) { s3_valid_dup_for_wb_valid := true.B } 1378 .elsewhen (s3_fire_dup_for_wb_valid) { s3_valid_dup_for_wb_valid := false.B } 1379 1380 // ------------------------------------------------------------------------------------- 1381 1382 val s3_fire = s3_valid_dup(4) && s3_can_go 1383 when (s2_fire_to_s3) { 1384 s3_valid := true.B 1385 s3_valid_dup.foreach(_ := true.B) 1386 s3_valid_dup_for_status.foreach(_ := true.B) 1387 }.elsewhen (s3_fire) { 1388 s3_valid := false.B 1389 s3_valid_dup.foreach(_ := false.B) 1390 s3_valid_dup_for_status.foreach(_ := false.B) 1391 } 1392 s3_ready := !s3_valid_dup(5) || s3_can_go 1393 s3_s0_set_conflict := s3_valid_dup(6) && s3_idx_dup(0) === s0_idx 1394 s3_s0_set_conflict_store := s3_valid_dup(7) && s3_idx_dup(1) === store_idx 1395 //assert(RegNext(!s3_valid || !(s3_req_source_dup_2 === STORE_SOURCE.U && !s3_req.probe) || s3_hit)) // miss store should never come to s3 ,fixed(reserve) 1396 1397 when(s3_fire) { 1398 s3_s_amoalu := false.B 1399 s3_s_amoalu_dup.foreach(_ := false.B) 1400 } 1401 1402 req.ready := s0_can_go 1403 1404 io.meta_read.valid := req.valid && s1_ready && !set_conflict 1405 io.meta_read.bits.idx := get_idx(s0_req.vaddr) 1406 io.meta_read.bits.way_en := Mux(s0_req.replace, s0_req.replace_way_en, ~0.U(nWays.W)) 1407 1408 io.tag_read.valid := req.valid && s1_ready && !set_conflict && !s0_req.replace 1409 io.tag_read.bits.idx := get_idx(s0_req.vaddr) 1410 io.tag_read.bits.way_en := ~0.U(nWays.W) 1411 1412 io.data_read_intend := s1_valid_dup(3) && s1_need_data 1413 io.data_readline.valid := s1_valid_dup(4) && s1_need_data 1414 io.data_readline.bits.rmask := s1_banked_rmask 1415 io.data_readline.bits.way_en := s1_way_en 1416 io.data_readline.bits.addr := s1_req_vaddr_dup_for_data_read 1417 1418 io.miss_req.valid := s2_valid_dup(4) && s2_can_go_to_mq_dup(0) 1419 val miss_req = io.miss_req.bits 1420 miss_req := DontCare 1421 miss_req.source := s2_req.source 1422 miss_req.pf_source := L1_HW_PREFETCH_NULL 1423 miss_req.cmd := s2_req.cmd 1424 miss_req.addr := s2_req.addr 1425 miss_req.vaddr := s2_req_vaddr_dup_for_miss_req 1426 miss_req.store_data := s2_req.store_data 1427 miss_req.store_mask := s2_req.store_mask 1428 miss_req.word_idx := s2_req.word_idx 1429 miss_req.amo_data := s2_req.amo_data 1430 miss_req.amo_mask := s2_req.amo_mask 1431 miss_req.req_coh := s2_hit_coh 1432 miss_req.id := s2_req.id 1433 miss_req.cancel := false.B 1434 miss_req.pc := DontCare 1435 1436 io.store_replay_resp.valid := s2_valid_dup(5) && s2_can_go_to_mq_dup(1) && replay && s2_req.isStore 1437 io.store_replay_resp.bits.data := DontCare 1438 io.store_replay_resp.bits.miss := true.B 1439 io.store_replay_resp.bits.replay := true.B 1440 io.store_replay_resp.bits.id := s2_req.id 1441 1442 io.store_hit_resp.valid := s3_valid_dup(8) && (s3_store_can_go || (s3_miss_can_go && s3_req.isStore)) 1443 io.store_hit_resp.bits.data := DontCare 1444 io.store_hit_resp.bits.miss := false.B 1445 io.store_hit_resp.bits.replay := false.B 1446 io.store_hit_resp.bits.id := s3_req.id 1447 1448 io.release_update.valid := s3_valid_dup(9) && (s3_store_can_go || s3_amo_can_go) && s3_hit && update_data 1449 io.release_update.bits.addr := s3_req_addr_dup(3) 1450 io.release_update.bits.mask := Mux(s3_store_hit_dup(1), s3_banked_store_wmask, banked_amo_wmask) 1451 io.release_update.bits.data := Mux( 1452 amo_wait_amoalu, 1453 s3_amo_data_merged_reg, 1454 Mux( 1455 s3_sc, 1456 s3_sc_data_merged, 1457 s3_store_data_merged 1458 ) 1459 ).asUInt 1460 1461 val atomic_hit_resp = Wire(new MainPipeResp) 1462 atomic_hit_resp.source := s3_req.source 1463 atomic_hit_resp.data := Mux(s3_sc, s3_sc_resp, s3_data_word) 1464 atomic_hit_resp.miss := false.B 1465 atomic_hit_resp.miss_id := s3_req.miss_id 1466 atomic_hit_resp.error := s3_error 1467 atomic_hit_resp.replay := false.B 1468 atomic_hit_resp.ack_miss_queue := s3_req_miss_dup(5) 1469 atomic_hit_resp.id := lrsc_valid_dup(2) 1470 val atomic_replay_resp = Wire(new MainPipeResp) 1471 atomic_replay_resp.source := s2_req.source 1472 atomic_replay_resp.data := DontCare 1473 atomic_replay_resp.miss := true.B 1474 atomic_replay_resp.miss_id := DontCare 1475 atomic_replay_resp.error := false.B 1476 atomic_replay_resp.replay := true.B 1477 atomic_replay_resp.ack_miss_queue := false.B 1478 atomic_replay_resp.id := DontCare 1479 1480 val atomic_replay_resp_valid = s2_valid_dup(6) && s2_can_go_to_mq_dup(2) && replay && (s2_req.isAMO || s2_req.miss) 1481 val atomic_hit_resp_valid = s3_valid_dup(10) && (s3_amo_can_go || s3_miss_can_go && (s3_req.isAMO || s3_req.miss)) 1482 1483 io.atomic_resp.valid := atomic_replay_resp_valid || atomic_hit_resp_valid 1484 io.atomic_resp.bits := Mux(atomic_replay_resp_valid, atomic_replay_resp, atomic_hit_resp) 1485 1486 // io.replace_resp.valid := s3_fire && s3_req_replace_dup(3) 1487 // io.replace_resp.bits := s3_req.miss_id 1488 1489 io.meta_write.valid := s3_fire_dup_for_meta_w_valid && update_meta_dup_for_meta_w_valid 1490 io.meta_write.bits.idx := s3_idx_dup(2) 1491 io.meta_write.bits.way_en := s3_way_en_dup(0) 1492 io.meta_write.bits.meta.coh := new_coh 1493 1494 io.error_flag_write.valid := s3_fire_dup_for_err_w_valid && update_meta_dup_for_err_w_valid && s3_l2_error 1495 io.error_flag_write.bits.idx := s3_idx_dup(3) 1496 io.error_flag_write.bits.way_en := s3_way_en_dup(1) 1497 io.error_flag_write.bits.flag := s3_l2_error 1498 1499 // if we use (prefetch_flag && meta =/= ClientStates.Nothing) for prefetch check 1500 // prefetch_flag_write can be omited 1501 io.prefetch_flag_write.valid := s3_fire_dup_for_meta_w_valid && s3_req.miss 1502 io.prefetch_flag_write.bits.idx := s3_idx_dup(3) 1503 io.prefetch_flag_write.bits.way_en := s3_way_en_dup(1) 1504 io.prefetch_flag_write.bits.source := s3_req.pf_source 1505 1506 // regenerate repl_way & repl_coh 1507 io.bloom_filter_query.set.valid := s2_fire_to_s3 && s2_req.miss && !isFromL1Prefetch(s2_repl_pf) && s2_repl_coh.isValid() && isFromL1Prefetch(s2_req.pf_source) 1508 io.bloom_filter_query.set.bits.addr := io.bloom_filter_query.set.bits.get_addr(Cat(s2_repl_tag, get_untag(s2_req.vaddr))) // the evict block address 1509 1510 io.bloom_filter_query.clr.valid := s3_fire && isFromL1Prefetch(s3_req.pf_source) 1511 io.bloom_filter_query.clr.bits.addr := io.bloom_filter_query.clr.bits.get_addr(s3_req.addr) 1512 1513 XSPerfAccumulate("mainpipe_update_prefetchArray", io.prefetch_flag_write.valid) 1514 XSPerfAccumulate("mainpipe_s2_miss_req", s2_valid && s2_req.miss) 1515 XSPerfAccumulate("mainpipe_s2_block_penalty", s2_valid && s2_req.miss && !io.refill_info.valid) 1516 XSPerfAccumulate("mainpipe_s2_missqueue_replay", s2_valid && s2_can_go_to_mq_replay) 1517 XSPerfAccumulate("mainpipe_slot_conflict_1_2", (s1_idx === s2_idx && s1_way_en === s2_way_en && s1_req.miss && s2_req.miss && s1_valid && s2_valid )) 1518 XSPerfAccumulate("mainpipe_slot_conflict_1_3", (s1_idx === s3_idx_dup_for_replace_access && s1_way_en === s3_way_en && s1_req.miss && s3_req.miss && s1_valid && s3_valid)) 1519 XSPerfAccumulate("mainpipe_slot_conflict_2_3", (s2_idx === s3_idx_dup_for_replace_access && s2_way_en === s3_way_en && s2_req.miss && s3_req.miss && s2_valid && s3_valid)) 1520 // probe / replace will not update access bit 1521 io.access_flag_write.valid := s3_fire_dup_for_meta_w_valid && !s3_req.probe && !s3_req.replace 1522 io.access_flag_write.bits.idx := s3_idx_dup(3) 1523 io.access_flag_write.bits.way_en := s3_way_en_dup(1) 1524 // io.access_flag_write.bits.flag := true.B 1525 io.access_flag_write.bits.flag :=Mux(s3_req.miss, s3_req.access, true.B) 1526 1527 io.tag_write.valid := s3_fire_dup_for_tag_w_valid && s3_req_miss_dup_for_tag_w_valid 1528 io.tag_write.bits.idx := s3_idx_dup(4) 1529 io.tag_write.bits.way_en := s3_way_en_dup(2) 1530 io.tag_write.bits.tag := get_tag(s3_req_addr_dup(4)) 1531 io.tag_write.bits.vaddr := s3_req_vaddr_dup_for_data_write 1532 1533 io.tag_write_intend := s3_req_miss_dup(7) && s3_valid_dup(11) 1534 XSPerfAccumulate("fake_tag_write_intend", io.tag_write_intend && !io.tag_write.valid) 1535 XSPerfAccumulate("mainpipe_tag_write", io.tag_write.valid) 1536 1537 assert(!RegNext(io.tag_write.valid && !io.tag_write_intend)) 1538 1539 io.data_write.valid := s3_valid_dup_for_data_w_valid && s3_update_data_cango_dup_for_data_w_valid && update_data_dup_for_data_w_valid 1540 io.data_write.bits.way_en := s3_way_en_dup(3) 1541 io.data_write.bits.addr := s3_req_vaddr_dup_for_data_write 1542 io.data_write.bits.wmask := banked_wmask 1543 io.data_write.bits.data := Mux( 1544 amo_wait_amoalu_dup_for_data_w_valid, 1545 s3_amo_data_merged_reg, 1546 Mux( 1547 s3_sc_dup_for_data_w_valid, 1548 s3_sc_data_merged_dup_for_data_w_valid, 1549 s3_store_data_merged 1550 ) 1551 ) 1552 //assert(RegNext(!io.meta_write.valid || !s3_req.replace)) 1553 assert(RegNext(!io.tag_write.valid || !s3_req.replace)) 1554 assert(RegNext(!io.data_write.valid || !s3_req.replace)) 1555 1556 io.wb.valid := s3_valid_dup_for_wb_valid && ( 1557 // replace 1558 s3_req_replace_dup_for_wb_valid && !s3_replace_nothing_dup_for_wb_valid || 1559 // probe can go to wbq 1560 s3_req_probe_dup_for_wb_valid && (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) || 1561 // amo miss can go to wbq 1562 s3_req_miss_dup_for_wb_valid && 1563 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1564 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1565 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1566 io.tag_write_ready_dup(wbPort) 1567 ) && need_wb_dup_for_wb_valid 1568 1569 io.wb.bits.addr := get_block_addr(Cat(s3_tag_dup_for_wb_valid, get_untag(s3_req.vaddr))) 1570 io.wb.bits.param := writeback_param_dup_for_wb_valid 1571 io.wb.bits.voluntary := s3_req_miss_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1572 io.wb.bits.hasData := writeback_data_dup_for_wb_valid 1573 io.wb.bits.dirty := s3_coh_dup_for_wb_valid === ClientStates.Dirty 1574 io.wb.bits.data := s3_data.asUInt 1575 io.wb.bits.delay_release := s3_req_replace_dup_for_wb_valid 1576 io.wb.bits.miss_id := s3_req.miss_id 1577 1578 // update plru in main pipe s3 1579 io.replace_access.valid := RegNext(s2_fire_to_s3) && !s3_req.probe && (s3_req.miss || ((s3_req.isAMO || s3_req.isStore) && s3_hit)) 1580 io.replace_access.bits.set := s3_idx_dup_for_replace_access 1581 io.replace_access.bits.way := OHToUInt(s3_way_en) 1582 1583 io.replace_way.set.valid := RegNext(s0_fire) 1584 io.replace_way.set.bits := s1_idx_dup_for_replace_way 1585 io.replace_way.dmWay := s1_dmWay_dup_for_replace_way 1586 1587 // send evict hint to sms 1588 io.sms_agt_evict_req.valid := s2_valid && s2_req.miss && s2_fire_to_s3 1589 io.sms_agt_evict_req.bits.vaddr := Cat(s2_repl_tag(tagBits - 1, 2), s2_req.vaddr(13,12), 0.U((VAddrBits - tagBits).W)) 1590 1591 // TODO: consider block policy of a finer granularity 1592 io.status.s0_set.valid := req.valid 1593 io.status.s0_set.bits := get_idx(s0_req.vaddr) 1594 io.status.s1.valid := s1_valid_dup(5) 1595 io.status.s1.bits.set := s1_idx 1596 io.status.s1.bits.way_en := s1_way_en 1597 io.status.s2.valid := s2_valid_dup(7) && !s2_req_replace_dup_2 1598 io.status.s2.bits.set := s2_idx_dup_for_status 1599 io.status.s2.bits.way_en := s2_way_en 1600 io.status.s3.valid := s3_valid && !s3_req_replace_dup(7) 1601 io.status.s3.bits.set := s3_idx_dup(5) 1602 io.status.s3.bits.way_en := s3_way_en 1603 1604 for ((s, i) <- io.status_dup.zipWithIndex) { 1605 s.s1.valid := s1_valid_dup_for_status(i) 1606 s.s1.bits.set := RegEnable(get_idx(s0_req.vaddr), s0_fire) 1607 s.s1.bits.way_en := s1_way_en 1608 s.s2.valid := s2_valid_dup_for_status(i) && !RegEnable(s1_req.replace, s1_fire) 1609 s.s2.bits.set := RegEnable(get_idx(s1_req.vaddr), s1_fire) 1610 s.s2.bits.way_en := RegEnable(s1_way_en, s1_fire) 1611 s.s3.valid := s3_valid_dup_for_status(i) && !RegEnable(s2_req.replace, s2_fire_to_s3) 1612 s.s3.bits.set := RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 1613 s.s3.bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1614 } 1615 dontTouch(io.status_dup) 1616 1617 io.mainpipe_info.s2_valid := s2_valid 1618 io.mainpipe_info.s2_miss_id := s2_req.miss_id 1619 io.mainpipe_info.s2_replay_to_mq := s2_valid && s2_can_go_to_mq_replay 1620 io.mainpipe_info.s3_valid := s3_valid 1621 io.mainpipe_info.s3_miss_id := s3_req.miss_id 1622 io.mainpipe_info.s3_refill_resp := RegNext(s2_valid && s2_req.miss && s2_fire_to_s3) 1623 1624 // report error to beu and csr, 1 cycle after read data resp 1625 io.error := 0.U.asTypeOf(new L1CacheErrorInfo()) 1626 // report error, update error csr 1627 io.error.valid := s3_error && RegNext(s2_fire) 1628 // only tag_error and data_error will be reported to beu 1629 // l2_error should not be reported (l2 will report that) 1630 io.error.report_to_beu := (RegEnable(s2_tag_error, s2_fire) || s3_data_error) && RegNext(s2_fire) 1631 io.error.paddr := RegEnable(s2_req.addr, s2_fire) 1632 io.error.source.tag := RegEnable(s2_tag_error, s2_fire) 1633 io.error.source.data := s3_data_error 1634 io.error.source.l2 := RegEnable(s2_flag_error || s2_l2_error, s2_fire) 1635 io.error.opType.store := RegEnable(s2_req.isStore && !s2_req.probe, s2_fire) 1636 io.error.opType.probe := RegEnable(s2_req.probe, s2_fire) 1637 io.error.opType.release := RegEnable(s2_req.replace, s2_fire) 1638 io.error.opType.atom := RegEnable(s2_req.isAMO && !s2_req.probe, s2_fire) 1639 1640 val perfEvents = Seq( 1641 ("dcache_mp_req ", s0_fire ), 1642 ("dcache_mp_total_penalty", PopCount(VecInit(Seq(s0_fire, s1_valid, s2_valid, s3_valid)))) 1643 ) 1644 generatePerfEvent() 1645}