1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.tilelink.ClientMetadata 23import utility.{ParallelPriorityMux, OneHot, ChiselDB, ParallelORR, ParallelMux, XSDebug, XSPerfAccumulate, HasPerfEvents} 24import xiangshan.{XSCoreParamsKey, L1CacheErrorInfo} 25import xiangshan.cache.wpu._ 26import xiangshan.mem.HasL1PrefetchSourceParameter 27import xiangshan.mem.prefetch._ 28import xiangshan.mem.LqPtr 29 30class LoadPfDbBundle(implicit p: Parameters) extends DCacheBundle { 31 val paddr = UInt(PAddrBits.W) 32} 33 34class LoadPipe(id: Int)(implicit p: Parameters) extends DCacheModule with HasPerfEvents with HasL1PrefetchSourceParameter { 35 val io = IO(new DCacheBundle { 36 // incoming requests 37 val lsu = Flipped(new DCacheLoadIO) 38 val dwpu = Flipped(new DwpuBaseIO(nWays = nWays, nPorts = 1)) 39 val load128Req = Input(Bool()) 40 // req got nacked in stage 0? 41 val nack = Input(Bool()) 42 43 // meta and data array read port 44 val meta_read = DecoupledIO(new MetaReadReq) 45 val meta_resp = Input(Vec(nWays, new Meta)) 46 val extra_meta_resp = Input(Vec(nWays, new DCacheExtraMeta)) 47 48 val tag_read = DecoupledIO(new TagReadReq) 49 val tag_resp = Input(Vec(nWays, UInt(encTagBits.W))) 50 val vtag_update = Flipped(DecoupledIO(new TagWriteReq)) 51 52 val banked_data_read = DecoupledIO(new L1BankedDataReadReqWithMask) 53 val is128Req = Output(Bool()) 54 val banked_data_resp = Input(Vec(VLEN/DCacheSRAMRowBits, new L1BankedDataReadResult())) 55 val read_error_delayed = Input(Vec(VLEN/DCacheSRAMRowBits, Bool())) 56 57 // access bit update 58 val access_flag_write = DecoupledIO(new FlagMetaWriteReq) 59 val prefetch_flag_write = DecoupledIO(new SourceMetaWriteReq) 60 61 // banked data read conflict 62 val bank_conflict_slow = Input(Bool()) 63 64 // send miss request to miss queue 65 val miss_req = DecoupledIO(new MissReq) 66 val miss_resp = Input(new MissResp) 67 68 // send miss request to wbq 69 val wbq_conflict_check = Valid(UInt()) 70 val wbq_block_miss_req = Input(Bool()) 71 72 // update state vec in replacement algo 73 val replace_access = ValidIO(new ReplacementAccessBundle) 74 // find the way to be replaced 75 val replace_way = new ReplacementWayReqIO 76 77 // load fast wakeup should be disabled when data read is not ready 78 val disable_ld_fast_wakeup = Input(Bool()) 79 80 // ecc error 81 val error = Output(ValidIO(new L1CacheErrorInfo)) 82 val pseudo_error = Flipped(DecoupledIO(Vec(DCacheBanks, new CtrlUnitSignalingBundle))) 83 val pseudo_tag_error_inj_done = Output(Bool()) 84 val pseudo_data_error_inj_done = Output(Bool()) 85 86 val prefetch_info = new Bundle { 87 val naive = new Bundle { 88 val total_prefetch = Output(Bool()) 89 val late_hit_prefetch = Output(Bool()) 90 val late_prefetch_hit = Output(Bool()) 91 val late_load_hit = Output(Bool()) 92 val useless_prefetch = Output(Bool()) 93 val useful_prefetch = Output(Bool()) 94 val prefetch_hit = Output(Bool()) 95 } 96 97 val fdp = new Bundle { 98 val useful_prefetch = Output(Bool()) 99 val demand_miss = Output(Bool()) 100 val pollution = Output(Bool()) 101 } 102 } 103 104 val bloom_filter_query = new Bundle { 105 val query = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 106 val resp = Flipped(ValidIO(new BloomRespBundle())) 107 } 108 109 val counter_filter_query = new CounterFilterQueryBundle 110 val counter_filter_enq = new ValidIO(new CounterFilterDataBundle()) 111 112 // miss queue cancel the miss request 113 val mq_enq_cancel = Input(Bool()) 114 }) 115 116 assert(RegNext(io.meta_read.ready)) 117 118 val s1_ready = Wire(Bool()) 119 val s2_ready = Wire(Bool()) 120 // LSU requests 121 // it you got nacked, you can directly passdown 122 val not_nacked_ready = io.meta_read.ready && io.tag_read.ready && s1_ready 123 val nacked_ready = true.B 124 125 // Pipeline 126 // -------------------------------------------------------------------------------- 127 // stage 0 128 // -------------------------------------------------------------------------------- 129 // read tag 130 131 // ready can wait for valid 132 io.lsu.req.ready := (!io.nack && not_nacked_ready) || (io.nack && nacked_ready) 133 io.meta_read.valid := io.lsu.req.fire && !io.nack 134 io.tag_read.valid := io.lsu.req.fire && !io.nack 135 136 val s0_valid = io.lsu.req.fire 137 val s0_req = WireInit(io.lsu.req.bits) 138 s0_req.vaddr := Mux(io.load128Req, Cat(io.lsu.req.bits.vaddr(io.lsu.req.bits.vaddr.getWidth - 1, 4), 0.U(4.W)), io.lsu.req.bits.vaddr) 139 val s0_fire = s0_valid && s1_ready 140 val s0_vaddr = s0_req.vaddr 141 val s0_replayCarry = s0_req.replayCarry 142 val s0_load128Req = io.load128Req 143 val s0_bank_oh_64 = UIntToOH(addr_to_dcache_bank(s0_vaddr)) 144 val s0_bank_oh_128 = (s0_bank_oh_64 << 1.U).asUInt | s0_bank_oh_64.asUInt 145 val s0_bank_oh = Mux(s0_load128Req, s0_bank_oh_128, s0_bank_oh_64) 146 assert(RegNext(!(s0_valid && (s0_req.cmd =/= MemoryOpConstants.M_XRD && s0_req.cmd =/= MemoryOpConstants.M_PFR && s0_req.cmd =/= MemoryOpConstants.M_PFW))), "LoadPipe only accepts load req / softprefetch read or write!") 147 dump_pipeline_reqs("LoadPipe s0", s0_valid, s0_req) 148 149 // wpu 150 // val dwpu = Module(new DCacheWpuWrapper) 151 // req in s0 152 if(dwpuParam.enWPU){ 153 io.dwpu.req(0).bits.vaddr := s0_vaddr 154 io.dwpu.req(0).bits.replayCarry := s0_replayCarry 155 io.dwpu.req(0).valid := s0_valid 156 }else{ 157 io.dwpu.req(0).valid := false.B 158 io.dwpu.req(0).bits := DontCare 159 } 160 161 162 val meta_read = io.meta_read.bits 163 val tag_read = io.tag_read.bits 164 165 // Tag read for new requests 166 meta_read.idx := get_idx(io.lsu.req.bits.vaddr) 167 meta_read.way_en := ~0.U(nWays.W) 168 // meta_read.tag := DontCare 169 170 tag_read.idx := get_idx(io.lsu.req.bits.vaddr) 171 tag_read.way_en := ~0.U(nWays.W) 172 173 // -------------------------------------------------------------------------------- 174 // stage 1 175 // -------------------------------------------------------------------------------- 176 // tag match, read data 177 178 val s1_valid = RegInit(false.B) 179 val s1_req = RegEnable(s0_req, s0_fire) 180 // in stage 1, load unit gets the physical address 181 val s1_paddr_dup_lsu = io.lsu.s1_paddr_dup_lsu 182 val s1_paddr_dup_dcache = io.lsu.s1_paddr_dup_dcache 183 val s1_load128Req = RegEnable(s0_load128Req, s0_fire) 184 val s1_is_prefetch = s1_req.instrtype === DCACHE_PREFETCH_SOURCE.U 185 // LSU may update the address from io.lsu.s1_paddr, which affects the bank read enable only. 186 val s1_vaddr_update = Cat(s1_req.vaddr(VAddrBits - 1, blockOffBits), io.lsu.s1_paddr_dup_lsu(blockOffBits - 1, 0)) 187 val s1_vaddr_update_dup = Cat(s1_req.vaddr_dup(VAddrBits - 1, blockOffBits), io.lsu.s1_paddr_dup_dcache(blockOffBits - 1, 0)) 188 val s1_vaddr = Mux(s1_load128Req, Cat(s1_vaddr_update(VAddrBits - 1, 4), 0.U(4.W)), s1_vaddr_update) 189 val s1_vaddr_dup = Mux(s1_load128Req, Cat(s1_vaddr_update_dup(VAddrBits - 1, 4), 0.U(4.W)), s1_vaddr_update_dup) 190 val s1_bank_oh = RegEnable(s0_bank_oh, s0_fire) 191 val s1_nack = RegNext(io.nack) 192 val s1_fire = s1_valid && s2_ready 193 s1_ready := !s1_valid || s1_fire 194 195 when (s0_fire) { s1_valid := true.B } 196 .elsewhen (s1_fire) { s1_valid := false.B } 197 198 dump_pipeline_reqs("LoadPipe s1", s1_valid, s1_req) 199 200 // tag check 201 def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f)) 202 val meta_resp = io.meta_resp 203 // pseudo enc ecc tag 204 val pseudo_tag_toggle_mask = Mux( 205 io.pseudo_error.valid && io.pseudo_error.bits(0).valid, 206 io.pseudo_error.bits(0).mask(tagBits - 1, 0), 207 0.U(tagBits.W) 208 ) 209 val s1_enctag_resp = Wire(io.tag_resp.cloneType) 210 s1_enctag_resp.zip(io.tag_resp).map { 211 case (pseudo_enc, real_enc) => 212 if (cacheCtrlParamsOpt.nonEmpty && EnableTagEcc) { 213 val ecc = real_enc(encTagBits - 1, tagBits) 214 val toggleTag = real_enc(tagBits - 1, 0) ^ pseudo_tag_toggle_mask 215 pseudo_enc := Cat(ecc, toggleTag) 216 } else { 217 pseudo_enc := real_enc 218 } 219 } 220 221 // resp in s1 222 val s1_tag_resp = s1_enctag_resp.map(encTag => encTag(tagBits - 1, 0)) 223 val s1_tag_errors = wayMap((w: Int) => meta_resp(w).coh.isValid() && dcacheParameters.tagCode.decode(s1_enctag_resp(w)).error).asUInt 224 val s1_tag_match_way_dup_dc = wayMap((w: Int) => s1_tag_resp(w) === get_tag(s1_paddr_dup_dcache) && meta_resp(w).coh.isValid()).asUInt 225 val s1_tag_match_way_dup_lsu = wayMap((w: Int) => s1_tag_resp(w) === get_tag(s1_paddr_dup_lsu) && meta_resp(w).coh.isValid()).asUInt 226 val s1_wpu_pred_valid = RegEnable(io.dwpu.resp(0).valid, s0_fire) 227 val s1_wpu_pred_way_en = RegEnable(io.dwpu.resp(0).bits.s0_pred_way_en, s0_fire) 228 229 // lookup update 230 io.dwpu.lookup_upd(0).valid := s1_valid 231 io.dwpu.lookup_upd(0).bits.vaddr := s1_vaddr 232 io.dwpu.lookup_upd(0).bits.s1_real_way_en := s1_tag_match_way_dup_dc 233 io.dwpu.lookup_upd(0).bits.s1_pred_way_en := s1_wpu_pred_way_en 234 // replace / tag write 235 io.vtag_update.ready := true.B 236 // dwpu.io.tagwrite_upd.valid := io.vtag_update.valid 237 // dwpu.io.tagwrite_upd.bits.vaddr := io.vtag_update.bits.vaddr 238 // dwpu.io.tagwrite_upd.bits.s1_real_way_en := io.vtag_update.bits.way_en 239 240 val s1_direct_map_way_num = get_direct_map_way(s1_req.vaddr) 241 if(dwpuParam.enCfPred || !env.FPGAPlatform){ 242 /* method1: record the pc */ 243 // if (!env.FPGAPlatform){ 244 // io.dwpu.cfpred(0).s0_vaddr := io.lsu.s0_pc 245 // io.dwpu.cfpred(0).s1_vaddr := io.lsu.s1_pc 246 // } 247 248 /* method2: record the vaddr */ 249 io.dwpu.cfpred(0).s0_vaddr := s0_vaddr 250 io.dwpu.cfpred(0).s1_vaddr := s1_vaddr 251 // whether direct_map_way miss with valid tag value 252 io.dwpu.cfpred(0).s1_dm_hit := wayMap((w: Int) => w.U === s1_direct_map_way_num && s1_tag_resp(w) === get_tag(s1_paddr_dup_lsu) && meta_resp(w).coh.isValid()).asUInt.orR 253 }else{ 254 io.dwpu.cfpred(0) := DontCare 255 } 256 257 val s1_pred_tag_match_way_dup_dc = Wire(UInt(nWays.W)) 258 val s1_wpu_pred_fail = Wire(Bool()) 259 val s1_wpu_pred_fail_and_real_hit = Wire(Bool()) 260 if (dwpuParam.enWPU) { 261 when(s1_wpu_pred_valid) { 262 s1_pred_tag_match_way_dup_dc := s1_wpu_pred_way_en 263 }.otherwise { 264 s1_pred_tag_match_way_dup_dc := s1_tag_match_way_dup_dc 265 } 266 s1_wpu_pred_fail := s1_valid && s1_tag_match_way_dup_dc =/= s1_pred_tag_match_way_dup_dc 267 s1_wpu_pred_fail_and_real_hit := s1_wpu_pred_fail && s1_tag_match_way_dup_dc.orR 268 } else { 269 s1_pred_tag_match_way_dup_dc := s1_tag_match_way_dup_dc 270 s1_wpu_pred_fail := false.B 271 s1_wpu_pred_fail_and_real_hit := false.B 272 } 273 274 val s1_tag_match_dup_dc = ParallelORR(s1_tag_match_way_dup_dc) 275 val s1_tag_match_dup_lsu = ParallelORR(s1_tag_match_way_dup_lsu) 276 assert(RegNext(!s1_valid || PopCount(s1_tag_match_way_dup_dc) <= 1.U), "tag should not match with more than 1 way") 277 io.pseudo_tag_error_inj_done := s1_fire && wayMap((w: Int) => meta_resp(w).coh.isValid()).asUInt.orR 278 279 // when there are no tag match, we give it a Fake Meta 280 // this simplifies our logic in s2 stage 281 val s1_hit_meta = ParallelMux(s1_tag_match_way_dup_dc.asBools, (0 until nWays).map(w => meta_resp(w))) 282 val s1_hit_coh = s1_hit_meta.coh 283 val s1_hit_error = ParallelMux(s1_tag_match_way_dup_dc.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).error)) 284 val s1_hit_prefetch = ParallelMux(s1_tag_match_way_dup_dc.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).prefetch)) 285 val s1_hit_access = ParallelMux(s1_tag_match_way_dup_dc.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).access)) 286 287 // io.replace_way.set.valid := RegNext(s0_fire) 288 io.replace_way.set.valid := false.B 289 io.replace_way.set.bits := get_idx(s1_vaddr) 290 io.replace_way.dmWay := get_direct_map_way(s1_vaddr) 291 val s1_invalid_vec = wayMap(w => !meta_resp(w).coh.isValid()) 292 val s1_have_invalid_way = s1_invalid_vec.asUInt.orR 293 val s1_invalid_way_en = ParallelPriorityMux(s1_invalid_vec.zipWithIndex.map(x => x._1 -> UIntToOH(x._2.U(nWays.W)))) 294 295 val s1_need_replacement = !s1_tag_match_dup_dc 296 297 XSPerfAccumulate("load_using_replacement", io.replace_way.set.valid && s1_need_replacement) 298 299 // query bloom filter 300 io.bloom_filter_query.query.valid := s1_valid 301 io.bloom_filter_query.query.bits.addr := io.bloom_filter_query.query.bits.get_addr(s1_paddr_dup_dcache) 302 303 // get s1_will_send_miss_req in lpad_s1 304 val s1_has_permission = s1_hit_coh.onAccess(s1_req.cmd)._1 305 val s1_new_hit_coh = s1_hit_coh.onAccess(s1_req.cmd)._3 306 val s1_hit = s1_tag_match_dup_dc && s1_has_permission && s1_hit_coh === s1_new_hit_coh 307 val s1_will_send_miss_req = s1_valid && !s1_nack && !s1_hit 308 309 // data read 310 io.banked_data_read.valid := s1_fire && !s1_nack && !s1_is_prefetch 311 io.banked_data_read.bits.addr := s1_vaddr 312 io.banked_data_read.bits.addr_dup := s1_vaddr_dup 313 io.banked_data_read.bits.kill := io.lsu.s1_kill_data_read 314 io.banked_data_read.bits.way_en := s1_pred_tag_match_way_dup_dc 315 io.banked_data_read.bits.bankMask := s1_bank_oh 316 io.banked_data_read.bits.lqIdx := s1_req.lqIdx 317 io.is128Req := s1_load128Req 318 319 // check ecc error 320 val s1_flag_error = Mux(s1_need_replacement, false.B, s1_hit_error) // error reported by exist dcache error bit 321 322 // -------------------------------------------------------------------------------- 323 // stage 2 324 // -------------------------------------------------------------------------------- 325 // return data 326 327 // val s2_valid = RegEnable(next = s1_valid && !io.lsu.s1_kill, init = false.B, enable = s1_fire) 328 val s2_valid = RegInit(false.B) 329 val s2_valid_dup = RegInit(false.B) 330 val s2_req = RegEnable(s1_req, s1_fire) 331 val s2_load128Req = RegEnable(s1_load128Req, s1_fire) 332 val s2_paddr = RegEnable(s1_paddr_dup_dcache, s1_fire) 333 val s2_vaddr = RegEnable(s1_vaddr, s1_fire) 334 val s2_bank_oh = RegEnable(s1_bank_oh, s1_fire) 335 val s2_bank_oh_dup_0 = RegEnable(s1_bank_oh, s1_fire) 336 val s2_wpu_pred_fail = RegEnable(s1_wpu_pred_fail, s1_fire) 337 val s2_real_way_en = RegEnable(s1_tag_match_way_dup_dc, s1_fire) 338 val s2_pred_way_en = RegEnable(s1_pred_tag_match_way_dup_dc, s1_fire) 339 val s2_dm_way_num = RegEnable(s1_direct_map_way_num, s1_fire) 340 val s2_wpu_pred_fail_and_real_hit = RegEnable(s1_wpu_pred_fail_and_real_hit, s1_fire) 341 342 s2_ready := true.B 343 344 val s2_fire = s2_valid 345 346 when (s1_fire) { 347 s2_valid := !io.lsu.s1_kill 348 s2_valid_dup := !io.lsu.s1_kill 349 } 350 .elsewhen(io.lsu.resp.fire) { 351 s2_valid := false.B 352 s2_valid_dup := false.B 353 } 354 355 dump_pipeline_reqs("LoadPipe s2", s2_valid, s2_req) 356 357 358 // hit, miss, nack, permission checking 359 // dcache side tag match 360 val s2_tag_errors = RegEnable(s1_tag_errors, s1_fire) 361 val s2_tag_match_way = RegEnable(s1_tag_match_way_dup_dc, s1_fire) 362 val s2_tag_match = RegEnable(s1_tag_match_dup_dc, s1_fire) 363 364 val s2_can_send_miss_req = RegEnable(s1_will_send_miss_req, s1_fire) 365 val s2_can_send_miss_req_dup = RegEnable(s1_will_send_miss_req, s1_fire) 366 367 val s2_miss_req_valid = s2_valid && s2_can_send_miss_req 368 val s2_miss_req_valid_dup = s2_valid_dup && s2_can_send_miss_req_dup 369 val s2_miss_req_fire = s2_miss_req_valid_dup && io.miss_req.ready 370 371 // lsu side tag match 372 val s2_hit_dup_lsu = RegNext(s1_tag_match_dup_lsu) 373 374 io.lsu.s2_hit := s2_hit_dup_lsu && !s2_wpu_pred_fail 375 376 val s2_hit_meta = RegEnable(s1_hit_meta, s1_fire) 377 val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire) 378 val s2_has_permission = s2_hit_coh.onAccess(s2_req.cmd)._1 // for write prefetch 379 val s2_new_hit_coh = s2_hit_coh.onAccess(s2_req.cmd)._3 // for write prefetch 380 381 // when req got nacked, upper levels should replay this request 382 // nacked or not 383 val s2_nack_hit = RegEnable(s1_nack, s1_fire) 384 // can no allocate mshr for load miss 385 val s2_nack_no_mshr = s2_miss_req_valid_dup && !io.miss_req.ready 386 // block with a wbq valid req 387 val s2_nack_wbq_conflict = s2_miss_req_valid_dup && io.wbq_block_miss_req 388 // Bank conflict on data arrays 389 val s2_nack_data = RegEnable(!io.banked_data_read.ready, s1_fire) 390 val s2_nack = s2_nack_hit || s2_nack_no_mshr || s2_nack_data || s2_nack_wbq_conflict 391 // s2 miss merged 392 val s2_miss_merged = s2_miss_req_fire && !io.mq_enq_cancel && !io.wbq_block_miss_req && io.miss_resp.merged 393 394 val s2_bank_addr = addr_to_dcache_bank(s2_paddr) 395 dontTouch(s2_bank_addr) 396 397 val s2_instrtype = s2_req.instrtype 398 399 val s2_tag_error = WireInit(false.B) 400 val s2_flag_error = RegEnable(s1_flag_error, s1_fire) 401 402 val s2_hit_prefetch = RegEnable(s1_hit_prefetch, s1_fire) 403 val s2_hit_access = RegEnable(s1_hit_access, s1_fire) 404 405 val s2_hit = s2_tag_match && s2_has_permission && s2_hit_coh === s2_new_hit_coh && !s2_wpu_pred_fail 406 407 val s2_data128bit = Cat(io.banked_data_resp(1).raw_data, io.banked_data_resp(0).raw_data) 408 val s2_resp_data = s2_data128bit 409 410 // only dump these signals when they are actually valid 411 dump_pipeline_valids("LoadPipe s2", "s2_hit", s2_valid && s2_hit) 412 dump_pipeline_valids("LoadPipe s2", "s2_nack", s2_valid && s2_nack) 413 dump_pipeline_valids("LoadPipe s2", "s2_nack_hit", s2_valid && s2_nack_hit) 414 dump_pipeline_valids("LoadPipe s2", "s2_nack_no_mshr", s2_valid && s2_nack_no_mshr) 415 416 if(EnableTagEcc) { 417 s2_tag_error := s2_tag_errors.orR // error reported by tag ecc check 418 } 419 io.pseudo_data_error_inj_done := s2_fire && s2_hit && !io.bank_conflict_slow 420 io.pseudo_error.ready := false.B 421 422 // send load miss to miss queue 423 io.miss_req.valid := s2_miss_req_valid 424 io.miss_req.bits := DontCare 425 io.miss_req.bits.source := s2_instrtype 426 io.miss_req.bits.pf_source := RegNext(RegNext(io.lsu.pf_source)) // TODO: clock gate 427 io.miss_req.bits.cmd := s2_req.cmd 428 io.miss_req.bits.addr := get_block_addr(s2_paddr) 429 io.miss_req.bits.vaddr := s2_vaddr 430 io.miss_req.bits.req_coh := s2_hit_coh 431 io.miss_req.bits.cancel := io.lsu.s2_kill || s2_tag_error 432 io.miss_req.bits.pc := io.lsu.s2_pc 433 io.miss_req.bits.lqIdx := io.lsu.req.bits.lqIdx 434 435 //send load miss to wbq 436 io.wbq_conflict_check.valid := s2_miss_req_valid_dup 437 io.wbq_conflict_check.bits := get_block_addr(s2_paddr) 438 439 // send back response 440 val resp = Wire(ValidIO(new DCacheWordResp)) 441 resp.valid := s2_valid 442 resp.bits := DontCare 443 // resp.bits.data := s2_word_decoded 444 // resp.bits.data := banked_data_resp_word.raw_data 445 // * on miss or nack, upper level should replay request 446 // but if we successfully sent the request to miss queue 447 // upper level does not need to replay request 448 // they can sit in load queue and wait for refill 449 // 450 // * report a miss if bank conflict is detected 451 val real_miss = !s2_real_way_en.orR 452 453 resp.bits.real_miss := real_miss 454 resp.bits.miss := real_miss 455 resp.bits.data := s2_resp_data 456 io.lsu.s2_first_hit := s2_req.isFirstIssue && s2_hit 457 // load pipe need replay when there is a bank conflict or wpu predict fail 458 resp.bits.replay := (resp.bits.miss && (s2_nack || io.mq_enq_cancel)) || io.bank_conflict_slow || s2_wpu_pred_fail 459 resp.bits.replayCarry.valid := (resp.bits.miss && (s2_nack || io.mq_enq_cancel)) || io.bank_conflict_slow || s2_wpu_pred_fail 460 resp.bits.replayCarry.real_way_en := s2_real_way_en 461 resp.bits.meta_prefetch := s2_hit_prefetch 462 resp.bits.meta_access := s2_hit_access 463 resp.bits.tag_error := false.B 464 resp.bits.mshr_id := io.miss_resp.id 465 resp.bits.handled := s2_miss_req_fire && !io.mq_enq_cancel && !io.wbq_block_miss_req && io.miss_resp.handled 466 resp.bits.debug_robIdx := s2_req.debug_robIdx 467 // debug info 468 io.lsu.s2_first_hit := s2_req.isFirstIssue && s2_hit 469 io.lsu.debug_s2_real_way_num := OneHot.OHToUIntStartOne(s2_real_way_en) 470 if(dwpuParam.enWPU) { 471 io.lsu.debug_s2_pred_way_num := OneHot.OHToUIntStartOne(s2_pred_way_en) 472 }else{ 473 io.lsu.debug_s2_pred_way_num := 0.U 474 } 475 if(dwpuParam.enWPU && dwpuParam.enCfPred || !env.FPGAPlatform){ 476 io.lsu.debug_s2_dm_way_num := s2_dm_way_num + 1.U 477 }else{ 478 io.lsu.debug_s2_dm_way_num := 0.U 479 } 480 481 482 XSPerfAccumulate("dcache_read_bank_conflict", io.bank_conflict_slow && s2_valid) 483 XSPerfAccumulate("dcache_read_from_prefetched_line", s2_valid && isPrefetchRelated(s2_hit_prefetch) && !resp.bits.miss) 484 XSPerfAccumulate("dcache_first_read_from_prefetched_line", s2_valid && isPrefetchRelated(s2_hit_prefetch) && !resp.bits.miss && !s2_hit_access) 485 486 // if ldu0 and ldu1 hit the same, count for 1 487 val total_prefetch = s2_valid && (s2_req.instrtype === DCACHE_PREFETCH_SOURCE.U) 488 val late_hit_prefetch = s2_valid && s2_hit && (s2_req.instrtype === DCACHE_PREFETCH_SOURCE.U) 489 val late_load_hit = s2_valid && s2_hit && (s2_req.instrtype === DCACHE_PREFETCH_SOURCE.U) && !isFromL1Prefetch(s2_hit_prefetch) 490 val late_prefetch_hit = s2_valid && s2_hit && (s2_req.instrtype === DCACHE_PREFETCH_SOURCE.U) && isFromL1Prefetch(s2_hit_prefetch) 491 val useless_prefetch = s2_miss_req_fire && (s2_req.instrtype === DCACHE_PREFETCH_SOURCE.U) 492 val useful_prefetch = s2_valid && (s2_req.instrtype === DCACHE_PREFETCH_SOURCE.U) && resp.bits.handled && !io.miss_resp.merged 493 494 val prefetch_hit = s2_valid && (s2_req.instrtype =/= DCACHE_PREFETCH_SOURCE.U) && s2_hit && isFromL1Prefetch(s2_hit_prefetch) && s2_req.isFirstIssue 495 496 io.prefetch_info.naive.total_prefetch := total_prefetch 497 io.prefetch_info.naive.late_hit_prefetch := late_hit_prefetch 498 io.prefetch_info.naive.late_load_hit := late_load_hit 499 io.prefetch_info.naive.late_prefetch_hit := late_prefetch_hit 500 io.prefetch_info.naive.useless_prefetch := useless_prefetch 501 io.prefetch_info.naive.useful_prefetch := useful_prefetch 502 io.prefetch_info.naive.prefetch_hit := prefetch_hit 503 504 io.prefetch_info.fdp.demand_miss := s2_valid && (s2_req.instrtype =/= DCACHE_PREFETCH_SOURCE.U) && !s2_hit && s2_req.isFirstIssue 505 io.prefetch_info.fdp.pollution := io.prefetch_info.fdp.demand_miss && io.bloom_filter_query.resp.valid && io.bloom_filter_query.resp.bits.res 506 507 io.lsu.resp.valid := resp.valid 508 io.lsu.resp.bits := resp.bits 509 assert(RegNext(!(resp.valid && !io.lsu.resp.ready)), "lsu should be ready in s2") 510 511 resp.bits.dump(resp.valid) 512 513 io.lsu.debug_s1_hit_way := s1_tag_match_way_dup_dc 514 io.lsu.s1_disable_fast_wakeup := io.disable_ld_fast_wakeup 515 io.lsu.s2_bank_conflict := io.bank_conflict_slow 516 io.lsu.s2_wpu_pred_fail := s2_wpu_pred_fail_and_real_hit 517 io.lsu.s2_mq_nack := (resp.bits.miss && (s2_nack_no_mshr || io.mq_enq_cancel || io.wbq_block_miss_req)) 518 assert(RegNext(s1_ready && s2_ready), "load pipeline should never be blocked") 519 520 // -------------------------------------------------------------------------------- 521 // stage 3 522 // -------------------------------------------------------------------------------- 523 // report ecc error and get selected dcache data 524 525 val s3_valid = RegNext(s2_valid) 526 val s3_load128Req = RegEnable(s2_load128Req, s2_fire) 527 val s3_vaddr = RegEnable(s2_vaddr, s2_fire) 528 val s3_paddr = RegEnable(s2_paddr, s2_fire) 529 val s3_hit = RegEnable(s2_hit, s2_fire) 530 val s3_tag_match_way = RegEnable(s2_tag_match_way, s2_fire) 531 val s3_req_instrtype = RegEnable(s2_req.instrtype, s2_fire) 532 val s3_is_prefetch = s3_req_instrtype === DCACHE_PREFETCH_SOURCE.U 533 534 val s3_banked_data_resp_word = RegEnable(s2_resp_data, s2_fire) 535 val s3_data_error = Mux(s3_load128Req, io.read_error_delayed.asUInt.orR, io.read_error_delayed(0)) && s3_hit 536 val s3_tag_error = RegEnable(s2_tag_error, s2_fire) 537 val s3_flag_error = RegEnable(s2_flag_error, s2_fire) 538 val s3_hit_prefetch = RegEnable(s2_hit_prefetch, s2_fire) 539 val s3_error = s3_tag_error || s3_flag_error || s3_data_error 540 541 // error_delayed signal will be used to update uop.exception 1 cycle after load writeback 542 resp.bits.error_delayed := s3_error && (s3_hit || s3_tag_error) && s3_valid 543 resp.bits.data_delayed := s3_banked_data_resp_word 544 resp.bits.replacementUpdated := io.replace_access.valid 545 546 // report tag / data / l2 error (with paddr) to bus error unit 547 io.error := 0.U.asTypeOf(ValidIO(new L1CacheErrorInfo)) 548 io.error.bits.report_to_beu := (s3_tag_error || s3_data_error) && s3_valid 549 io.error.bits.paddr := s3_paddr 550 io.error.bits.source.tag := s3_tag_error 551 io.error.bits.source.data := s3_data_error 552 io.error.bits.source.l2 := s3_flag_error 553 io.error.bits.opType.load := true.B 554 // report tag error / l2 corrupted to CACHE_ERROR csr 555 io.error.valid := s3_error && s3_valid 556 557 io.replace_access.valid := s3_valid && s3_hit 558 io.replace_access.bits.set := RegNext(RegNext(get_idx(s1_req.vaddr))) 559 io.replace_access.bits.way := RegNext(RegNext(OHToUInt(s1_tag_match_way_dup_dc))) 560 561 // update access bit 562 io.access_flag_write.valid := s3_valid && s3_hit && !s3_is_prefetch 563 io.access_flag_write.bits.idx := get_idx(s3_vaddr) 564 io.access_flag_write.bits.way_en := s3_tag_match_way 565 io.access_flag_write.bits.flag := true.B 566 567 // clear prefetch source when prefetch hit 568 val s3_clear_pf_flag_en = s3_valid && s3_hit && !s3_is_prefetch && isFromL1Prefetch(s3_hit_prefetch) 569 io.prefetch_flag_write.valid := s3_clear_pf_flag_en && !io.counter_filter_query.resp 570 io.prefetch_flag_write.bits.idx := get_idx(s3_vaddr) 571 io.prefetch_flag_write.bits.way_en := s3_tag_match_way 572 io.prefetch_flag_write.bits.source := L1_HW_PREFETCH_CLEAR 573 574 io.counter_filter_query.req.valid := s3_clear_pf_flag_en 575 io.counter_filter_query.req.bits.idx := get_idx(s3_vaddr) 576 io.counter_filter_query.req.bits.way := OHToUInt(s3_tag_match_way) 577 578 io.counter_filter_enq.valid := io.prefetch_flag_write.valid 579 io.counter_filter_enq.bits.idx := get_idx(s3_vaddr) 580 io.counter_filter_enq.bits.way := OHToUInt(s3_tag_match_way) 581 582 io.prefetch_info.fdp.useful_prefetch := s3_clear_pf_flag_en && !io.counter_filter_query.resp 583 584 XSPerfAccumulate("s3_pf_hit", s3_clear_pf_flag_en) 585 XSPerfAccumulate("s3_pf_hit_filter", s3_clear_pf_flag_en && !io.counter_filter_query.resp) 586 587 // -------------------------------------------------------------------------------- 588 // Debug logging functions 589 def dump_pipeline_reqs(pipeline_stage_name: String, valid: Bool, 590 req: DCacheWordReq ) = { 591 XSDebug(valid, s"$pipeline_stage_name: ") 592 req.dump(valid) 593 } 594 595 def dump_pipeline_valids(pipeline_stage_name: String, signal_name: String, valid: Bool) = { 596 XSDebug(valid, s"$pipeline_stage_name $signal_name\n") 597 } 598 599 val load_trace = Wire(new LoadPfDbBundle) 600 val pf_trace = Wire(new LoadPfDbBundle) 601 val miss_trace = Wire(new LoadPfDbBundle) 602 val mshr_trace = Wire(new LoadPfDbBundle) 603 604 load_trace.paddr := get_block_addr(s2_paddr) 605 pf_trace.paddr := get_block_addr(s2_paddr) 606 miss_trace.paddr := get_block_addr(s2_paddr) 607 mshr_trace.paddr := get_block_addr(s2_paddr) 608 609 val table_load = ChiselDB.createTable("LoadTrace" + id.toString + "_hart"+ p(XSCoreParamsKey).HartId.toString, new LoadPfDbBundle, basicDB = false) 610 val site_load = "LoadPipe_load" + id.toString 611 table_load.log(load_trace, s2_valid && s2_req.isFirstIssue && (s2_req.instrtype =/= DCACHE_PREFETCH_SOURCE.U), site_load, clock, reset) 612 613 val table_pf = ChiselDB.createTable("LoadPfTrace" + id.toString + "_hart"+ p(XSCoreParamsKey).HartId.toString, new LoadPfDbBundle, basicDB = false) 614 val site_pf = "LoadPipe_pf" + id.toString 615 table_pf.log(pf_trace, s2_valid && (s2_req.instrtype === DCACHE_PREFETCH_SOURCE.U), site_pf, clock, reset) 616 617 val table_miss = ChiselDB.createTable("LoadTraceMiss" + id.toString + "_hart"+ p(XSCoreParamsKey).HartId.toString, new LoadPfDbBundle, basicDB = false) 618 val site_load_miss = "LoadPipe_load_miss" + id.toString 619 table_miss.log(miss_trace, s2_valid && s2_req.isFirstIssue && (s2_req.instrtype =/= DCACHE_PREFETCH_SOURCE.U) && real_miss, site_load_miss, clock, reset) 620 621 val table_mshr = ChiselDB.createTable("LoadPfMshr" + id.toString + "_hart"+ p(XSCoreParamsKey).HartId.toString, new LoadPfDbBundle, basicDB = false) 622 val site_mshr = "LoadPipe_mshr" + id.toString 623 table_mshr.log(mshr_trace, s2_valid && (s2_req.instrtype === DCACHE_PREFETCH_SOURCE.U) && io.miss_req.fire, site_mshr, clock, reset) 624 625 // performance counters 626 XSPerfAccumulate("load_req", io.lsu.req.fire) 627 XSPerfAccumulate("load_s1_kill", s1_fire && io.lsu.s1_kill) 628 XSPerfAccumulate("load_hit_way", s1_fire && s1_tag_match_dup_dc) 629 XSPerfAccumulate("load_replay", io.lsu.resp.fire && resp.bits.replay) 630 XSPerfAccumulate("load_replay_for_dcache_data_nack", io.lsu.resp.fire && resp.bits.replay && s2_nack_data) 631 XSPerfAccumulate("load_replay_for_dcache_no_mshr", io.lsu.resp.fire && resp.bits.replay && s2_nack_no_mshr) 632 XSPerfAccumulate("load_replay_for_dcache_conflict", io.lsu.resp.fire && resp.bits.replay && io.bank_conflict_slow) 633 XSPerfAccumulate("load_replay_for_dcache_wpu_pred_fail", io.lsu.resp.fire && resp.bits.replay && s2_wpu_pred_fail) 634 XSPerfAccumulate("load_hit", io.lsu.resp.fire && !real_miss) 635 XSPerfAccumulate("load_miss", io.lsu.resp.fire && real_miss) 636 XSPerfAccumulate("load_succeed", io.lsu.resp.fire && !resp.bits.miss && !resp.bits.replay) 637 XSPerfAccumulate("load_miss_or_conflict", io.lsu.resp.fire && resp.bits.miss) 638 XSPerfAccumulate("actual_ld_fast_wakeup", s1_fire && s1_tag_match_dup_dc && !io.disable_ld_fast_wakeup) 639 XSPerfAccumulate("ideal_ld_fast_wakeup", io.banked_data_read.fire && s1_tag_match_dup_dc) 640 641 val perfEvents = Seq( 642 ("load_req ", io.lsu.req.fire ), 643 ("load_replay ", io.lsu.resp.fire && resp.bits.replay ), 644 ("load_replay_for_data_nack", io.lsu.resp.fire && resp.bits.replay && s2_nack_data ), 645 ("load_replay_for_no_mshr ", io.lsu.resp.fire && resp.bits.replay && s2_nack_no_mshr ), 646 ("load_replay_for_conflict ", io.lsu.resp.fire && resp.bits.replay && io.bank_conflict_slow ), 647 ) 648 generatePerfEvent() 649} 650