1/*************************************************************************************** 2* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4* Copyright (c) 2020-2021 Peng Cheng Laboratory 5* 6* XiangShan is licensed under Mulan PSL v2. 7* You can use this software according to the terms and conditions of the Mulan PSL v2. 8* You may obtain a copy of Mulan PSL v2 at: 9* http://license.coscl.org.cn/MulanPSL2 10* 11* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14* 15* See the Mulan PSL v2 for more details. 16***************************************************************************************/ 17 18package xiangshan.cache 19 20import org.chipsalliance.cde.config.Parameters 21import chisel3._ 22import utils._ 23import utility._ 24import chisel3.util._ 25import freechips.rocketchip.tilelink.{ClientMetadata, TLClientParameters, TLEdgeOut} 26import xiangshan.{L1CacheErrorInfo, XSCoreParamsKey} 27 28import scala.math.max 29 30class BankConflictDB(implicit p: Parameters) extends DCacheBundle{ 31 val addr = Vec(LoadPipelineWidth, Bits(PAddrBits.W)) 32 val set_index = Vec(LoadPipelineWidth, UInt((DCacheAboveIndexOffset - DCacheSetOffset).W)) 33 val bank_index = Vec(VLEN/DCacheSRAMRowBits, UInt((DCacheSetOffset - DCacheBankOffset).W)) 34 val way_index = UInt(wayBits.W) 35 val fake_rr_bank_conflict = Bool() 36} 37 38class L1BankedDataReadReq(implicit p: Parameters) extends DCacheBundle 39{ 40 val way_en = Bits(DCacheWays.W) 41 val addr = Bits(PAddrBits.W) 42} 43 44class L1BankedDataReadReqWithMask(implicit p: Parameters) extends DCacheBundle 45{ 46 val way_en = Bits(DCacheWays.W) 47 val addr = Bits(PAddrBits.W) 48 val bankMask = Bits(DCacheBanks.W) 49} 50 51class L1BankedDataReadLineReq(implicit p: Parameters) extends L1BankedDataReadReq 52{ 53 val rmask = Bits(DCacheBanks.W) 54} 55 56// Now, we can write a cache-block in a single cycle 57class L1BankedDataWriteReq(implicit p: Parameters) extends L1BankedDataReadReq 58{ 59 val wmask = Bits(DCacheBanks.W) 60 val data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W)) 61} 62 63// cache-block write request without data 64class L1BankedDataWriteReqCtrl(implicit p: Parameters) extends L1BankedDataReadReq 65 66class L1BankedDataReadResult(implicit p: Parameters) extends DCacheBundle 67{ 68 // you can choose which bank to read to save power 69 val ecc = Bits(eccBits.W) 70 val raw_data = Bits(DCacheSRAMRowBits.W) 71 val error_delayed = Bool() // 1 cycle later than data resp 72 73 def asECCData() = { 74 Cat(ecc, raw_data) 75 } 76} 77 78class DataSRAMBankWriteReq(implicit p: Parameters) extends DCacheBundle { 79 val en = Bool() 80 val addr = UInt() 81 val way_en = UInt(DCacheWays.W) 82 val data = UInt(DCacheSRAMRowBits.W) 83} 84 85// wrap a sram 86class DataSRAM(bankIdx: Int, wayIdx: Int)(implicit p: Parameters) extends DCacheModule { 87 val io = IO(new Bundle() { 88 val w = new Bundle() { 89 val en = Input(Bool()) 90 val addr = Input(UInt()) 91 val data = Input(UInt(DCacheSRAMRowBits.W)) 92 } 93 94 val r = new Bundle() { 95 val en = Input(Bool()) 96 val addr = Input(UInt()) 97 val data = Output(UInt(DCacheSRAMRowBits.W)) 98 } 99 }) 100 101 // data sram 102 val data_sram = Module(new SRAMTemplate( 103 Bits(DCacheSRAMRowBits.W), 104 set = DCacheSets / DCacheSetDiv, 105 way = 1, 106 shouldReset = false, 107 holdRead = false, 108 singlePort = true 109 )) 110 111 data_sram.io.w.req.valid := io.w.en 112 data_sram.io.w.req.bits.apply( 113 setIdx = io.w.addr, 114 data = io.w.data, 115 waymask = 1.U 116 ) 117 data_sram.io.r.req.valid := io.r.en 118 data_sram.io.r.req.bits.apply(setIdx = io.r.addr) 119 io.r.data := data_sram.io.r.resp.data(0) 120 XSPerfAccumulate("part_data_read_counter", data_sram.io.r.req.valid) 121 122 def dump_r() = { 123 when(RegNext(io.r.en)) { 124 XSDebug("bank read set %x bank %x way %x data %x\n", 125 RegEnable(io.r.addr, io.r.en), 126 bankIdx.U, 127 wayIdx.U, 128 io.r.data 129 ) 130 } 131 } 132 133 def dump_w() = { 134 when(io.w.en) { 135 XSDebug("bank write set %x bank %x way %x data %x\n", 136 io.w.addr, 137 bankIdx.U, 138 wayIdx.U, 139 io.w.data 140 ) 141 } 142 } 143 144 def dump() = { 145 dump_w() 146 dump_r() 147 } 148} 149 150// wrap data rows of 8 ways 151class DataSRAMBank(index: Int)(implicit p: Parameters) extends DCacheModule { 152 val io = IO(new Bundle() { 153 val w = Input(new DataSRAMBankWriteReq) 154 155 val r = new Bundle() { 156 val en = Input(Bool()) 157 val addr = Input(UInt()) 158 val data = Output(Vec(DCacheWays, UInt(DCacheSRAMRowBits.W))) 159 } 160 }) 161 162 assert(RegNext(!io.w.en || PopCount(io.w.way_en) <= 1.U)) 163 164 // external controls do not read and write at the same time 165 val w_info = io.w 166 // val rw_bypass = RegNext(io.w.addr === io.r.addr && io.w.way_en === io.r.way_en && io.w.en) 167 168 // multiway data bank 169 val data_bank = Seq.fill(DCacheWays) { 170 Module(new SRAMTemplate( 171 Bits(DCacheSRAMRowBits.W), 172 set = DCacheSets / DCacheSetDiv, 173 way = 1, 174 shouldReset = false, 175 holdRead = false, 176 singlePort = true 177 )) 178 } 179 180 for (w <- 0 until DCacheWays) { 181 val wen = w_info.en && w_info.way_en(w) 182 data_bank(w).io.w.req.valid := wen 183 data_bank(w).io.w.req.bits.apply( 184 setIdx = w_info.addr, 185 data = w_info.data, 186 waymask = 1.U 187 ) 188 data_bank(w).io.r.req.valid := io.r.en 189 data_bank(w).io.r.req.bits.apply(setIdx = io.r.addr) 190 } 191 XSPerfAccumulate("part_data_read_counter", PopCount(Cat(data_bank.map(_.io.r.req.valid)))) 192 193 io.r.data := data_bank.map(_.io.r.resp.data(0)) 194 195 def dump_r() = { 196 when(RegNext(io.r.en)) { 197 XSDebug("bank read addr %x data %x\n", 198 RegEnable(io.r.addr, io.r.en), 199 io.r.data.asUInt 200 ) 201 } 202 } 203 204 def dump_w() = { 205 when(io.w.en) { 206 XSDebug("bank write addr %x way_en %x data %x\n", 207 io.w.addr, 208 io.w.way_en, 209 io.w.data 210 ) 211 } 212 } 213 214 def dump() = { 215 dump_w() 216 dump_r() 217 } 218} 219 220case object HasDataEccParam 221 222// Banked DCache Data 223// ----------------------------------------------------------------- 224// | Bank0 | Bank1 | Bank2 | Bank3 | Bank4 | Bank5 | Bank6 | Bank7 | 225// ----------------------------------------------------------------- 226// | Way0 | Way0 | Way0 | Way0 | Way0 | Way0 | Way0 | Way0 | 227// | Way1 | Way1 | Way1 | Way1 | Way1 | Way1 | Way1 | Way1 | 228// | .... | .... | .... | .... | .... | .... | .... | .... | 229// ----------------------------------------------------------------- 230abstract class AbstractBankedDataArray(implicit p: Parameters) extends DCacheModule 231{ 232 val DataEccParam = if(EnableDataEcc) Some(HasDataEccParam) else None 233 val ReadlinePortErrorIndex = LoadPipelineWidth 234 val io = IO(new DCacheBundle { 235 // load pipeline read word req 236 val read = Vec(LoadPipelineWidth, Flipped(DecoupledIO(new L1BankedDataReadReqWithMask))) 237 val is128Req = Input(Vec(LoadPipelineWidth, Bool())) 238 // main pipeline read / write line req 239 val readline_intend = Input(Bool()) 240 val readline = Flipped(DecoupledIO(new L1BankedDataReadLineReq)) 241 val write = Flipped(DecoupledIO(new L1BankedDataWriteReq)) 242 val write_dup = Vec(DCacheBanks, Flipped(Decoupled(new L1BankedDataWriteReqCtrl))) 243 // data for readline and loadpipe 244 val readline_resp = Output(Vec(DCacheBanks, new L1BankedDataReadResult())) 245 val readline_error_delayed = Output(Bool()) 246 val read_resp = Output(Vec(LoadPipelineWidth, Vec(VLEN/DCacheSRAMRowBits, new L1BankedDataReadResult()))) 247 val read_error_delayed = Output(Vec(LoadPipelineWidth,Vec(VLEN/DCacheSRAMRowBits, Bool()))) 248 // val nacks = Output(Vec(LoadPipelineWidth, Bool())) 249 // val errors = Output(Vec(LoadPipelineWidth + 1, ValidIO(new L1CacheErrorInfo))) // read ports + readline port 250 // when bank_conflict, read (1) port should be ignored 251 val bank_conflict_slow = Output(Vec(LoadPipelineWidth, Bool())) 252 val disable_ld_fast_wakeup = Output(Vec(LoadPipelineWidth, Bool())) 253 // customized cache op port 254 val cacheOp = Flipped(new L1CacheInnerOpIO) 255 val cacheOp_req_dup = Vec(DCacheDupNum, Flipped(Valid(new CacheCtrlReqInfo))) 256 val cacheOp_req_bits_opCode_dup = Input(Vec(DCacheDupNum, UInt(XLEN.W))) 257 }) 258 259 def pipeMap[T <: Data](f: Int => T) = VecInit((0 until LoadPipelineWidth).map(f)) 260 261 def getECCFromEncWord(encWord: UInt) = { 262 require(encWord.getWidth == encWordBits) 263 encWord(encWordBits - 1, wordBits) 264 } 265 266 def dumpRead = { 267 (0 until LoadPipelineWidth) map { w => 268 when(io.read(w).valid) { 269 XSDebug(s"DataArray Read channel: $w valid way_en: %x addr: %x\n", 270 io.read(w).bits.way_en, io.read(w).bits.addr) 271 } 272 } 273 when(io.readline.valid) { 274 XSDebug(s"DataArray Read Line, valid way_en: %x addr: %x rmask %x\n", 275 io.readline.bits.way_en, io.readline.bits.addr, io.readline.bits.rmask) 276 } 277 } 278 279 def dumpWrite = { 280 when(io.write.valid) { 281 XSDebug(s"DataArray Write valid way_en: %x addr: %x\n", 282 io.write.bits.way_en, io.write.bits.addr) 283 284 (0 until DCacheBanks) map { r => 285 XSDebug(s"cycle: $r data: %x wmask: %x\n", 286 io.write.bits.data(r), io.write.bits.wmask(r)) 287 } 288 } 289 } 290 291 def dumpResp = { 292 XSDebug(s"DataArray ReadeResp channel:\n") 293 (0 until LoadPipelineWidth) map { r => 294 XSDebug(s"cycle: $r data: %x\n", Mux(io.is128Req(r), 295 Cat(io.read_resp(r)(1).raw_data,io.read_resp(r)(0).raw_data), 296 io.read_resp(r)(0).raw_data)) 297 } 298 } 299 300 def dump() = { 301 dumpRead 302 dumpWrite 303 dumpResp 304 } 305} 306 307// the smallest access unit is sram 308class SramedDataArray(implicit p: Parameters) extends AbstractBankedDataArray { 309 println(" DCacheType: SramedDataArray") 310 val ReduceReadlineConflict = false 311 312 io.write.ready := true.B 313 io.write_dup.foreach(_.ready := true.B) 314 315 val data_banks = List.tabulate(DCacheSetDiv)( k => List.tabulate(DCacheBanks)(i => List.tabulate(DCacheWays)(j => Module(new DataSRAM(i,j))))) 316 // ecc_banks also needs to be changed to two-dimensional to align with data_banks 317 val ecc_banks = DataEccParam.map { 318 case _ => 319 val ecc = List.tabulate(DCacheSetDiv)( k => 320 List.tabulate(DCacheWays)(j => 321 List.tabulate(DCacheBanks)(i => 322 Module(new SRAMTemplate( 323 Bits(eccBits.W), 324 set = DCacheSets / DCacheSetDiv, 325 way = 1, 326 shouldReset = false, 327 holdRead = false, 328 singlePort = true 329 )) 330 ))) 331 ecc 332 } 333 334 data_banks.map(_.map(_.map(_.dump()))) 335 336 val way_en = Wire(Vec(LoadPipelineWidth, io.read(0).bits.way_en.cloneType)) 337 val set_addrs = Wire(Vec(LoadPipelineWidth, UInt())) 338 val div_addrs = Wire(Vec(LoadPipelineWidth, UInt())) 339 val bank_addrs = Wire(Vec(LoadPipelineWidth, Vec(VLEN/DCacheSRAMRowBits, UInt()))) 340 341 val line_set_addr = addr_to_dcache_div_set(io.readline.bits.addr) 342 val line_div_addr = addr_to_dcache_div(io.readline.bits.addr) 343 // when WPU is enabled, line_way_en is all enabled when read data 344 val line_way_en = Fill(DCacheWays, 1.U) // val line_way_en = io.readline.bits.way_en 345 val line_way_en_reg = RegEnable(io.readline.bits.way_en, 0.U(DCacheWays.W),io.readline.valid) 346 347 val write_bank_mask_reg = RegEnable(io.write.bits.wmask, 0.U(DCacheBanks.W), io.write.valid) 348 val write_data_reg = RegEnable(io.write.bits.data, io.write.valid) 349 val write_valid_reg = RegNext(io.write.valid) 350 val write_valid_dup_reg = io.write_dup.map(x => RegNext(x.valid)) 351 val write_wayen_dup_reg = io.write_dup.map(x => RegEnable(x.bits.way_en, 0.U(DCacheWays.W), x.valid)) 352 val write_set_addr_dup_reg = io.write_dup.map(x => RegEnable(addr_to_dcache_div_set(x.bits.addr), x.valid)) 353 val write_div_addr_dup_reg = io.write_dup.map(x => RegEnable(addr_to_dcache_div(x.bits.addr), x.valid)) 354 355 // read data_banks and ecc_banks 356 // for single port SRAM, do not allow read and write in the same cycle 357 val rrhazard = false.B // io.readline.valid 358 (0 until LoadPipelineWidth).map(rport_index => { 359 div_addrs(rport_index) := addr_to_dcache_div(io.read(rport_index).bits.addr) 360 set_addrs(rport_index) := addr_to_dcache_div_set(io.read(rport_index).bits.addr) 361 bank_addrs(rport_index)(0) := addr_to_dcache_bank(io.read(rport_index).bits.addr) 362 bank_addrs(rport_index)(1) := bank_addrs(rport_index)(0) + 1.U 363 364 // use way_en to select a way after data read out 365 assert(!(RegNext(io.read(rport_index).fire && PopCount(io.read(rport_index).bits.way_en) > 1.U))) 366 way_en(rport_index) := io.read(rport_index).bits.way_en 367 }) 368 369 // read conflict 370 val rr_bank_conflict = Seq.tabulate(LoadPipelineWidth)(x => Seq.tabulate(LoadPipelineWidth)(y => 371 io.read(x).valid && io.read(y).valid && 372 div_addrs(x) === div_addrs(y) && 373 (io.read(x).bits.bankMask & io.read(y).bits.bankMask) =/= 0.U && 374 io.read(x).bits.way_en === io.read(y).bits.way_en && 375 set_addrs(x) =/= set_addrs(y) 376 )) 377 val rrl_bank_conflict = Wire(Vec(LoadPipelineWidth, Bool())) 378 val rrl_bank_conflict_intend = Wire(Vec(LoadPipelineWidth, Bool())) 379 (0 until LoadPipelineWidth).foreach { i => 380 val judge = if (ReduceReadlineConflict) io.read(i).valid && (io.readline.bits.rmask & io.read(i).bits.bankMask) =/= 0.U && line_div_addr === div_addrs(i) && line_set_addr =/= set_addrs(i) 381 else io.read(i).valid && line_div_addr === div_addrs(i) && line_set_addr =/= set_addrs(i) 382 rrl_bank_conflict(i) := judge && io.readline.valid 383 rrl_bank_conflict_intend(i) := judge && io.readline_intend 384 } 385 val wr_bank_conflict = Seq.tabulate(LoadPipelineWidth)(x => 386 io.read(x).valid && write_valid_reg && 387 div_addrs(x) === write_div_addr_dup_reg.head && 388 way_en(x) === write_wayen_dup_reg.head && 389 (write_bank_mask_reg(bank_addrs(x)(0)) || write_bank_mask_reg(bank_addrs(x)(1)) && io.is128Req(x)) 390 ) 391 val wrl_bank_conflict = io.readline.valid && write_valid_reg && line_div_addr === write_div_addr_dup_reg.head 392 // ready 393 io.readline.ready := !(wrl_bank_conflict) 394 io.read.zipWithIndex.map { case (x, i) => x.ready := !(wr_bank_conflict(i) || rrhazard) } 395 396 val perf_multi_read = PopCount(io.read.map(_.valid)) >= 2.U 397 val bank_conflict_fast = Wire(Vec(LoadPipelineWidth, Bool())) 398 (0 until LoadPipelineWidth).foreach(i => { 399 bank_conflict_fast(i) := wr_bank_conflict(i) || rrl_bank_conflict(i) || 400 (if (i == 0) 0.B else (0 until i).map(rr_bank_conflict(_)(i)).reduce(_ || _)) 401 io.bank_conflict_slow(i) := RegNext(bank_conflict_fast(i)) 402 io.disable_ld_fast_wakeup(i) := wr_bank_conflict(i) || rrl_bank_conflict_intend(i) || 403 (if (i == 0) 0.B else (0 until i).map(rr_bank_conflict(_)(i)).reduce(_ || _)) 404 }) 405 XSPerfAccumulate("data_array_multi_read", perf_multi_read) 406 (1 until LoadPipelineWidth).foreach(y => (0 until y).foreach(x => 407 XSPerfAccumulate(s"data_array_rr_bank_conflict_${x}_${y}", rr_bank_conflict(x)(y)) 408 )) 409 (0 until LoadPipelineWidth).foreach(i => { 410 XSPerfAccumulate(s"data_array_rrl_bank_conflict_${i}", rrl_bank_conflict(i)) 411 XSPerfAccumulate(s"data_array_rw_bank_conflict_${i}", wr_bank_conflict(i)) 412 XSPerfAccumulate(s"data_array_read_${i}", io.read(i).valid) 413 }) 414 XSPerfAccumulate("data_array_access_total", PopCount(io.read.map(_.valid))) 415 XSPerfAccumulate("data_array_read_line", io.readline.valid) 416 XSPerfAccumulate("data_array_write", io.write.valid) 417 418 val read_result = Wire(Vec(DCacheSetDiv, Vec(DCacheBanks, Vec(DCacheWays,new L1BankedDataReadResult())))) 419 val read_result_delayed = Wire(Vec(DCacheSetDiv, Vec(DCacheBanks, Vec(DCacheWays,new L1BankedDataReadResult())))) 420 val read_error_delayed_result = Wire(Vec(DCacheSetDiv, Vec(DCacheBanks, Vec(DCacheWays, Bool())))) 421 dontTouch(read_result) 422 dontTouch(read_error_delayed_result) 423 for (div_index <- 0 until DCacheSetDiv){ 424 for (bank_index <- 0 until DCacheBanks) { 425 for (way_index <- 0 until DCacheWays) { 426 // Set Addr & Read Way Mask 427 // 428 // Pipe 0 .... Pipe (n-1) 429 // + .... + 430 // | .... | 431 // +----+---------------+-----+ 432 // X X 433 // X +------+ Bank Addr Match 434 // +---------+----------+ 435 // | 436 // +--------+--------+ 437 // | Data Bank | 438 // +-----------------+ 439 val loadpipe_en = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => { 440 io.read(i).valid && div_addrs(i) === div_index.U && (bank_addrs(i)(0) === bank_index.U || bank_addrs(i)(1) === bank_index.U && io.is128Req(i)) && way_en(i)(way_index) 441 }))) 442 val readline_en = Wire(Bool()) 443 if (ReduceReadlineConflict) { 444 readline_en := io.readline.valid && io.readline.bits.rmask(bank_index) && line_way_en(way_index) && div_index.U === line_div_addr 445 } else { 446 readline_en := io.readline.valid && line_way_en(way_index) && div_index.U === line_div_addr 447 } 448 val sram_set_addr = Mux(readline_en, 449 addr_to_dcache_div_set(io.readline.bits.addr), 450 PriorityMux(Seq.tabulate(LoadPipelineWidth)(i => loadpipe_en(i) -> set_addrs(i))) 451 ) 452 val read_en = loadpipe_en.asUInt.orR || readline_en 453 // read raw data 454 val data_bank = data_banks(div_index)(bank_index)(way_index) 455 data_bank.io.r.en := read_en 456 data_bank.io.r.addr := sram_set_addr 457 ecc_banks match { 458 case Some(banks) => 459 val ecc_bank = banks(div_index)(bank_index)(way_index) 460 ecc_bank.io.r.req.valid := read_en 461 ecc_bank.io.r.req.bits.apply(setIdx = sram_set_addr) 462 read_result(div_index)(bank_index)(way_index).ecc := ecc_bank.io.r.resp.data(0) 463 case None => 464 read_result(div_index)(bank_index)(way_index).ecc := 0.U 465 } 466 467 read_result(div_index)(bank_index)(way_index).raw_data := data_bank.io.r.data 468 read_result_delayed(div_index)(bank_index)(way_index) := RegEnable(read_result(div_index)(bank_index)(way_index), RegNext(read_en)) 469 470 // use ECC to check error 471 ecc_banks match { 472 case Some(_) => 473 val ecc_data = read_result(div_index)(bank_index)(way_index).asECCData() 474 val ecc_data_delayed = RegEnable(ecc_data, RegNext(read_en)) 475 read_result(div_index)(bank_index)(way_index).error_delayed := dcacheParameters.dataCode.decode(ecc_data_delayed).error 476 read_error_delayed_result(div_index)(bank_index)(way_index) := read_result(div_index)(bank_index)(way_index).error_delayed 477 case None => 478 read_result(div_index)(bank_index)(way_index).error_delayed := false.B 479 read_error_delayed_result(div_index)(bank_index)(way_index) := false.B 480 } 481 } 482 } 483 } 484 485 val data_read_oh = WireInit(VecInit(Seq.fill(DCacheSetDiv * DCacheBanks * DCacheWays)(0.U(1.W)))) 486 for(div_index <- 0 until DCacheSetDiv){ 487 for (bank_index <- 0 until DCacheBanks) { 488 for (way_index <- 0 until DCacheWays) { 489 data_read_oh(div_index * DCacheBanks * DCacheWays + bank_index * DCacheWays + way_index) := data_banks(div_index)(bank_index)(way_index).io.r.en 490 } 491 } 492 } 493 XSPerfAccumulate("data_read_counter", PopCount(Cat(data_read_oh))) 494 495 // read result: expose banked read result 496 // TODO: clock gate 497 (0 until LoadPipelineWidth).map(i => { 498 // io.read_resp(i) := read_result(RegNext(bank_addrs(i)))(RegNext(OHToUInt(way_en(i)))) 499 val r_read_fire = RegNext(io.read(i).fire) 500 val r_div_addr = RegEnable(div_addrs(i), io.read(i).fire) 501 val r_bank_addr = RegEnable(bank_addrs(i), io.read(i).fire) 502 val r_way_addr = RegNext(OHToUInt(way_en(i))) 503 val rr_read_fire = RegNext(RegNext(io.read(i).fire)) 504 val rr_div_addr = RegEnable(RegEnable(div_addrs(i), io.read(i).fire), r_read_fire) 505 val rr_bank_addr = RegEnable(RegEnable(bank_addrs(i), io.read(i).fire), r_read_fire) 506 val rr_way_addr = RegEnable(RegEnable(OHToUInt(way_en(i)), io.read(i).fire), r_read_fire) 507 (0 until VLEN/DCacheSRAMRowBits).map( j =>{ 508 io.read_resp(i)(j) := read_result(r_div_addr)(r_bank_addr(j))(r_way_addr) 509 // error detection 510 // normal read ports 511 io.read_error_delayed(i)(j) := rr_read_fire && read_error_delayed_result(rr_div_addr)(rr_bank_addr(j))(rr_way_addr) && !RegNext(io.bank_conflict_slow(i)) 512 }) 513 }) 514 515 // readline port 516 (0 until DCacheBanks).map(i => { 517 io.readline_resp(i) := read_result(RegEnable(line_div_addr, io.readline.valid))(i)(RegEnable(OHToUInt(io.readline.bits.way_en),io.readline.valid)) 518 }) 519 io.readline_error_delayed := RegNext(RegNext(io.readline.fire)) && 520 VecInit((0 until DCacheBanks).map(i => io.readline_resp(i).error_delayed)).asUInt.orR 521 522 // write data_banks & ecc_banks 523 for (div_index <- 0 until DCacheSetDiv) { 524 for (bank_index <- 0 until DCacheBanks) { 525 for (way_index <- 0 until DCacheWays) { 526 // data write 527 val wen_reg = write_bank_mask_reg(bank_index) && 528 write_valid_dup_reg(bank_index) && 529 write_div_addr_dup_reg(bank_index) === div_index.U && 530 write_wayen_dup_reg(bank_index)(way_index) 531 val data_bank = data_banks(div_index)(bank_index)(way_index) 532 data_bank.io.w.en := wen_reg 533 534 data_bank.io.w.addr := write_set_addr_dup_reg(bank_index) 535 data_bank.io.w.data := write_data_reg(bank_index) 536 // ecc write 537 ecc_banks match { 538 case Some(banks) => 539 val ecc_bank = banks(div_index)(bank_index)(way_index) 540 ecc_bank.io.w.req.valid := wen_reg 541 ecc_bank.io.w.req.bits.apply( 542 setIdx = write_set_addr_dup_reg(bank_index), 543 data = RegEnable(getECCFromEncWord(cacheParams.dataCode.encode((io.write.bits.data(bank_index)))), io.write.valid), 544 waymask = 1.U 545 ) 546 when(ecc_bank.io.w.req.valid) { 547 XSDebug("write in ecc sram: bank %x set %x data %x waymask %x\n", 548 bank_index.U, 549 addr_to_dcache_div_set(io.write.bits.addr), 550 getECCFromEncWord(cacheParams.dataCode.encode((io.write.bits.data(bank_index)))), 551 io.write.bits.way_en 552 ) 553 } 554 case None => None 555 } 556 } 557 } 558 } 559 560 require(nWays <= 32) 561 io.cacheOp.resp.bits := DontCare 562 val cacheOpShouldResp = WireInit(false.B) 563 val eccReadResult = Wire(Vec(DCacheBanks, UInt(eccBits.W))) 564 // DCacheDupNum is 16 565 // vec: the dupIdx for every bank and every group 566 val rdata_dup_vec = Seq(0,0,1,1,2,2,3,3) 567 val rdataEcc_dup_vec = Seq(4,4,5,5,6,6,7,7) 568 val wdata_dup_vec = Seq(8,8,9,9,10,10,11,11) 569 val wdataEcc_dup_vec = Seq(12,12,13,13,14,14,15,15) 570 val cacheOpDivAddr = set_to_dcache_div(io.cacheOp.req.bits.index) 571 val cacheOpSetAddr = set_to_dcache_div_set(io.cacheOp.req.bits.index) 572 val cacheOpWayNum = io.cacheOp.req.bits.wayNum(4, 0) 573 rdata_dup_vec.zipWithIndex.map{ case(dupIdx, bankIdx) => 574 for (divIdx <- 0 until DCacheSetDiv){ 575 for (wayIdx <- 0 until DCacheWays) { 576 when(io.cacheOp_req_dup(dupIdx).valid && CacheInstrucion.isReadData(io.cacheOp_req_bits_opCode_dup(dupIdx))) { 577 val data_bank = data_banks(divIdx)(bankIdx)(wayIdx) 578 data_bank.io.r.en := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0))(wayIdx) && cacheOpDivAddr === divIdx.U 579 data_bank.io.r.addr := cacheOpSetAddr 580 cacheOpShouldResp := true.B 581 } 582 } 583 } 584 } 585 rdataEcc_dup_vec.zipWithIndex.map{ case(dupIdx, bankIdx) => 586 for (divIdx <- 0 until DCacheSetDiv) { 587 for (wayIdx <- 0 until DCacheWays) { 588 when(io.cacheOp_req_dup(dupIdx).valid && CacheInstrucion.isReadDataECC(io.cacheOp_req_bits_opCode_dup(dupIdx))) { 589 ecc_banks match { 590 case Some(banks) => 591 val ecc_bank = banks(divIdx)(bankIdx)(wayIdx) 592 ecc_bank.io.r.req.valid := true.B 593 ecc_bank.io.r.req.bits.setIdx := cacheOpSetAddr 594 cacheOpShouldResp := true.B 595 case None => 596 cacheOpShouldResp := true.B 597 } 598 } 599 } 600 } 601 } 602 wdata_dup_vec.zipWithIndex.map{ case(dupIdx, bankIdx) => 603 for (divIdx <- 0 until DCacheSetDiv) { 604 for (wayIdx <- 0 until DCacheWays) { 605 when(io.cacheOp_req_dup(dupIdx).valid && CacheInstrucion.isWriteData(io.cacheOp_req_bits_opCode_dup(dupIdx))) { 606 val data_bank = data_banks(divIdx)(bankIdx)(wayIdx) 607 data_bank.io.w.en := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0))(wayIdx) && cacheOpDivAddr === divIdx.U 608 data_bank.io.w.addr := cacheOpSetAddr 609 data_bank.io.w.data := io.cacheOp.req.bits.write_data_vec(bankIdx) 610 cacheOpShouldResp := true.B 611 } 612 } 613 } 614 } 615 wdataEcc_dup_vec.zipWithIndex.map{ case(dupIdx, bankIdx) => 616 for (divIdx <- 0 until DCacheSetDiv) { 617 for (wayIdx <- 0 until DCacheWays) { 618 when(io.cacheOp_req_dup(dupIdx).valid && CacheInstrucion.isWriteDataECC(io.cacheOp_req_bits_opCode_dup(dupIdx))) { 619 ecc_banks match { 620 case Some(banks) => 621 val ecc_bank = banks(divIdx)(bankIdx)(wayIdx) 622 ecc_bank.io.w.req.valid := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0))(wayIdx) && cacheOpDivAddr === divIdx.U 623 ecc_bank.io.w.req.bits.apply( 624 setIdx = cacheOpSetAddr, 625 data = io.cacheOp.req.bits.write_data_ecc, 626 waymask = 1.U 627 ) 628 cacheOpShouldResp := true.B 629 case None => 630 cacheOpShouldResp := true.B 631 } 632 } 633 } 634 } 635 } 636 io.cacheOp.resp.valid := RegNext(io.cacheOp.req.valid && cacheOpShouldResp) 637 for (bank_index <- 0 until DCacheBanks) { 638 val cacheOpDivAddrReg = RegEnable(cacheOpDivAddr, io.cacheOp.req.valid) 639 val cacheOpWayNumDivAddrReg = RegEnable(cacheOpWayNum, io.cacheOp.req.valid) 640 io.cacheOp.resp.bits.read_data_vec(bank_index) := read_result(cacheOpDivAddrReg)(bank_index)(cacheOpWayNumDivAddrReg).raw_data 641 eccReadResult(bank_index) := read_result(cacheOpDivAddrReg)(bank_index)(cacheOpWayNumDivAddrReg).ecc 642 } 643 644 io.cacheOp.resp.bits.read_data_ecc := Mux(io.cacheOp.resp.valid, 645 eccReadResult(RegEnable(io.cacheOp.req.bits.bank_num, io.cacheOp.req.valid)), 646 0.U 647 ) 648 649 val tableName = "BankConflict" + p(XSCoreParamsKey).HartId.toString 650 val siteName = "BankedDataArray" + p(XSCoreParamsKey).HartId.toString 651 val bankConflictTable = ChiselDB.createTable(tableName, new BankConflictDB) 652 val bankConflictData = Wire(new BankConflictDB) 653 for (i <- 0 until LoadPipelineWidth) { 654 bankConflictData.set_index(i) := set_addrs(i) 655 bankConflictData.addr(i) := io.read(i).bits.addr 656 } 657 658 // FIXME: rr_bank_conflict(0)(1) no generalization 659 when(rr_bank_conflict(0)(1)) { 660 (0 until (VLEN/DCacheSRAMRowBits)).map(i => { 661 bankConflictData.bank_index(i) := bank_addrs(0)(i) 662 }) 663 bankConflictData.way_index := OHToUInt(way_en(0)) 664 bankConflictData.fake_rr_bank_conflict := set_addrs(0) === set_addrs(1) && div_addrs(0) === div_addrs(1) 665 }.otherwise { 666 (0 until (VLEN/DCacheSRAMRowBits)).map(i => { 667 bankConflictData.bank_index(i) := 0.U 668 }) 669 bankConflictData.way_index := 0.U 670 bankConflictData.fake_rr_bank_conflict := false.B 671 } 672 673 val isWriteBankConflictTable = Constantin.createRecord(s"isWriteBankConflictTable${p(XSCoreParamsKey).HartId}") 674 bankConflictTable.log( 675 data = bankConflictData, 676 en = isWriteBankConflictTable.orR && rr_bank_conflict(0)(1), 677 site = siteName, 678 clock = clock, 679 reset = reset 680 ) 681 682 (1 until LoadPipelineWidth).foreach(y => (0 until y).foreach(x => 683 XSPerfAccumulate(s"data_array_fake_rr_bank_conflict_${x}_${y}", rr_bank_conflict(x)(y) && set_addrs(x)===set_addrs(y) && div_addrs(x) === div_addrs(y)) 684 )) 685 686} 687 688// the smallest access unit is bank 689class BankedDataArray(implicit p: Parameters) extends AbstractBankedDataArray { 690 println(" DCacheType: BankedDataArray") 691 val ReduceReadlineConflict = false 692 693 io.write.ready := true.B 694 io.write_dup.foreach(_.ready := true.B) 695 696 val data_banks = List.fill(DCacheSetDiv)(List.tabulate(DCacheBanks)(i => Module(new DataSRAMBank(i)))) 697 val ecc_banks = DataEccParam.map { 698 case _ => 699 val ecc = List.fill(DCacheSetDiv)(List.fill(DCacheBanks)( 700 Module(new SRAMTemplate( 701 Bits(eccBits.W), 702 set = DCacheSets / DCacheSetDiv, 703 way = DCacheWays, 704 shouldReset = false, 705 holdRead = false, 706 singlePort = true 707 )) 708 )) 709 ecc 710 } 711 712 data_banks.map(_.map(_.dump())) 713 714 val way_en = Wire(Vec(LoadPipelineWidth, io.read(0).bits.way_en.cloneType)) 715 val set_addrs = Wire(Vec(LoadPipelineWidth, UInt())) 716 val div_addrs = Wire(Vec(LoadPipelineWidth, UInt())) 717 val bank_addrs = Wire(Vec(LoadPipelineWidth, Vec(VLEN/DCacheSRAMRowBits, UInt()))) 718 val way_en_reg = Wire(Vec(LoadPipelineWidth, io.read(0).bits.way_en.cloneType)) 719 val set_addrs_reg = Wire(Vec(LoadPipelineWidth, UInt())) 720 721 val line_set_addr = addr_to_dcache_div_set(io.readline.bits.addr) 722 val line_div_addr = addr_to_dcache_div(io.readline.bits.addr) 723 val line_way_en = io.readline.bits.way_en 724 725 val write_bank_mask_reg = RegEnable(io.write.bits.wmask, io.write.valid) 726 val write_data_reg = RegEnable(io.write.bits.data, io.write.valid) 727 val write_valid_reg = RegNext(io.write.valid) 728 val write_valid_dup_reg = io.write_dup.map(x => RegNext(x.valid)) 729 val write_wayen_dup_reg = io.write_dup.map(x => RegEnable(x.bits.way_en, x.valid)) 730 val write_set_addr_dup_reg = io.write_dup.map(x => RegEnable(addr_to_dcache_div_set(x.bits.addr), x.valid)) 731 val write_div_addr_dup_reg = io.write_dup.map(x => RegEnable(addr_to_dcache_div(x.bits.addr), x.valid)) 732 733 // read data_banks and ecc_banks 734 // for single port SRAM, do not allow read and write in the same cycle 735 val rwhazard = RegNext(io.write.valid) 736 val rrhazard = false.B // io.readline.valid 737 (0 until LoadPipelineWidth).map(rport_index => { 738 div_addrs(rport_index) := addr_to_dcache_div(io.read(rport_index).bits.addr) 739 bank_addrs(rport_index)(0) := addr_to_dcache_bank(io.read(rport_index).bits.addr) 740 bank_addrs(rport_index)(1) := Mux(io.is128Req(rport_index), bank_addrs(rport_index)(0) + 1.U, bank_addrs(rport_index)(0)) 741 set_addrs(rport_index) := addr_to_dcache_div_set(io.read(rport_index).bits.addr) 742 set_addrs_reg(rport_index) := RegEnable(addr_to_dcache_div_set(io.read(rport_index).bits.addr), io.read(rport_index).valid) 743 744 // use way_en to select a way after data read out 745 assert(!(RegNext(io.read(rport_index).fire && PopCount(io.read(rport_index).bits.way_en) > 1.U))) 746 way_en(rport_index) := io.read(rport_index).bits.way_en 747 way_en_reg(rport_index) := RegEnable(io.read(rport_index).bits.way_en, io.read(rport_index).valid) 748 }) 749 750 // read each bank, get bank result 751 val rr_bank_conflict = Seq.tabulate(LoadPipelineWidth)(x => Seq.tabulate(LoadPipelineWidth)(y => 752 io.read(x).valid && io.read(y).valid && 753 div_addrs(x) === div_addrs(y) && 754 (io.read(x).bits.bankMask & io.read(y).bits.bankMask) =/= 0.U 755 )) 756 val rrl_bank_conflict = Wire(Vec(LoadPipelineWidth, Bool())) 757 val rrl_bank_conflict_intend = Wire(Vec(LoadPipelineWidth, Bool())) 758 (0 until LoadPipelineWidth).foreach { i => 759 val judge = if (ReduceReadlineConflict) io.read(i).valid && (io.readline.bits.rmask & io.read(i).bits.bankMask) =/= 0.U && div_addrs(i) === line_div_addr 760 else io.read(i).valid && div_addrs(i)===line_div_addr 761 rrl_bank_conflict(i) := judge && io.readline.valid 762 rrl_bank_conflict_intend(i) := judge && io.readline_intend 763 } 764 val wr_bank_conflict = Seq.tabulate(LoadPipelineWidth)(x => 765 io.read(x).valid && 766 write_valid_reg && 767 div_addrs(x) === write_div_addr_dup_reg.head && 768 (write_bank_mask_reg(bank_addrs(x)(0)) || write_bank_mask_reg(bank_addrs(x)(1)) && io.is128Req(x)) 769 ) 770 val wrl_bank_conflict = io.readline.valid && write_valid_reg && line_div_addr === write_div_addr_dup_reg.head 771 // ready 772 io.readline.ready := !(wrl_bank_conflict) 773 io.read.zipWithIndex.map{case(x, i) => x.ready := !(wr_bank_conflict(i) || rrhazard)} 774 775 val perf_multi_read = PopCount(io.read.map(_.valid)) >= 2.U 776 (0 until LoadPipelineWidth).foreach(i => { 777 // remove fake rr_bank_conflict situation in s2 778 val real_other_bank_conflict_reg = RegNext(wr_bank_conflict(i) || rrl_bank_conflict(i)) 779 val real_rr_bank_conflict_reg = (if (i == 0) 0.B else (0 until i).map{ j => 780 RegNext(rr_bank_conflict(j)(i)) && (set_addrs_reg(j) =/= set_addrs_reg(i)) 781 }.reduce(_ || _)) 782 io.bank_conflict_slow(i) := real_other_bank_conflict_reg || real_rr_bank_conflict_reg 783 784 // get result in s1 785 io.disable_ld_fast_wakeup(i) := wr_bank_conflict(i) || rrl_bank_conflict_intend(i) || 786 (if (i == 0) 0.B else (0 until i).map(rr_bank_conflict(_)(i)).reduce(_ || _)) 787 }) 788 XSPerfAccumulate("data_array_multi_read", perf_multi_read) 789 (1 until LoadPipelineWidth).foreach(y => (0 until y).foreach(x => 790 XSPerfAccumulate(s"data_array_rr_bank_conflict_${x}_${y}", rr_bank_conflict(x)(y)) 791 )) 792 (0 until LoadPipelineWidth).foreach(i => { 793 XSPerfAccumulate(s"data_array_rrl_bank_conflict_${i}", rrl_bank_conflict(i)) 794 XSPerfAccumulate(s"data_array_rw_bank_conflict_${i}", wr_bank_conflict(i)) 795 XSPerfAccumulate(s"data_array_read_${i}", io.read(i).valid) 796 }) 797 XSPerfAccumulate("data_array_access_total", PopCount(io.read.map(_.valid))) 798 XSPerfAccumulate("data_array_read_line", io.readline.valid) 799 XSPerfAccumulate("data_array_write", io.write.valid) 800 801 val bank_result = Wire(Vec(DCacheSetDiv, Vec(DCacheBanks, Vec(DCacheWays, new L1BankedDataReadResult())))) 802 val bank_result_delayed = Wire(Vec(DCacheSetDiv, Vec(DCacheBanks, Vec(DCacheWays, new L1BankedDataReadResult())))) 803 val ecc_result = Wire(Vec(DCacheSetDiv, Vec(DCacheBanks, Vec(DCacheWays, UInt(eccBits.W))))) 804 val read_bank_error_delayed = Wire(Vec(DCacheSetDiv, Vec(DCacheBanks, Vec(DCacheWays, Bool())))) 805 dontTouch(bank_result) 806 dontTouch(read_bank_error_delayed) 807 for (div_index <- 0 until DCacheSetDiv) { 808 for (bank_index <- 0 until DCacheBanks) { 809 // Set Addr & Read Way Mask 810 // 811 // Pipe 0 .... Pipe (n-1) 812 // + .... + 813 // | .... | 814 // +----+---------------+-----+ 815 // X X 816 // X +------+ Bank Addr Match 817 // +---------+----------+ 818 // | 819 // +--------+--------+ 820 // | Data Bank | 821 // +-----------------+ 822 val bank_addr_matchs = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => { 823 io.read(i).valid && div_addrs(i) === div_index.U && (bank_addrs(i)(0) === bank_index.U || bank_addrs(i)(1) === bank_index.U && io.is128Req(i)) 824 }))) 825 val readline_match = Wire(Bool()) 826 if (ReduceReadlineConflict) { 827 readline_match := io.readline.valid && io.readline.bits.rmask(bank_index) && line_div_addr === div_index.U 828 } else { 829 readline_match := io.readline.valid && line_div_addr === div_index.U 830 } 831 832 val bank_set_addr = Mux(readline_match, 833 line_set_addr, 834 PriorityMux(Seq.tabulate(LoadPipelineWidth)(i => bank_addr_matchs(i) -> set_addrs(i))) 835 ) 836 val read_enable = bank_addr_matchs.asUInt.orR || readline_match 837 838 // read raw data 839 val data_bank = data_banks(div_index)(bank_index) 840 data_bank.io.r.en := read_enable 841 data_bank.io.r.addr := bank_set_addr 842 for (way_index <- 0 until DCacheWays) { 843 bank_result(div_index)(bank_index)(way_index).raw_data := data_bank.io.r.data(way_index) 844 bank_result_delayed(div_index)(bank_index)(way_index) := RegEnable(bank_result(div_index)(bank_index)(way_index), RegNext(read_enable)) 845 } 846 847 // read ECC 848 ecc_banks match { 849 case Some(banks) => 850 val ecc_bank = banks(div_index)(bank_index) 851 ecc_bank.io.r.req.valid := read_enable 852 ecc_bank.io.r.req.bits.apply(setIdx = bank_set_addr) 853 ecc_result(div_index)(bank_index) := ecc_bank.io.r.resp.data 854 for (way_index <- 0 until DCacheWays) { 855 bank_result(div_index)(bank_index)(way_index).ecc := ecc_bank.io.r.resp.data(way_index) 856 } 857 case None => 858 ecc_result(div_index)(bank_index) := DontCare 859 for (way_index <- 0 until DCacheWays) { 860 bank_result(div_index)(bank_index)(way_index).ecc := DontCare 861 } 862 } 863 864 // use ECC to check error 865 ecc_banks match { 866 case Some(_) => 867 for (way_index <- 0 until DCacheWays) { 868 val ecc_data = bank_result(div_index)(bank_index)(way_index).asECCData() 869 val ecc_data_delayed = RegEnable(ecc_data, RegNext(read_enable)) 870 bank_result(div_index)(bank_index)(way_index).error_delayed := dcacheParameters.dataCode.decode(ecc_data_delayed).error 871 read_bank_error_delayed(div_index)(bank_index)(way_index) := bank_result(div_index)(bank_index)(way_index).error_delayed 872 } 873 case None => 874 for (way_index <- 0 until DCacheWays) { 875 bank_result(div_index)(bank_index)(way_index).error_delayed := false.B 876 read_bank_error_delayed(div_index)(bank_index)(way_index) := false.B 877 } 878 } 879 } 880 } 881 882 val data_read_oh = WireInit(VecInit(Seq.fill(DCacheSetDiv)(0.U(XLEN.W)))) 883 for (div_index <- 0 until DCacheSetDiv){ 884 val temp = WireInit(VecInit(Seq.fill(DCacheBanks)(0.U(XLEN.W)))) 885 for (bank_index <- 0 until DCacheBanks) { 886 temp(bank_index) := PopCount(Fill(DCacheWays, data_banks(div_index)(bank_index).io.r.en.asUInt)) 887 } 888 data_read_oh(div_index) := temp.reduce(_ + _) 889 } 890 XSPerfAccumulate("data_read_counter", data_read_oh.foldLeft(0.U)(_ + _)) 891 892 (0 until LoadPipelineWidth).map(i => { 893 // 1 cycle after read fire(load s2) 894 val r_read_fire = RegNext(io.read(i).fire) 895 val r_div_addr = RegEnable(div_addrs(i), io.read(i).fire) 896 val r_bank_addr = RegEnable(bank_addrs(i), io.read(i).fire) 897 val r_way_addr = RegEnable(OHToUInt(way_en(i)), io.read(i).fire) 898 // 2 cycles after read fire(load s3) 899 val rr_read_fire = RegNext(r_read_fire) 900 val rr_div_addr = RegEnable(RegEnable(div_addrs(i), io.read(i).fire), r_read_fire) 901 val rr_bank_addr = RegEnable(RegEnable(bank_addrs(i), io.read(i).fire), r_read_fire) 902 val rr_way_addr = RegEnable(RegEnable(OHToUInt(way_en(i)), io.read(i).fire), r_read_fire) 903 (0 until VLEN/DCacheSRAMRowBits).map( j =>{ 904 io.read_resp(i)(j) := bank_result(r_div_addr)(r_bank_addr(j))(r_way_addr) 905 // error detection 906 io.read_error_delayed(i)(j) := rr_read_fire && read_bank_error_delayed(rr_div_addr)(rr_bank_addr(j))(rr_way_addr) && !RegNext(io.bank_conflict_slow(i)) 907 }) 908 }) 909 910 // read result: expose banked read result 911 (0 until DCacheBanks).map(i => { 912 io.readline_resp(i) := bank_result(RegEnable(line_div_addr, io.readline.valid))(i)(RegEnable(OHToUInt(io.readline.bits.way_en), io.readline.valid)) 913 }) 914 io.readline_error_delayed := RegNext(RegNext(io.readline.fire)) && 915 VecInit((0 until DCacheBanks).map(i => io.readline_resp(i).error_delayed)).asUInt.orR 916 917 // write data_banks & ecc_banks 918 for (div_index <- 0 until DCacheSetDiv) { 919 for (bank_index <- 0 until DCacheBanks) { 920 // data write 921 val wen_reg = write_bank_mask_reg(bank_index) && 922 write_valid_dup_reg(bank_index) && 923 write_div_addr_dup_reg(bank_index) === div_index.U && RegNext(io.write.valid) 924 val data_bank = data_banks(div_index)(bank_index) 925 data_bank.io.w.en := wen_reg 926 data_bank.io.w.way_en := write_wayen_dup_reg(bank_index) 927 data_bank.io.w.addr := write_set_addr_dup_reg(bank_index) 928 data_bank.io.w.data := write_data_reg(bank_index) 929 930 // ecc write 931 ecc_banks match { 932 case Some(banks) => 933 val ecc_bank = banks(div_index)(bank_index) 934 ecc_bank.io.w.req.valid := wen_reg 935 ecc_bank.io.w.req.bits.apply( 936 setIdx = write_set_addr_dup_reg(bank_index), 937 data = RegEnable(getECCFromEncWord(cacheParams.dataCode.encode((io.write.bits.data(bank_index)))), io.write.valid), 938 waymask = write_wayen_dup_reg(bank_index) 939 ) 940 when(ecc_bank.io.w.req.valid) { 941 XSDebug("write in ecc sram: bank %x set %x data %x waymask %x\n", 942 bank_index.U, 943 addr_to_dcache_div_set(io.write.bits.addr), 944 getECCFromEncWord(cacheParams.dataCode.encode((io.write.bits.data(bank_index)))), 945 io.write.bits.way_en 946 ) 947 } 948 case None => None 949 } 950 } 951 } 952 953 // deal with customized cache op 954 require(nWays <= 32) 955 io.cacheOp.resp.bits := DontCare 956 val cacheOpShouldResp = WireInit(false.B) 957 val eccReadResult = Wire(Vec(DCacheBanks, UInt(eccBits.W))) 958 // DCacheDupNum is 16 959 // vec: the dupIdx for every bank and every group 960 val rdata_dup_vec = Seq(0, 0, 1, 1, 2, 2, 3, 3) 961 val rdataEcc_dup_vec = Seq(4, 4, 5, 5, 6, 6, 7, 7) 962 val wdata_dup_vec = Seq(8, 8, 9, 9, 10, 10, 11, 11) 963 val wdataEcc_dup_vec = Seq(12, 12, 13, 13, 14, 14, 15, 15) 964 val cacheOpDivAddr = set_to_dcache_div(io.cacheOp.req.bits.index) 965 val cacheOpSetAddr = set_to_dcache_div_set(io.cacheOp.req.bits.index) 966 val cacheOpWayMask = UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)) 967 rdata_dup_vec.zipWithIndex.map{ case(dupIdx, bankIdx) => 968 for (divIdx <- 0 until DCacheSetDiv) { 969 when(io.cacheOp_req_dup(dupIdx).valid && CacheInstrucion.isReadData(io.cacheOp_req_bits_opCode_dup(dupIdx))) { 970 val data_bank = data_banks(divIdx)(bankIdx) 971 data_bank.io.r.en := true.B 972 data_bank.io.r.addr := cacheOpSetAddr 973 cacheOpShouldResp := true.B 974 } 975 } 976 } 977 rdataEcc_dup_vec.zipWithIndex.map{ case(dupIdx, bankIdx) => 978 for (divIdx <- 0 until DCacheSetDiv) { 979 when(io.cacheOp_req_dup(dupIdx).valid && CacheInstrucion.isReadDataECC(io.cacheOp_req_bits_opCode_dup(dupIdx))) { 980 ecc_banks match { 981 case Some(banks) => 982 val ecc_bank = banks(divIdx)(bankIdx) 983 ecc_bank.io.r.req.valid := true.B 984 ecc_bank.io.r.req.bits.setIdx := cacheOpSetAddr 985 cacheOpShouldResp := true.B 986 case None => 987 cacheOpShouldResp := true.B 988 } 989 } 990 } 991 } 992 wdata_dup_vec.zipWithIndex.map{ case(dupIdx, bankIdx) => 993 for (divIdx <- 0 until DCacheSetDiv) { 994 when(io.cacheOp_req_dup(dupIdx).valid && CacheInstrucion.isWriteData(io.cacheOp_req_bits_opCode_dup(dupIdx))) { 995 val data_bank = data_banks(divIdx)(bankIdx) 996 data_bank.io.w.en := cacheOpDivAddr === divIdx.U 997 data_bank.io.w.way_en := cacheOpWayMask 998 data_bank.io.w.addr := cacheOpSetAddr 999 data_bank.io.w.data := io.cacheOp.req.bits.write_data_vec(bankIdx) 1000 cacheOpShouldResp := true.B 1001 } 1002 } 1003 } 1004 wdataEcc_dup_vec.zipWithIndex.map{ case(dupIdx, bankIdx) => 1005 for (divIdx <- 0 until DCacheSetDiv) { 1006 when(io.cacheOp_req_dup(dupIdx).valid && CacheInstrucion.isWriteDataECC(io.cacheOp_req_bits_opCode_dup(dupIdx))) { 1007 ecc_banks match { 1008 case Some(banks) => 1009 val ecc_bank = banks(divIdx)(bankIdx) 1010 ecc_bank.io.w.req.valid := cacheOpDivAddr === divIdx.U 1011 ecc_bank.io.w.req.bits.apply( 1012 setIdx = cacheOpSetAddr, 1013 data = io.cacheOp.req.bits.write_data_ecc, 1014 waymask = cacheOpWayMask 1015 ) 1016 cacheOpShouldResp := true.B 1017 case None => 1018 cacheOpShouldResp := true.B 1019 } 1020 } 1021 } 1022 } 1023 1024 io.cacheOp.resp.valid := RegNext(io.cacheOp.req.valid && cacheOpShouldResp) 1025 for (bank_index <- 0 until DCacheBanks) { 1026 val cacheOpDivAddrReg = RegEnable(cacheOpDivAddr, io.cacheOp.req.valid) 1027 val cacheOpWayMaskReg = RegEnable(cacheOpWayMask, io.cacheOp.req.valid) 1028 io.cacheOp.resp.bits.read_data_vec(bank_index) := bank_result(cacheOpDivAddrReg)(bank_index)(cacheOpWayMaskReg).raw_data 1029 eccReadResult(bank_index) := Mux1H(cacheOpWayMaskReg, ecc_result(cacheOpDivAddrReg)(bank_index)) 1030 } 1031 1032 io.cacheOp.resp.bits.read_data_ecc := Mux(io.cacheOp.resp.valid, 1033 eccReadResult(RegEnable(io.cacheOp.req.bits.bank_num, io.cacheOp.req.valid)), 1034 0.U 1035 ) 1036 1037 val tableName = "BankConflict" + p(XSCoreParamsKey).HartId.toString 1038 val siteName = "BankedDataArray" + p(XSCoreParamsKey).HartId.toString 1039 val bankConflictTable = ChiselDB.createTable(tableName, new BankConflictDB) 1040 val bankConflictData = Wire(new BankConflictDB) 1041 for (i <- 0 until LoadPipelineWidth) { 1042 bankConflictData.set_index(i) := set_addrs(i) 1043 bankConflictData.addr(i) := io.read(i).bits.addr 1044 } 1045 1046 // FIXME: rr_bank_conflict(0)(1) no generalization 1047 when(rr_bank_conflict(0)(1)) { 1048 (0 until (VLEN/DCacheSRAMRowBits)).map(i => { 1049 bankConflictData.bank_index(i) := bank_addrs(0)(i) 1050 }) 1051 bankConflictData.way_index := OHToUInt(way_en(0)) 1052 bankConflictData.fake_rr_bank_conflict := set_addrs(0) === set_addrs(1) && div_addrs(0) === div_addrs(1) 1053 }.otherwise { 1054 (0 until (VLEN/DCacheSRAMRowBits)).map(i => { 1055 bankConflictData.bank_index(i) := 0.U 1056 }) 1057 bankConflictData.way_index := 0.U 1058 bankConflictData.fake_rr_bank_conflict := false.B 1059 } 1060 1061 val isWriteBankConflictTable = Constantin.createRecord(s"isWriteBankConflictTable${p(XSCoreParamsKey).HartId}") 1062 bankConflictTable.log( 1063 data = bankConflictData, 1064 en = isWriteBankConflictTable.orR && rr_bank_conflict(0)(1), 1065 site = siteName, 1066 clock = clock, 1067 reset = reset 1068 ) 1069 1070 (1 until LoadPipelineWidth).foreach(y => (0 until y).foreach(x => 1071 XSPerfAccumulate(s"data_array_fake_rr_bank_conflict_${x}_${y}", rr_bank_conflict(x)(y) && set_addrs(x) === set_addrs(y) && div_addrs(x) === div_addrs(y)) 1072 )) 1073 1074} 1075