xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 0d32f7132f120ac0b32ab552fe0da4934208dd01)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.experimental.ExtModule
22import chisel3.util._
23import xiangshan._
24import utils._
25import utility._
26import freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
27import freechips.rocketchip.tilelink._
28import freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
29import device.RAMHelper
30import coupledL2.{AliasField, VaddrField, PrefetchField}
31import utility.ReqSourceField
32import utility.FastArbiter
33import mem.AddPipelineReg
34import xiangshan.cache.wpu._
35import xiangshan.mem.HasL1PrefetchSourceParameter
36import xiangshan.mem.prefetch._
37
38import scala.math.max
39
40// DCache specific parameters
41case class DCacheParameters
42(
43  nSets: Int = 256,
44  nWays: Int = 8,
45  rowBits: Int = 64,
46  tagECC: Option[String] = None,
47  dataECC: Option[String] = None,
48  replacer: Option[String] = Some("setplru"),
49  updateReplaceOn2ndmiss: Boolean = true,
50  nMissEntries: Int = 1,
51  nProbeEntries: Int = 1,
52  nReleaseEntries: Int = 1,
53  nMMIOEntries: Int = 1,
54  nMMIOs: Int = 1,
55  blockBytes: Int = 64,
56  nMaxPrefetchEntry: Int = 1,
57  alwaysReleaseData: Boolean = false
58) extends L1CacheParameters {
59  // if sets * blockBytes > 4KB(page size),
60  // cache alias will happen,
61  // we need to avoid this by recoding additional bits in L2 cache
62  val setBytes = nSets * blockBytes
63  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
64
65  def tagCode: Code = Code.fromString(tagECC)
66
67  def dataCode: Code = Code.fromString(dataECC)
68}
69
70//           Physical Address
71// --------------------------------------
72// |   Physical Tag |  PIndex  | Offset |
73// --------------------------------------
74//                  |
75//                  DCacheTagOffset
76//
77//           Virtual Address
78// --------------------------------------
79// | Above index  | Set | Bank | Offset |
80// --------------------------------------
81//                |     |      |        |
82//                |     |      |        0
83//                |     |      DCacheBankOffset
84//                |     DCacheSetOffset
85//                DCacheAboveIndexOffset
86
87// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
88
89trait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{
90  val cacheParams = dcacheParameters
91  val cfg = cacheParams
92
93  def encWordBits = cacheParams.dataCode.width(wordBits)
94
95  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
96  def eccBits = encWordBits - wordBits
97
98  def encTagBits = cacheParams.tagCode.width(tagBits)
99  def eccTagBits = encTagBits - tagBits
100
101  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
102
103  def nSourceType = 10
104  def sourceTypeWidth = log2Up(nSourceType)
105  // non-prefetch source < 3
106  def LOAD_SOURCE = 0
107  def STORE_SOURCE = 1
108  def AMO_SOURCE = 2
109  // prefetch source >= 3
110  def DCACHE_PREFETCH_SOURCE = 3
111  def SOFT_PREFETCH = 4
112  // the following sources are only used inside SMS
113  def HW_PREFETCH_AGT = 5
114  def HW_PREFETCH_PHT_CUR = 6
115  def HW_PREFETCH_PHT_INC = 7
116  def HW_PREFETCH_PHT_DEC = 8
117  def HW_PREFETCH_BOP = 9
118  def HW_PREFETCH_STRIDE = 10
119
120  def BLOOM_FILTER_ENTRY_NUM = 4096
121
122  // each source use a id to distinguish its multiple reqs
123  def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize)
124
125  require(isPow2(cfg.nMissEntries)) // TODO
126  // require(isPow2(cfg.nReleaseEntries))
127  require(cfg.nMissEntries < cfg.nReleaseEntries)
128  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
129  val releaseIdBase = cfg.nMissEntries
130
131  // banked dcache support
132  val DCacheSetDiv = 1
133  val DCacheSets = cacheParams.nSets
134  val DCacheWays = cacheParams.nWays
135  val DCacheBanks = 8 // hardcoded
136  val DCacheDupNum = 16
137  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
138  val DCacheWordBits = 64 // hardcoded
139  val DCacheWordBytes = DCacheWordBits / 8
140  val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry
141  val DCacheVWordBytes = VLEN / 8
142  require(DCacheSRAMRowBits == 64)
143
144  val DCacheSetDivBits = log2Ceil(DCacheSetDiv)
145  val DCacheSetBits = log2Ceil(DCacheSets)
146  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
147  val DCacheSizeBytes = DCacheSizeBits / 8
148  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
149
150  val DCacheSameVPAddrLength = 12
151
152  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
153  val DCacheWordOffset = log2Up(DCacheWordBytes)
154  val DCacheVWordOffset = log2Up(DCacheVWordBytes)
155
156  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
157  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
158  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
159  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
160  val DCacheLineOffset = DCacheSetOffset
161
162  // uncache
163  val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1)
164  // hardware prefetch parameters
165  // high confidence hardware prefetch port
166  val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default
167  val IgnorePrefetchConfidence = false
168
169  // parameters about duplicating regs to solve fanout
170  // In Main Pipe:
171    // tag_write.ready -> data_write.valid * 8 banks
172    // tag_write.ready -> meta_write.valid
173    // tag_write.ready -> tag_write.valid
174    // tag_write.ready -> err_write.valid
175    // tag_write.ready -> wb.valid
176  val nDupTagWriteReady = DCacheBanks + 4
177  // In Main Pipe:
178    // data_write.ready -> data_write.valid * 8 banks
179    // data_write.ready -> meta_write.valid
180    // data_write.ready -> tag_write.valid
181    // data_write.ready -> err_write.valid
182    // data_write.ready -> wb.valid
183  val nDupDataWriteReady = DCacheBanks + 4
184  val nDupWbReady = DCacheBanks + 4
185  val nDupStatus = nDupTagWriteReady + nDupDataWriteReady
186  val dataWritePort = 0
187  val metaWritePort = DCacheBanks
188  val tagWritePort = metaWritePort + 1
189  val errWritePort = tagWritePort + 1
190  val wbPort = errWritePort + 1
191
192  def set_to_dcache_div(set: UInt) = {
193    require(set.getWidth >= DCacheSetBits)
194    if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0)
195  }
196
197  def set_to_dcache_div_set(set: UInt) = {
198    require(set.getWidth >= DCacheSetBits)
199    set(DCacheSetBits - 1, DCacheSetDivBits)
200  }
201
202  def addr_to_dcache_bank(addr: UInt) = {
203    require(addr.getWidth >= DCacheSetOffset)
204    addr(DCacheSetOffset-1, DCacheBankOffset)
205  }
206
207  def addr_to_dcache_div(addr: UInt) = {
208    require(addr.getWidth >= DCacheAboveIndexOffset)
209    if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset)
210  }
211
212  def addr_to_dcache_div_set(addr: UInt) = {
213    require(addr.getWidth >= DCacheAboveIndexOffset)
214    addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits)
215  }
216
217  def addr_to_dcache_set(addr: UInt) = {
218    require(addr.getWidth >= DCacheAboveIndexOffset)
219    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
220  }
221
222  def get_data_of_bank(bank: Int, data: UInt) = {
223    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
224    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
225  }
226
227  def get_mask_of_bank(bank: Int, data: UInt) = {
228    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
229    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
230  }
231
232  def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = {
233    require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits)
234    if(blockOffBits + idxBits > pgIdxBits) {
235      vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits)
236    }else {
237      // no alias problem
238      true.B
239    }
240  }
241
242  def get_direct_map_way(addr:UInt): UInt = {
243    addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset)
244  }
245
246  def arbiter[T <: Bundle](
247    in: Seq[DecoupledIO[T]],
248    out: DecoupledIO[T],
249    name: Option[String] = None): Unit = {
250    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
251    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
252    for ((a, req) <- arb.io.in.zip(in)) {
253      a <> req
254    }
255    out <> arb.io.out
256  }
257
258  def arbiter_with_pipereg[T <: Bundle](
259    in: Seq[DecoupledIO[T]],
260    out: DecoupledIO[T],
261    name: Option[String] = None): Unit = {
262    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
263    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
264    for ((a, req) <- arb.io.in.zip(in)) {
265      a <> req
266    }
267    AddPipelineReg(arb.io.out, out, false.B)
268  }
269
270  def arbiter_with_pipereg_N_dup[T <: Bundle](
271    in: Seq[DecoupledIO[T]],
272    out: DecoupledIO[T],
273    dups: Seq[DecoupledIO[T]],
274    name: Option[String] = None): Unit = {
275    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
276    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
277    for ((a, req) <- arb.io.in.zip(in)) {
278      a <> req
279    }
280    for (dup <- dups) {
281      AddPipelineReg(arb.io.out, dup, false.B)
282    }
283    AddPipelineReg(arb.io.out, out, false.B)
284  }
285
286  def rrArbiter[T <: Bundle](
287    in: Seq[DecoupledIO[T]],
288    out: DecoupledIO[T],
289    name: Option[String] = None): Unit = {
290    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
291    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
292    for ((a, req) <- arb.io.in.zip(in)) {
293      a <> req
294    }
295    out <> arb.io.out
296  }
297
298  def fastArbiter[T <: Bundle](
299    in: Seq[DecoupledIO[T]],
300    out: DecoupledIO[T],
301    name: Option[String] = None): Unit = {
302    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
303    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
304    for ((a, req) <- arb.io.in.zip(in)) {
305      a <> req
306    }
307    out <> arb.io.out
308  }
309
310  val numReplaceRespPorts = 2
311
312  require(isPow2(nSets), s"nSets($nSets) must be pow2")
313  require(isPow2(nWays), s"nWays($nWays) must be pow2")
314  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
315  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
316}
317
318abstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
319  with HasDCacheParameters
320
321abstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
322  with HasDCacheParameters
323
324class ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
325  val set = UInt(log2Up(nSets).W)
326  val way = UInt(log2Up(nWays).W)
327}
328
329class ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
330  val set = ValidIO(UInt(log2Up(nSets).W))
331  val dmWay = Output(UInt(log2Up(nWays).W))
332  val way = Input(UInt(log2Up(nWays).W))
333}
334
335class DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle
336{
337  val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store
338  val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch
339  val access = Bool() // cache line has been accessed by load / store
340
341  // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline
342}
343
344// memory request in word granularity(load, mmio, lr/sc, atomics)
345class DCacheWordReq(implicit p: Parameters) extends DCacheBundle
346{
347  val cmd    = UInt(M_SZ.W)
348  val vaddr  = UInt(VAddrBits.W)
349  val data   = UInt(VLEN.W)
350  val mask   = UInt((VLEN/8).W)
351  val id     = UInt(reqIdWidth.W)
352  val instrtype   = UInt(sourceTypeWidth.W)
353  val isFirstIssue = Bool()
354  val replayCarry = new ReplayCarry(nWays)
355
356  val debug_robIdx = UInt(log2Ceil(RobSize).W)
357  def dump() = {
358    XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n",
359      cmd, vaddr, data, mask, id)
360  }
361}
362
363// memory request in word granularity(store)
364class DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
365{
366  val cmd    = UInt(M_SZ.W)
367  val vaddr  = UInt(VAddrBits.W)
368  val addr   = UInt(PAddrBits.W)
369  val data   = UInt((cfg.blockBytes * 8).W)
370  val mask   = UInt(cfg.blockBytes.W)
371  val id     = UInt(reqIdWidth.W)
372  def dump() = {
373    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
374      cmd, addr, data, mask, id)
375  }
376  def idx: UInt = get_idx(vaddr)
377}
378
379class DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
380  val addr = UInt(PAddrBits.W)
381  val wline = Bool()
382}
383
384class DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr {
385  val prefetch = Bool()
386
387  def toDCacheWordReqWithVaddr() = {
388    val res = Wire(new DCacheWordReqWithVaddr)
389    res.vaddr := vaddr
390    res.wline := wline
391    res.cmd := cmd
392    res.addr := addr
393    res.data := data
394    res.mask := mask
395    res.id := id
396    res.instrtype := instrtype
397    res.replayCarry := replayCarry
398    res.isFirstIssue := isFirstIssue
399    res.debug_robIdx := debug_robIdx
400
401    res
402  }
403}
404
405class BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
406{
407  // read in s2
408  val data = UInt(VLEN.W)
409  // select in s3
410  val data_delayed = UInt(VLEN.W)
411  val id     = UInt(reqIdWidth.W)
412  // cache req missed, send it to miss queue
413  val miss   = Bool()
414  // cache miss, and failed to enter the missqueue, replay from RS is needed
415  val replay = Bool()
416  val replayCarry = new ReplayCarry(nWays)
417  // data has been corrupted
418  val tag_error = Bool() // tag error
419  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)
420
421  val debug_robIdx = UInt(log2Ceil(RobSize).W)
422  def dump() = {
423    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
424      data, id, miss, replay)
425  }
426}
427
428class DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
429{
430  val meta_prefetch = UInt(L1PfSourceBits.W)
431  val meta_access = Bool()
432  // s2
433  val handled = Bool()
434  val real_miss = Bool()
435  // s3: 1 cycle after data resp
436  val error_delayed = Bool() // all kinds of errors, include tag error
437  val replacementUpdated = Bool()
438}
439
440class BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp
441{
442  val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W))
443  val bank_oh = UInt(DCacheBanks.W)
444}
445
446class DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
447{
448  val error = Bool() // all kinds of errors, include tag error
449}
450
451class DCacheLineResp(implicit p: Parameters) extends DCacheBundle
452{
453  val data   = UInt((cfg.blockBytes * 8).W)
454  // cache req missed, send it to miss queue
455  val miss   = Bool()
456  // cache req nacked, replay it later
457  val replay = Bool()
458  val id     = UInt(reqIdWidth.W)
459  def dump() = {
460    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
461      data, id, miss, replay)
462  }
463}
464
465class Refill(implicit p: Parameters) extends DCacheBundle
466{
467  val addr   = UInt(PAddrBits.W)
468  val data   = UInt(l1BusDataWidth.W)
469  val error  = Bool() // refilled data has been corrupted
470  // for debug usage
471  val data_raw = UInt((cfg.blockBytes * 8).W)
472  val hasdata = Bool()
473  val refill_done = Bool()
474  def dump() = {
475    XSDebug("Refill: addr: %x data: %x\n", addr, data)
476  }
477  val id     = UInt(log2Up(cfg.nMissEntries).W)
478}
479
480class Release(implicit p: Parameters) extends DCacheBundle
481{
482  val paddr  = UInt(PAddrBits.W)
483  def dump() = {
484    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
485  }
486}
487
488class DCacheWordIO(implicit p: Parameters) extends DCacheBundle
489{
490  val req  = DecoupledIO(new DCacheWordReq)
491  val resp = Flipped(DecoupledIO(new DCacheWordResp))
492}
493
494
495class UncacheWordReq(implicit p: Parameters) extends DCacheBundle
496{
497  val cmd  = UInt(M_SZ.W)
498  val addr = UInt(PAddrBits.W)
499  val data = UInt(XLEN.W)
500  val mask = UInt((XLEN/8).W)
501  val id   = UInt(uncacheIdxBits.W)
502  val instrtype = UInt(sourceTypeWidth.W)
503  val atomic = Bool()
504  val isFirstIssue = Bool()
505  val replayCarry = new ReplayCarry(nWays)
506
507  def dump() = {
508    XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
509      cmd, addr, data, mask, id)
510  }
511}
512
513class UncacheWordResp(implicit p: Parameters) extends DCacheBundle
514{
515  val data      = UInt(XLEN.W)
516  val data_delayed = UInt(XLEN.W)
517  val id        = UInt(uncacheIdxBits.W)
518  val miss      = Bool()
519  val replay    = Bool()
520  val tag_error = Bool()
521  val error     = Bool()
522  val replayCarry = new ReplayCarry(nWays)
523  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)  // FIXME: why uncacheWordResp is not merged to baseDcacheResp
524
525  val debug_robIdx = UInt(log2Ceil(RobSize).W)
526  def dump() = {
527    XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n",
528      data, id, miss, replay, tag_error, error)
529  }
530}
531
532class UncacheWordIO(implicit p: Parameters) extends DCacheBundle
533{
534  val req  = DecoupledIO(new UncacheWordReq)
535  val resp = Flipped(DecoupledIO(new UncacheWordResp))
536}
537
538class AtomicsResp(implicit p: Parameters) extends DCacheBundle {
539  val data    = UInt(DataBits.W)
540  val miss    = Bool()
541  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
542  val replay  = Bool()
543  val error   = Bool()
544
545  val ack_miss_queue = Bool()
546
547  val id     = UInt(reqIdWidth.W)
548}
549
550class AtomicWordIO(implicit p: Parameters) extends DCacheBundle
551{
552  val req  = DecoupledIO(new MainPipeReq)
553  val resp = Flipped(ValidIO(new AtomicsResp))
554  val block_lr = Input(Bool())
555}
556
557// used by load unit
558class DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
559{
560  // kill previous cycle's req
561  val s1_kill  = Output(Bool())
562  val s2_kill  = Output(Bool())
563  val s0_pc = Output(UInt(VAddrBits.W))
564  val s1_pc = Output(UInt(VAddrBits.W))
565  val s2_pc = Output(UInt(VAddrBits.W))
566  // cycle 0: load has updated replacement before
567  val replacementUpdated = Output(Bool())
568  // cycle 0: prefetch source bits
569  val pf_source = Output(UInt(L1PfSourceBits.W))
570  // cycle 0: virtual address: req.addr
571  // cycle 1: physical address: s1_paddr
572  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
573  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
574  val s1_disable_fast_wakeup = Input(Bool())
575  // cycle 2: hit signal
576  val s2_hit = Input(Bool()) // hit signal for lsu,
577  val s2_first_hit = Input(Bool())
578  val s2_bank_conflict = Input(Bool())
579  val s2_wpu_pred_fail = Input(Bool())
580  val s2_mq_nack = Input(Bool())
581
582  // debug
583  val debug_s1_hit_way = Input(UInt(nWays.W))
584  val debug_s2_pred_way_num = Input(UInt(XLEN.W))
585  val debug_s2_dm_way_num = Input(UInt(XLEN.W))
586  val debug_s2_real_way_num = Input(UInt(XLEN.W))
587}
588
589class DCacheLineIO(implicit p: Parameters) extends DCacheBundle
590{
591  val req  = DecoupledIO(new DCacheLineReq)
592  val resp = Flipped(DecoupledIO(new DCacheLineResp))
593}
594
595class DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
596  // sbuffer will directly send request to dcache main pipe
597  val req = Flipped(Decoupled(new DCacheLineReq))
598
599  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
600  val refill_hit_resp = ValidIO(new DCacheLineResp)
601
602  val replay_resp = ValidIO(new DCacheLineResp)
603
604  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
605}
606
607// forward tilelink channel D's data to ldu
608class DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle {
609  val valid = Bool()
610  val data = UInt(l1BusDataWidth.W)
611  val mshrid = UInt(log2Up(cfg.nMissEntries).W)
612  val last = Bool()
613
614  def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = {
615    valid := req_valid
616    data := req_data
617    mshrid := req_mshrid
618    last := req_last
619  }
620
621  def dontCare() = {
622    valid := false.B
623    data := DontCare
624    mshrid := DontCare
625    last := DontCare
626  }
627
628  def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = {
629    val all_match = req_valid && valid &&
630                req_mshr_id === mshrid &&
631                req_paddr(log2Up(refillBytes)) === last
632
633    val forward_D = RegInit(false.B)
634    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
635
636    val block_idx = req_paddr(log2Up(refillBytes) - 1, 3)
637    val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W)))
638    (0 until l1BusDataWidth / 64).map(i => {
639      block_data(i) := data(64 * i + 63, 64 * i)
640    })
641    val selected_data = Wire(UInt(128.W))
642    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
643
644    forward_D := all_match
645    for (i <- 0 until VLEN/8) {
646      forwardData(i) := selected_data(8 * i + 7, 8 * i)
647    }
648
649    (forward_D, forwardData)
650  }
651}
652
653class MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle {
654  val inflight = Bool()
655  val paddr = UInt(PAddrBits.W)
656  val raw_data = Vec(blockRows, UInt(rowBits.W))
657  val firstbeat_valid = Bool()
658  val lastbeat_valid = Bool()
659
660  def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = {
661    inflight := mshr_valid
662    paddr := mshr_paddr
663    raw_data := mshr_rawdata
664    firstbeat_valid := mshr_first_valid
665    lastbeat_valid := mshr_last_valid
666  }
667
668  // check if we can forward from mshr or D channel
669  def check(req_valid : Bool, req_paddr : UInt) = {
670    RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits))
671  }
672
673  def forward(req_valid : Bool, req_paddr : UInt) = {
674    val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) ||
675                    (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid)
676
677    val forward_mshr = RegInit(false.B)
678    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
679
680    val block_idx = req_paddr(log2Up(refillBytes), 3)
681    val block_data = raw_data
682
683    val selected_data = Wire(UInt(128.W))
684    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
685
686    forward_mshr := all_match
687    for (i <- 0 until VLEN/8) {
688      forwardData(i) := selected_data(8 * i + 7, 8 * i)
689    }
690
691    (forward_mshr, forwardData)
692  }
693}
694
695// forward mshr's data to ldu
696class LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle {
697  // req
698  val valid = Input(Bool())
699  val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W))
700  val paddr = Input(UInt(PAddrBits.W))
701  // resp
702  val forward_mshr = Output(Bool())
703  val forwardData = Output(Vec(VLEN/8, UInt(8.W)))
704  val forward_result_valid = Output(Bool())
705
706  def connect(sink: LduToMissqueueForwardIO) = {
707    sink.valid := valid
708    sink.mshrid := mshrid
709    sink.paddr := paddr
710    forward_mshr := sink.forward_mshr
711    forwardData := sink.forwardData
712    forward_result_valid := sink.forward_result_valid
713  }
714
715  def forward() = {
716    (forward_result_valid, forward_mshr, forwardData)
717  }
718}
719
720class StorePrefetchReq(implicit p: Parameters) extends DCacheBundle {
721  val paddr = UInt(PAddrBits.W)
722  val vaddr = UInt(VAddrBits.W)
723}
724
725class DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
726  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
727  val sta   = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store
728  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
729  val tl_d_channel = Output(new DcacheToLduForwardIO)
730  val store = new DCacheToSbufferIO // for sbuffer
731  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
732  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
733  val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO))
734  val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO)
735}
736
737class DCacheIO(implicit p: Parameters) extends DCacheBundle {
738  val hartId = Input(UInt(8.W))
739  val l2_pf_store_only = Input(Bool())
740  val lsu = new DCacheToLsuIO
741  val csr = new L1CacheToCsrIO
742  val error = new L1CacheErrorInfo
743  val mshrFull = Output(Bool())
744  val memSetPattenDetected = Output(Bool())
745  val lqEmpty = Input(Bool())
746  val pf_ctrl = Output(new PrefetchControlBundle)
747  val force_write = Input(Bool())
748}
749
750
751class DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
752
753  val reqFields: Seq[BundleFieldBase] = Seq(
754    PrefetchField(),
755    ReqSourceField(),
756    VaddrField(VAddrBits - blockOffBits),
757  ) ++ cacheParams.aliasBitsOpt.map(AliasField)
758  val echoFields: Seq[BundleFieldBase] = Nil
759
760  val clientParameters = TLMasterPortParameters.v1(
761    Seq(TLMasterParameters.v1(
762      name = "dcache",
763      sourceId = IdRange(0, nEntries + 1),
764      supportsProbe = TransferSizes(cfg.blockBytes)
765    )),
766    requestFields = reqFields,
767    echoFields = echoFields
768  )
769
770  val clientNode = TLClientNode(Seq(clientParameters))
771
772  lazy val module = new DCacheImp(this)
773}
774
775
776class DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter {
777
778  val io = IO(new DCacheIO)
779
780  val (bus, edge) = outer.clientNode.out.head
781  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
782
783  println("DCache:")
784  println("  DCacheSets: " + DCacheSets)
785  println("  DCacheSetDiv: " + DCacheSetDiv)
786  println("  DCacheWays: " + DCacheWays)
787  println("  DCacheBanks: " + DCacheBanks)
788  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
789  println("  DCacheWordOffset: " + DCacheWordOffset)
790  println("  DCacheBankOffset: " + DCacheBankOffset)
791  println("  DCacheSetOffset: " + DCacheSetOffset)
792  println("  DCacheTagOffset: " + DCacheTagOffset)
793  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
794  println("  DcacheMaxPrefetchEntry: " + MaxPrefetchEntry)
795  println("  WPUEnable: " + dwpuParam.enWPU)
796  println("  WPUEnableCfPred: " + dwpuParam.enCfPred)
797  println("  WPUAlgorithm: " + dwpuParam.algoName)
798
799  // Enable L1 Store prefetch
800  val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB
801  val MetaReadPort = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1
802  val TagReadPort = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1
803
804  // Enable L1 Load prefetch
805  val LoadPrefetchL1Enabled = true
806  val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
807  val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
808
809  //----------------------------------------
810  // core data structures
811  val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray)
812  val metaArray = Module(new L1CohMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
813  val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
814  val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 2 + LoadPipelineWidth)) // prefetch flag array
815  val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 2))
816  val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort))
817  val prefetcherMonitor = Module(new PrefetcherMonitor)
818  val fdpMonitor =  Module(new FDPrefetcherMonitor)
819  val bloomFilter =  Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true))
820  val counterFilter = Module(new CounterFilter)
821  bankedDataArray.dump()
822
823  //----------------------------------------
824  // core modules
825  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
826  val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))})
827  val mainPipe     = Module(new MainPipe)
828  val refillPipe   = Module(new RefillPipe)
829  val missQueue    = Module(new MissQueue(edge))
830  val probeQueue   = Module(new ProbeQueue(edge))
831  val wb           = Module(new WritebackQueue(edge))
832
833  missQueue.io.lqEmpty := io.lqEmpty
834  missQueue.io.hartId := io.hartId
835  missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B)
836  io.memSetPattenDetected := missQueue.io.memSetPattenDetected
837
838  val errors = ldu.map(_.io.error) ++ // load error
839    Seq(mainPipe.io.error) // store / misc error
840  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
841
842  //----------------------------------------
843  // meta array
844
845  // read / write coh meta
846  val meta_read_ports = ldu.map(_.io.meta_read) ++
847    Seq(mainPipe.io.meta_read) ++
848    stu.map(_.io.meta_read)
849
850  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
851    Seq(mainPipe.io.meta_resp) ++
852    stu.map(_.io.meta_resp)
853
854  val meta_write_ports = Seq(
855    mainPipe.io.meta_write,
856    refillPipe.io.meta_write
857  )
858  if(StorePrefetchL1Enabled) {
859    meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
860    meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
861  }else {
862    meta_read_ports.take(LoadPipelineWidth + 1).zip(metaArray.io.read).foreach { case (p, r) => r <> p }
863    meta_resp_ports.take(LoadPipelineWidth + 1).zip(metaArray.io.resp).foreach { case (p, r) => p := r }
864
865    meta_read_ports.drop(LoadPipelineWidth + 1).foreach { case p => p.ready := false.B }
866    meta_resp_ports.drop(LoadPipelineWidth + 1).foreach { case p => p := 0.U.asTypeOf(p) }
867  }
868  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
869
870  // read extra meta (exclude stu)
871  meta_read_ports.take(LoadPipelineWidth + 1).zip(errorArray.io.read).foreach { case (p, r) => r <> p }
872  meta_read_ports.take(LoadPipelineWidth + 1).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p }
873  meta_read_ports.take(LoadPipelineWidth + 1).zip(accessArray.io.read).foreach { case (p, r) => r <> p }
874  val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp) ++
875    Seq(mainPipe.io.extra_meta_resp)
876  extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => {
877    (0 until nWays).map(i => { p(i).error := r(i) })
878  }}
879  extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => {
880    (0 until nWays).map(i => { p(i).prefetch := r(i) })
881  }}
882  extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => {
883    (0 until nWays).map(i => { p(i).access := r(i) })
884  }}
885
886  if(LoadPrefetchL1Enabled) {
887    // use last port to read prefetch and access flag
888    prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
889    prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
890    prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
891
892    accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
893    accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
894    accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
895
896    val extra_flag_valid = RegNext(refillPipe.io.prefetch_flag_write.valid)
897    val extra_flag_way_en = RegEnable(refillPipe.io.prefetch_flag_write.bits.way_en, refillPipe.io.prefetch_flag_write.valid)
898    val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last)
899    val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last)
900
901    prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && extra_flag_access
902    prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && !extra_flag_access
903  }
904
905  // write extra meta
906  val error_flag_write_ports = Seq(
907    mainPipe.io.error_flag_write, // error flag generated by corrupted store
908    refillPipe.io.error_flag_write // corrupted signal from l2
909  )
910  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
911
912  val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq(
913    mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing
914    refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag
915  )
916  prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p }
917
918  val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en)
919  XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag)
920
921  val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq(
922    mainPipe.io.access_flag_write,
923    refillPipe.io.access_flag_write
924  )
925  access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p }
926
927  //----------------------------------------
928  // tag array
929  if(StorePrefetchL1Enabled) {
930    require(tagArray.io.read.size == (ldu.size + stu.size + 1))
931  }else {
932    require(tagArray.io.read.size == (ldu.size + 1))
933  }
934  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
935  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
936  ldu.zipWithIndex.foreach {
937    case (ld, i) =>
938      tagArray.io.read(i) <> ld.io.tag_read
939      ld.io.tag_resp := tagArray.io.resp(i)
940      ld.io.tag_read.ready := !tag_write_intend
941  }
942  if(StorePrefetchL1Enabled) {
943    stu.zipWithIndex.foreach {
944      case (st, i) =>
945        tagArray.io.read(ldu.size + i) <> st.io.tag_read
946        st.io.tag_resp := tagArray.io.resp(ldu.size + i)
947        st.io.tag_read.ready := !tag_write_intend
948    }
949  }else {
950    stu.foreach {
951      case st =>
952        st.io.tag_read.ready := false.B
953        st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp)
954    }
955  }
956  tagArray.io.read.last <> mainPipe.io.tag_read
957  mainPipe.io.tag_resp := tagArray.io.resp.last
958
959  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
960  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
961
962  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
963  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
964  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
965  tagArray.io.write <> tag_write_arb.io.out
966
967  ldu.map(m => {
968    m.io.vtag_update.valid := tagArray.io.write.valid
969    m.io.vtag_update.bits := tagArray.io.write.bits
970  })
971
972  //----------------------------------------
973  // data array
974  mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid)
975
976  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
977  dataWriteArb.io.in(0) <> refillPipe.io.data_write
978  dataWriteArb.io.in(1) <> mainPipe.io.data_write
979
980  bankedDataArray.io.write <> dataWriteArb.io.out
981
982  for (bank <- 0 until DCacheBanks) {
983    val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2))
984    dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid
985    dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits
986    dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid
987    dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits
988
989    bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out
990  }
991
992  bankedDataArray.io.readline <> mainPipe.io.data_readline
993  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
994  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
995  mainPipe.io.data_resp := bankedDataArray.io.readline_resp
996
997  (0 until LoadPipelineWidth).map(i => {
998    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
999    bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req
1000    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
1001
1002    ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i)
1003
1004    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
1005  })
1006
1007  (0 until LoadPipelineWidth).map(i => {
1008    val (_, _, done, _) = edge.count(bus.d)
1009    when(bus.d.bits.opcode === TLMessages.GrantData) {
1010      io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
1011    }.otherwise {
1012      io.lsu.forward_D(i).dontCare()
1013    }
1014  })
1015  // tl D channel wakeup
1016  val (_, _, done, _) = edge.count(bus.d)
1017  when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) {
1018    io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
1019  } .otherwise {
1020    io.lsu.tl_d_channel.dontCare()
1021  }
1022  mainPipe.io.force_write <> io.force_write
1023
1024  /** dwpu */
1025  val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth))
1026  for(i <- 0 until LoadPipelineWidth){
1027    dwpu.io.req(i) <> ldu(i).io.dwpu.req(0)
1028    dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0)
1029    dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0)
1030    dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0)
1031  }
1032  dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid
1033  dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr
1034  dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en
1035
1036  //----------------------------------------
1037  // load pipe
1038  // the s1 kill signal
1039  // only lsu uses this, replay never kills
1040  for (w <- 0 until LoadPipelineWidth) {
1041    ldu(w).io.lsu <> io.lsu.load(w)
1042
1043    // TODO:when have load128Req
1044    ldu(w).io.load128Req := false.B
1045
1046    // replay and nack not needed anymore
1047    // TODO: remove replay and nack
1048    ldu(w).io.nack := false.B
1049
1050    ldu(w).io.disable_ld_fast_wakeup :=
1051      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
1052  }
1053
1054  prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _)
1055  prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _)
1056  prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch
1057  prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit))
1058  io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl
1059  XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)))
1060  XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))
1061  XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _))
1062  XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _))
1063
1064  /** LoadMissDB: record load miss state */
1065  val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString))
1066  val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString))
1067  val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString
1068  val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString
1069  val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry)
1070  for( i <- 0 until LoadPipelineWidth){
1071    val loadMissEntry = Wire(new LoadMissEntry)
1072    val loadMissWriteEn =
1073      (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) ||
1074      (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR)
1075    loadMissEntry.timeCnt := GTimer()
1076    loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
1077    loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr
1078    loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
1079    loadMissEntry.missState := OHToUInt(Cat(Seq(
1080      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
1081      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
1082      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
1083    )))
1084    loadMissTable.log(
1085      data = loadMissEntry,
1086      en = isWriteLoadMissTable.orR && loadMissWriteEn,
1087      site = siteName,
1088      clock = clock,
1089      reset = reset
1090    )
1091  }
1092
1093  val isWriteLoadAccessTable = WireInit(Constantin.createRecord("isWriteLoadAccessTable" + p(XSCoreParamsKey).HartId.toString))
1094  val loadAccessTable = ChiselDB.createTable("LoadAccessDB" + p(XSCoreParamsKey).HartId.toString, new LoadAccessEntry)
1095  for (i <- 0 until LoadPipelineWidth) {
1096    val loadAccessEntry = Wire(new LoadAccessEntry)
1097    loadAccessEntry.timeCnt := GTimer()
1098    loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
1099    loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr
1100    loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
1101    loadAccessEntry.missState := OHToUInt(Cat(Seq(
1102      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
1103      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
1104      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
1105    )))
1106    loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num
1107    loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num
1108    loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num
1109    loadAccessTable.log(
1110      data = loadAccessEntry,
1111      en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid,
1112      site = siteName + "_loadpipe" + i.toString,
1113      clock = clock,
1114      reset = reset
1115    )
1116  }
1117
1118  //----------------------------------------
1119  // Sta pipe
1120  for (w <- 0 until StorePipelineWidth) {
1121    stu(w).io.lsu <> io.lsu.sta(w)
1122  }
1123
1124  //----------------------------------------
1125  // atomics
1126  // atomics not finished yet
1127  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
1128  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
1129  io.lsu.atomics.block_lr := mainPipe.io.block_lr
1130  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
1131  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
1132
1133  //----------------------------------------
1134  // miss queue
1135  // missReqArb port:
1136  // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 2; disable: main pipe * 1 + load pipe * 2
1137  // higher priority is given to lower indices
1138  val MissReqPortCount = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1
1139  val MainPipeMissReqPort = 0
1140
1141  // Request
1142  val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits))
1143
1144  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
1145  for (w <- 0 until LoadPipelineWidth)  { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
1146
1147  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp }
1148  mainPipe.io.miss_resp := missQueue.io.resp
1149
1150  if(StorePrefetchL1Enabled) {
1151    for (w <- 0 until StorePipelineWidth) { missReqArb.io.in(w + 1 + LoadPipelineWidth) <> stu(w).io.miss_req }
1152  }else {
1153    for (w <- 0 until StorePipelineWidth) { stu(w).io.miss_req.ready := false.B }
1154  }
1155
1156  wb.io.miss_req.valid := missReqArb.io.out.valid
1157  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
1158
1159  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
1160  missReqArb.io.out <> missQueue.io.req
1161  when(wb.io.block_miss_req) {
1162    missQueue.io.req.bits.cancel := true.B
1163    missReqArb.io.out.ready := false.B
1164  }
1165
1166  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel }
1167
1168  XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U)
1169  XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U)
1170
1171  XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U)
1172  XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U)
1173  XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U)
1174
1175  // forward missqueue
1176  (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i)))
1177
1178  // refill to load queue
1179  io.lsu.lsq <> missQueue.io.refill_to_ldq
1180
1181  // tilelink stuff
1182  bus.a <> missQueue.io.mem_acquire
1183  bus.e <> missQueue.io.mem_finish
1184  missQueue.io.probe_addr := bus.b.bits.address
1185
1186  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
1187
1188  //----------------------------------------
1189  // probe
1190  // probeQueue.io.mem_probe <> bus.b
1191  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
1192  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
1193  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
1194
1195  //----------------------------------------
1196  // mainPipe
1197  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
1198  // block the req in main pipe
1199  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
1200  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
1201
1202  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
1203  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
1204
1205  arbiter_with_pipereg(
1206    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
1207    out = mainPipe.io.atomic_req,
1208    name = Some("main_pipe_atomic_req")
1209  )
1210
1211  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
1212
1213  //----------------------------------------
1214  // replace (main pipe)
1215  val mpStatus = mainPipe.io.status
1216  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
1217  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
1218
1219  //----------------------------------------
1220  // refill pipe
1221  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
1222    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
1223      s.valid &&
1224        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
1225        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
1226    )).orR
1227  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
1228
1229  val mpStatus_dup = mainPipe.io.status_dup
1230  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
1231  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
1232    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
1233    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
1234      s.valid &&
1235        s.bits.set === mq_refill_dup(i).bits.idx &&
1236        s.bits.way_en === mq_refill_dup(i).bits.way_en
1237    )).orR
1238  })
1239  dontTouch(refillShouldBeBlocked_dup)
1240
1241  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
1242    r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits
1243  }
1244  refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits
1245  refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits
1246  refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits
1247  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
1248    r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid &&
1249      !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i)
1250  }
1251  refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort)
1252  refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort)
1253  refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort)
1254
1255  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
1256    x => x._1.valid && !x._2
1257  ))
1258  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
1259  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus))
1260  dontTouch(refillPipe_io_req_valid_dup)
1261  dontTouch(refillPipe_io_data_write_valid_dup)
1262  dontTouch(refillPipe_io_tag_write_valid_dup)
1263  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
1264  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
1265  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
1266
1267  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
1268    r.ready := refillPipe.io.req.ready && !block
1269  }
1270
1271  missQueue.io.refill_pipe_resp := refillPipe.io.resp
1272  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
1273
1274  //----------------------------------------
1275  // wb
1276  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
1277
1278  wb.io.req <> mainPipe.io.wb
1279  bus.c     <> wb.io.mem_release
1280  wb.io.release_wakeup := refillPipe.io.release_wakeup
1281  wb.io.release_update := mainPipe.io.release_update
1282  wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req
1283  wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp
1284
1285  io.lsu.release.valid := RegNext(wb.io.req.fire())
1286  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
1287  // Note: RegNext() is required by:
1288  // * load queue released flag update logic
1289  // * load / load violation check logic
1290  // * and timing requirements
1291  // CHANGE IT WITH CARE
1292
1293  // connect bus d
1294  missQueue.io.mem_grant.valid := false.B
1295  missQueue.io.mem_grant.bits  := DontCare
1296
1297  wb.io.mem_grant.valid := false.B
1298  wb.io.mem_grant.bits  := DontCare
1299
1300  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
1301  bus.d.ready := false.B
1302  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
1303    missQueue.io.mem_grant <> bus.d
1304  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
1305    wb.io.mem_grant <> bus.d
1306  } .otherwise {
1307    assert (!bus.d.fire())
1308  }
1309
1310  //----------------------------------------
1311  // Feedback Direct Prefetch Monitor
1312  fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt
1313  fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch
1314  fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch
1315  for (w <- 0 until LoadPipelineWidth)  {
1316    if(w == 0) {
1317      fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch
1318    }else {
1319      fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch)
1320    }
1321  }
1322  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.cache_pollution(w) :=  ldu(w).io.prefetch_info.fdp.pollution }
1323  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.demand_miss(w) :=  ldu(w).io.prefetch_info.fdp.demand_miss }
1324
1325  //----------------------------------------
1326  // Bloom Filter
1327  bloomFilter.io.set <> missQueue.io.bloom_filter_query.set
1328  bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr
1329
1330  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query }
1331  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp }
1332
1333  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq }
1334  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query }
1335
1336  //----------------------------------------
1337  // replacement algorithm
1338  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
1339  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way)
1340
1341  val victimList = VictimList(nSets)
1342  if (dwpuParam.enCfPred) {
1343    when(missQueue.io.replace_pipe_req.valid) {
1344      victimList.replace(get_idx(missQueue.io.replace_pipe_req.bits.vaddr))
1345    }
1346    replWayReqs.foreach {
1347      case req =>
1348        req.way := DontCare
1349        when(req.set.valid) {
1350          when(victimList.whether_sa(req.set.bits)) {
1351            req.way := replacer.way(req.set.bits)
1352          }.otherwise {
1353            req.way := req.dmWay
1354          }
1355        }
1356    }
1357  } else {
1358    replWayReqs.foreach {
1359      case req =>
1360        req.way := DontCare
1361        when(req.set.valid) {
1362          req.way := replacer.way(req.set.bits)
1363        }
1364    }
1365  }
1366
1367  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
1368    mainPipe.io.replace_access
1369  ) ++ stu.map(_.io.replace_access)
1370  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
1371  touchWays.zip(replAccessReqs).foreach {
1372    case (w, req) =>
1373      w.valid := req.valid
1374      w.bits := req.bits.way
1375  }
1376  val touchSets = replAccessReqs.map(_.bits.set)
1377  replacer.access(touchSets, touchWays)
1378
1379  //----------------------------------------
1380  // assertions
1381  // dcache should only deal with DRAM addresses
1382  when (bus.a.fire()) {
1383    assert(bus.a.bits.address >= 0x80000000L.U)
1384  }
1385  when (bus.b.fire()) {
1386    assert(bus.b.bits.address >= 0x80000000L.U)
1387  }
1388  when (bus.c.fire()) {
1389    assert(bus.c.bits.address >= 0x80000000L.U)
1390  }
1391
1392  //----------------------------------------
1393  // utility functions
1394  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
1395    sink.valid   := source.valid && !block_signal
1396    source.ready := sink.ready   && !block_signal
1397    sink.bits    := source.bits
1398  }
1399
1400  //----------------------------------------
1401  // Customized csr cache op support
1402  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
1403  cacheOpDecoder.io.csr <> io.csr
1404  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1405  // dup cacheOp_req_valid
1406  bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1407  // dup cacheOp_req_bits_opCode
1408  bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1409
1410  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1411  // dup cacheOp_req_valid
1412  tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1413  // dup cacheOp_req_bits_opCode
1414  tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1415
1416  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
1417    tagArray.io.cacheOp.resp.valid
1418  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
1419    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
1420    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
1421  ))
1422  cacheOpDecoder.io.error := io.error
1423  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
1424
1425  //----------------------------------------
1426  // performance counters
1427  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
1428  XSPerfAccumulate("num_loads", num_loads)
1429
1430  io.mshrFull := missQueue.io.full
1431
1432  // performance counter
1433  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
1434  val st_access = Wire(ld_access.last.cloneType)
1435  ld_access.zip(ldu).foreach {
1436    case (a, u) =>
1437      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
1438      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr))
1439      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
1440  }
1441  st_access.valid := RegNext(mainPipe.io.store_req.fire())
1442  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
1443  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
1444  val access_info = ld_access.toSeq ++ Seq(st_access)
1445  val early_replace = RegNext(missQueue.io.debug_early_replace)
1446  val access_early_replace = access_info.map {
1447    case acc =>
1448      Cat(early_replace.map {
1449        case r =>
1450          acc.valid && r.valid &&
1451            acc.bits.tag === r.bits.tag &&
1452            acc.bits.idx === r.bits.idx
1453      })
1454  }
1455  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
1456
1457  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
1458  generatePerfEvent()
1459}
1460
1461class AMOHelper() extends ExtModule {
1462  val clock  = IO(Input(Clock()))
1463  val enable = IO(Input(Bool()))
1464  val cmd    = IO(Input(UInt(5.W)))
1465  val addr   = IO(Input(UInt(64.W)))
1466  val wdata  = IO(Input(UInt(64.W)))
1467  val mask   = IO(Input(UInt(8.W)))
1468  val rdata  = IO(Output(UInt(64.W)))
1469}
1470
1471class DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
1472
1473  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
1474  val clientNode = if (useDcache) TLIdentityNode() else null
1475  val dcache = if (useDcache) LazyModule(new DCache()) else null
1476  if (useDcache) {
1477    clientNode := dcache.clientNode
1478  }
1479
1480  lazy val module = new LazyModuleImp(this) with HasPerfEvents {
1481    val io = IO(new DCacheIO)
1482    val perfEvents = if (!useDcache) {
1483      // a fake dcache which uses dpi-c to access memory, only for debug usage!
1484      val fake_dcache = Module(new FakeDCache())
1485      io <> fake_dcache.io
1486      Seq()
1487    }
1488    else {
1489      io <> dcache.module.io
1490      dcache.module.getPerfEvents
1491    }
1492    generatePerfEvent()
1493  }
1494}
1495