xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision c08f49a0dbf6e9ef292ad0b90193d3946d11b1b6)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.rob
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import chisel3.experimental.BundleLiterals._
23import difftest._
24import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
25import utility._
26import utils._
27import xiangshan._
28import xiangshan.backend.GPAMemEntry
29import xiangshan.backend.{BackendParams, RatToVecExcpMod, RegWriteFromRab, VecExcpInfo}
30import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
31import xiangshan.backend.fu.{FuConfig, FuType}
32import xiangshan.frontend.FtqPtr
33import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
34import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
35import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
36import xiangshan.backend.fu.vector.Bundles.VType
37import xiangshan.backend.rename.SnapshotGenerator
38import yunsuan.VfaluType
39import xiangshan.backend.rob.RobBundles._
40import xiangshan.backend.trace._
41import chisel3.experimental.BundleLiterals._
42
43class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
44  override def shouldBeInlined: Boolean = false
45
46  lazy val module = new RobImp(this)(p, params)
47}
48
49class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
50  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
51
52  private val LduCnt = params.LduCnt
53  private val StaCnt = params.StaCnt
54  private val HyuCnt = params.HyuCnt
55
56  val io = IO(new Bundle() {
57    val hartId = Input(UInt(hartIdLen.W))
58    val redirect = Input(Valid(new Redirect))
59    val enq = new RobEnqIO
60    val flushOut = ValidIO(new Redirect)
61    val exception = ValidIO(new ExceptionInfo)
62    // exu + brq
63    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
64    val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
65    val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W))))
66    val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
67    val commits = Output(new RobCommitIO)
68    val rabCommits = Output(new RabCommitIO)
69    val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None
70    val isVsetFlushPipe = Output(Bool())
71    val lsq = new RobLsqIO
72    val robDeqPtr = Output(new RobPtr)
73    val csr = new RobCSRIO
74    val snpt = Input(new SnapshotPort)
75    val robFull = Output(Bool())
76    val headNotReady = Output(Bool())
77    val cpu_halt = Output(Bool())
78    val wfi_enable = Input(Bool())
79    val toDecode = new Bundle {
80      val isResumeVType = Output(Bool())
81      val walkToArchVType = Output(Bool())
82      val walkVType = ValidIO(VType())
83      val commitVType = new Bundle {
84        val vtype = ValidIO(VType())
85        val hasVsetvl = Output(Bool())
86      }
87    }
88    val fromVecExcpMod = Input(new Bundle {
89      val busy = Bool()
90    })
91    val readGPAMemAddr = ValidIO(new Bundle {
92      val ftqPtr = new FtqPtr()
93      val ftqOffset = UInt(log2Up(PredictWidth).W)
94    })
95    val readGPAMemData = Input(new GPAMemEntry)
96    val vstartIsZero = Input(Bool())
97
98    val toVecExcpMod = Output(new Bundle {
99      val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab))
100      val excpInfo = ValidIO(new VecExcpInfo)
101    })
102    val debug_ls = Flipped(new DebugLSIO)
103    val debugRobHead = Output(new DynInst)
104    val debugEnqLsq = Input(new LsqEnqIO)
105    val debugHeadLsIssue = Input(Bool())
106    val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo))
107    val debugTopDown = new Bundle {
108      val toCore = new RobCoreTopDownIO
109      val toDispatch = new RobDispatchTopDownIO
110      val robHeadLqIdx = Valid(new LqPtr)
111    }
112    val debugRolling = new RobDebugRollingIO
113  })
114
115  val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq
116  val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq
117  val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq
118  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq
119  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq
120  val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq
121  val branchWBs = io.exuWriteback.filter(_.bits.params.hasBrhFu).toSeq
122  val csrWBs = io.exuWriteback.filter(x => x.bits.params.hasCSR).toSeq
123
124  val numExuWbPorts = exuWBs.length
125  val numStdWbPorts = stdWBs.length
126  val bankAddrWidth = log2Up(CommitWidth)
127
128  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
129
130  val rab = Module(new RenameBuffer(RabSize))
131  val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize))
132  val bankNum = 8
133  assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0")
134  val robEntries = RegInit(VecInit.fill(RobSize)((new RobEntryBundle).Lit(_.valid -> false.B)))
135  // pointers
136  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
137  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
138  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
139  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
140  val walkPtrTrue = Reg(new RobPtr)
141  val lastWalkPtr = Reg(new RobPtr)
142  val allowEnqueue = RegInit(true.B)
143  val vecExcpInfo = RegInit(ValidIO(new VecExcpInfo).Lit(
144    _.valid -> false.B,
145  ))
146
147  /**
148   * Enqueue (from dispatch)
149   */
150  // special cases
151  val hasBlockBackward = RegInit(false.B)
152  val hasWaitForward = RegInit(false.B)
153  val doingSvinval = RegInit(false.B)
154  val enqPtr = enqPtrVec(0)
155  val deqPtr = deqPtrVec(0)
156  val walkPtr = walkPtrVec(0)
157  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
158  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq && !io.fromVecExcpMod.busy
159  io.enq.resp := allocatePtrVec
160  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
161  val timer = GTimer()
162  // robEntries enqueue
163  for (i <- 0 until RobSize) {
164    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
165    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
166    when(enqOH.asUInt.orR && !io.redirect.valid){
167      connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits)))
168    }
169  }
170  // robBanks0 include robidx : 0 8 16 24 32 ...
171  val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1))))
172  // each Bank has 20 Entries, read addr is one hot
173  // all banks use same raddr
174  val eachBankEntrieNum = robBanks(0).length
175  val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W))
176  val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W))
177  robBanksRaddrThisLine := robBanksRaddrNextLine
178  val bankNumWidth = log2Up(bankNum)
179  val deqPtrWidth = deqPtr.value.getWidth
180  val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W))))
181  val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W))))
182  // robBanks read
183  val robBanksRdataThisLine = VecInit(robBanks.map{ case bank =>
184    Mux1H(robBanksRaddrThisLine, bank)
185  })
186  val robBanksRdataNextLine = VecInit(robBanks.map{ case bank =>
187    val shiftBank = bank.drop(1) :+ bank(0)
188    Mux1H(robBanksRaddrThisLine, shiftBank)
189  })
190  val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
191  val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
192  val commitValidThisLine = Wire(Vec(CommitWidth, Bool()))
193  val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
194  val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
195  val allCommitted = Wire(Bool())
196
197  when(allCommitted) {
198    hasCommitted := 0.U.asTypeOf(hasCommitted)
199  }.elsewhen(io.commits.isCommit){
200    for (i <- 0 until CommitWidth){
201      hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i)
202    }
203  }
204  allCommitted := io.commits.isCommit && commitValidThisLine.last
205  val walkPtrHead = Wire(new RobPtr)
206  val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr
207  when(io.redirect.valid){
208    robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth))
209  }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){
210    robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1)
211  }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){
212    robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth))
213  }.otherwise(
214    robBanksRaddrNextLine := robBanksRaddrThisLine
215  )
216  val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle))
217  val rawInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
218  val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq
219  val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
220  for (i <- 0 until CommitWidth) {
221    connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i))
222    when(allCommitted){
223      connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i))
224    }
225  }
226
227  // In each robentry, the ftqIdx and ftqOffset belong to the first instruction that was compressed,
228  // that is Necessary when exceptions happen.
229  // Update the ftqIdx and ftqOffset to correctly notify the frontend which instructions have been committed.
230  for (i <- 0 until CommitWidth) {
231    val lastOffset = (rawInfo(i).traceBlockInPipe.iretire - (1.U << rawInfo(i).traceBlockInPipe.ilastsize.asUInt)) +& rawInfo(i).ftqOffset
232    commitInfo(i).ftqIdx := rawInfo(i).ftqIdx + lastOffset.head(1)
233    commitInfo(i).ftqOffset := lastOffset.tail(1)
234  }
235
236  // data for debug
237  // Warn: debug_* prefix should not exist in generated verilog.
238  val debug_microOp = DebugMem(RobSize, new DynInst)
239  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug
240  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug
241  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
242  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
243  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
244  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
245
246  val isEmpty = enqPtr === deqPtr
247  val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _)
248  val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr))
249  snapshotPtrVec(0) := io.enq.req(0).bits.robIdx
250  for (i <- 1 until CommitWidth) {
251    snapshotPtrVec(i) := snapshotPtrVec(0) + i.U
252  }
253  val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
254  val debug_lsIssue = WireDefault(debug_lsIssued)
255  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
256
257  /**
258   * states of Rob
259   */
260  val s_idle :: s_walk :: Nil = Enum(2)
261  val state = RegInit(s_idle)
262
263  val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4)
264  val tip_state = WireInit(0.U(4.W))
265  when(!isEmpty) {  // One or more inst in ROB
266    when(state === s_walk || io.redirect.valid) {
267      tip_state := tip_walk
268    }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) {
269      tip_state := tip_computing
270    }.otherwise {
271      tip_state := tip_stalled
272    }
273  }.otherwise {
274    tip_state := tip_drained
275  }
276  class TipEntry()(implicit p: Parameters) extends XSBundle {
277    val state = UInt(4.W)
278    val commits = new RobCommitIO()      // info of commit
279    val redirect = Valid(new Redirect)   // info of redirect
280    val redirect_pc = UInt(VAddrBits.W)  // PC of the redirect uop
281    val debugLsInfo = new DebugLsInfo()
282  }
283  val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry)
284  val tip_data = Wire(new TipEntry())
285  tip_data.state := tip_state
286  tip_data.commits := io.commits
287  tip_data.redirect := io.redirect
288  tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc
289  tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value)
290  tip_table.log(tip_data, true.B, "", clock, reset)
291
292  val exceptionGen = Module(new ExceptionGen(params))
293  val exceptionDataRead = exceptionGen.io.state
294  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
295  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
296  io.robDeqPtr := deqPtr
297  io.debugRobHead := debug_microOp(deqPtr.value)
298
299  /**
300   * connection of [[rab]]
301   */
302  rab.io.redirect.valid := io.redirect.valid
303
304  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
305    dest.bits := src.bits
306    dest.valid := src.valid && io.enq.canAccept
307  }
308
309  val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W))))
310  val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)})
311  val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)})
312  val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _)))
313  val walkSizeSumSeq   = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _)))
314  val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit})
315  val walkSizeSumCond   = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk})
316  val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U)
317  val walkSizeSum   = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U)
318
319  val deqVlsExceptionNeedCommit = RegInit(false.B)
320  val deqVlsExceptionCommitSize = RegInit(0.U(log2Up(MaxUopSize + 1).W))
321  val deqVlsCanCommit= RegInit(false.B)
322  rab.io.fromRob.commitSize := Mux(deqVlsExceptionNeedCommit, deqVlsExceptionCommitSize, commitSizeSum)
323  rab.io.fromRob.walkSize := walkSizeSum
324  rab.io.fromRob.vecLoadExcp.valid := RegNext(exceptionDataRead.valid && exceptionDataRead.bits.isVecLoad)
325  rab.io.fromRob.vecLoadExcp.bits.isStrided := RegEnable(exceptionDataRead.bits.isStrided, exceptionDataRead.valid)
326  rab.io.fromRob.vecLoadExcp.bits.isVlm := RegEnable(exceptionDataRead.bits.isVlm, exceptionDataRead.valid)
327  rab.io.snpt := io.snpt
328  rab.io.snpt.snptEnq := snptEnq
329
330  io.rabCommits := rab.io.commits
331  io.diffCommits.foreach(_ := rab.io.diffCommits.get)
332
333  /**
334   * connection of [[vtypeBuffer]]
335   */
336
337  vtypeBuffer.io.redirect.valid := io.redirect.valid
338
339  vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) =>
340    sink.valid := source.valid && io.enq.canAccept
341    sink.bits := source.bits
342  }
343
344  private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset })
345  private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset })
346  vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec)
347  vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec)
348  vtypeBuffer.io.snpt := io.snpt
349  vtypeBuffer.io.snpt.snptEnq := snptEnq
350  io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType
351  io.toDecode.walkToArchVType := vtypeBuffer.io.toDecode.walkToArchVType
352  io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType
353  io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType
354
355  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
356  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
357  when(isEmpty) {
358    hasBlockBackward := false.B
359  }
360  // When any instruction commits, hasNoSpecExec should be set to false.B
361  when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) {
362    hasWaitForward := false.B
363  }
364
365  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
366  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
367  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
368  val hasWFI = RegInit(false.B)
369  io.cpu_halt := hasWFI
370  // WFI Timeout: 2^20 = 1M cycles
371  val wfi_cycles = RegInit(0.U(20.W))
372  when(hasWFI) {
373    wfi_cycles := wfi_cycles + 1.U
374  }.elsewhen(!hasWFI && RegNext(hasWFI)) {
375    wfi_cycles := 0.U
376  }
377  val wfi_timeout = wfi_cycles.andR
378  when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
379    hasWFI := false.B
380  }
381
382  for (i <- 0 until RenameWidth) {
383    // we don't check whether io.redirect is valid here since redirect has higher priority
384    when(canEnqueue(i)) {
385      val enqUop = io.enq.req(i).bits
386      val enqIndex = allocatePtrVec(i).value
387      // store uop in data module and debug_microOp Vec
388      debug_microOp(enqIndex) := enqUop
389      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
390      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
391      debug_microOp(enqIndex).debugInfo.selectTime := timer
392      debug_microOp(enqIndex).debugInfo.issueTime := timer
393      debug_microOp(enqIndex).debugInfo.writebackTime := timer
394      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
395      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
396      debug_lsInfo(enqIndex) := DebugLsInfo.init
397      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
398      debug_lqIdxValid(enqIndex) := false.B
399      debug_lsIssued(enqIndex) := false.B
400      when (enqUop.waitForward) {
401        hasWaitForward := true.B
402      }
403      val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger)
404      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
405      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
406      when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) {
407        doingSvinval := true.B
408      }
409      // the end instruction of Svinval enqs so clear doingSvinval
410      when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) {
411        doingSvinval := false.B
412      }
413      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
414      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval))
415      when(enqUop.isWFI && !enqHasException && !enqTriggerActionIsDebugMode) {
416        hasWFI := true.B
417      }
418
419      robEntries(enqIndex).mmio := false.B
420      robEntries(enqIndex).vls := enqUop.vlsInstr
421    }
422  }
423
424  for (i <- 0 until RenameWidth) {
425    val enqUop = io.enq.req(i)
426    when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) {
427      hasBlockBackward := true.B
428    }
429  }
430
431  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
432  io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
433
434  when(!io.wfi_enable) {
435    hasWFI := false.B
436  }
437  // sel vsetvl's flush position
438  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
439  val vsetvlState = RegInit(vs_idle)
440
441  val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr))
442  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
443  val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr))
444
445  val enq0 = io.enq.req(0)
446  val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
447  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
448  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire }
449  // for vs_idle
450  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
451  // for vs_waitVinstr
452  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
453  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
454  when(vsetvlState === vs_idle) {
455    firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr
456    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
457    firstVInstrRobIdx := firstVInstrIdle.bits.robIdx
458  }.elsewhen(vsetvlState === vs_waitVinstr) {
459    when(Cat(enqIsVInstrOrVset).orR) {
460      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
461      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
462      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
463    }
464  }
465
466  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
467  when(vsetvlState === vs_idle && !io.redirect.valid) {
468    when(enq0IsVsetFlush) {
469      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
470    }
471  }.elsewhen(vsetvlState === vs_waitVinstr) {
472    when(io.redirect.valid) {
473      vsetvlState := vs_idle
474    }.elsewhen(Cat(enqIsVInstrOrVset).orR) {
475      vsetvlState := vs_waitFlush
476    }
477  }.elsewhen(vsetvlState === vs_waitFlush) {
478    when(io.redirect.valid) {
479      vsetvlState := vs_idle
480    }
481  }
482
483  // lqEnq
484  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
485    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
486      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
487      debug_lqIdxValid(req.bits.robIdx.value) := true.B
488    }
489  }
490
491  // lsIssue
492  when(io.debugHeadLsIssue) {
493    debug_lsIssued(deqPtr.value) := true.B
494  }
495
496  /**
497   * Writeback (from execution units)
498   */
499  for (wb <- exuWBs) {
500    when(wb.valid) {
501      val wbIdx = wb.bits.robIdx.value
502      debug_exuData(wbIdx) := wb.bits.data(0)
503      debug_exuDebug(wbIdx) := wb.bits.debug
504      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
505      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
506      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
507      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
508
509      // debug for lqidx and sqidx
510      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
511      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
512
513      val debug_Uop = debug_microOp(wbIdx)
514      XSInfo(true.B,
515        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
516          p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
517          p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
518      )
519    }
520  }
521
522  val writebackNum = PopCount(exuWBs.map(_.valid))
523  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
524
525  for (i <- 0 until LoadPipelineWidth) {
526    when(RegNext(io.lsq.mmio(i))) {
527      robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B
528    }
529  }
530
531
532  /**
533   * RedirectOut: Interrupt and Exceptions
534   */
535  val deqDispatchData = robEntries(deqPtr.value)
536  val debug_deqUop = debug_microOp(deqPtr.value)
537
538  val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0))
539  val deqPtrEntryValid = deqPtrEntry.commit_v
540  val deqHasFlushed = RegInit(false.B)
541  val intrBitSetReg = RegNext(io.csr.intrBitSet)
542  val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe && !deqHasFlushed
543  val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w
544  val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
545  val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState
546  val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || TriggerAction.isDmode(exceptionDataRead.bits.trigger)
547  val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException
548  val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe && !deqHasException && (!deqPtrEntry.isVls || RegNext(RegNext(deqPtrEntry.commit_w)))
549  val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst
550  val deqIsVlsException = deqHasException && deqPtrEntry.isVls
551  // delay 2 cycle wait exceptionGen out
552  deqVlsCanCommit := RegNext(RegNext(deqIsVlsException && deqPtrEntry.commit_w))
553  when(deqIsVlsException && deqVlsCanCommit){
554    deqVlsExceptionCommitSize := deqPtrEntry.realDestSize
555    deqVlsExceptionNeedCommit := true.B
556  }.elsewhen(state === s_idle) {
557    deqVlsExceptionNeedCommit := false.B
558  }
559
560  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
561  XSDebug(deqHasException && TriggerAction.isDmode(exceptionDataRead.bits.trigger), "Debug Mode: Deq has trigger entry debug Mode\n")
562
563  val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst)
564
565  val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset
566  //  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
567  val needModifyFtqIdxOffset = false.B
568  io.isVsetFlushPipe := isVsetFlushPipe
569  // io.flushOut will trigger redirect at the next cycle.
570  // Block any redirect or commit at the next cycle.
571  val lastCycleFlush = RegNext(io.flushOut.valid)
572
573  io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException && (!deqIsVlsException || deqVlsCanCommit) || isFlushPipe) && !lastCycleFlush
574  io.flushOut.bits := DontCare
575  io.flushOut.bits.isRVC := deqDispatchData.isRVC
576  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
577  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
578  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
579  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
580  io.flushOut.bits.interrupt := true.B
581  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
582  XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException)
583  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
584  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
585
586  val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException && (!deqIsVlsException || deqVlsCanCommit)) && !lastCycleFlush
587  io.exception.valid := RegNext(exceptionHappen)
588  io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen)
589  io.exception.bits.gpaddr := io.readGPAMemData.gpaddr
590  io.exception.bits.isForVSnonLeafPTE := io.readGPAMemData.isForVSnonLeafPTE
591  io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen)
592  io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
593  io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
594  io.exception.bits.isFetchMalAddr := RegEnable(exceptionDataRead.bits.isFetchMalAddr && deqHasException, exceptionHappen)
595  io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
596  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
597  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
598  io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen)
599  io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen)
600  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
601
602  // data will be one cycle after valid
603  io.readGPAMemAddr.valid := exceptionHappen
604  io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr
605  io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset
606
607  XSDebug(io.flushOut.valid,
608    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
609      p"excp $deqHasException flushPipe $isFlushPipe " +
610      p"Trap_target 0x${Hexadecimal(io.csr.trapTarget.pc)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
611
612
613  /**
614   * Commits (and walk)
615   * They share the same width.
616   */
617  // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2
618  val shouldWalkVec = Wire(Vec(CommitWidth,Bool()))
619  val walkingPtrVec = RegNext(walkPtrVec)
620  when(io.redirect.valid){
621    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
622  }.elsewhen(RegNext(io.redirect.valid)){
623    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
624  }.elsewhen(state === s_walk){
625    shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2))
626  }.otherwise(
627    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
628  )
629  val walkFinished = walkPtrTrue > lastWalkPtr
630  rab.io.fromRob.walkEnd := state === s_walk && walkFinished
631  vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished
632
633  require(RenameWidth <= CommitWidth)
634
635  // wiring to csr
636  val (wflags, dirtyFs) = (0 until CommitWidth).map(i => {
637    val v = io.commits.commitValid(i)
638    val info = io.commits.info(i)
639    (v & info.wflags, v & info.dirtyFs)
640  }).unzip
641  val fflags = Wire(Valid(UInt(5.W)))
642  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
643  fflags.bits := wflags.zip(fflagsDataRead).map({
644    case (w, f) => Mux(w, f, 0.U)
645  }).reduce(_ | _)
646  val dirtyVs = (0 until CommitWidth).map(i => {
647    val v = io.commits.commitValid(i)
648    val info = io.commits.info(i)
649    v & info.dirtyVs
650  })
651  val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR
652  val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR
653
654  val resetVstart = dirty_vs && !io.vstartIsZero
655
656  vecExcpInfo.valid := exceptionHappen && exceptionDataRead.bits.vstartEn && exceptionDataRead.bits.isVecLoad
657  when (exceptionHappen) {
658    vecExcpInfo.bits.nf := exceptionDataRead.bits.nf
659    vecExcpInfo.bits.vsew := exceptionDataRead.bits.vsew
660    vecExcpInfo.bits.veew := exceptionDataRead.bits.veew
661    vecExcpInfo.bits.vlmul := exceptionDataRead.bits.vlmul
662    vecExcpInfo.bits.isStride := exceptionDataRead.bits.isStrided
663    vecExcpInfo.bits.isIndexed := exceptionDataRead.bits.isIndexed
664    vecExcpInfo.bits.isWhole := exceptionDataRead.bits.isWhole
665    vecExcpInfo.bits.isVlm := exceptionDataRead.bits.isVlm
666    vecExcpInfo.bits.vstart := exceptionDataRead.bits.vstart
667  }
668
669  io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart))
670  io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U))
671
672  val vxsat = Wire(Valid(Bool()))
673  vxsat.valid := io.commits.isCommit && vxsat.bits
674  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
675    case (valid, vxsat) => valid & vxsat
676  }.reduce(_ | _)
677
678  // when mispredict branches writeback, stop commit in the next 2 cycles
679  // TODO: don't check all exu write back
680  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
681    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
682  ).toSeq)).orR
683  val misPredBlockCounter = Reg(UInt(3.W))
684  misPredBlockCounter := Mux(misPredWb,
685    "b111".U,
686    misPredBlockCounter >> 1.U
687  )
688  val misPredBlock = misPredBlockCounter(0)
689  val deqFlushBlockCounter = Reg(UInt(3.W))
690  val deqFlushBlock = deqFlushBlockCounter(0)
691  val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0)
692  val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr)
693  when(deqNeedFlush && deqHitRedirectReg){
694    deqFlushBlockCounter := "b111".U
695  }.otherwise{
696    deqFlushBlockCounter := deqFlushBlockCounter >> 1.U
697  }
698  when(deqHasCommitted){
699    deqHasFlushed := false.B
700  }.elsewhen(deqNeedFlush && io.flushOut.valid && !io.flushOut.bits.flushItself()){
701    deqHasFlushed := true.B
702  }
703  val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock
704
705  io.commits.isWalk := state === s_walk
706  io.commits.isCommit := state === s_idle && !blockCommit
707
708  val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid))
709  val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v))
710  val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w))
711  val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U)
712  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i)))
713  val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg
714  // for instructions that may block others, we don't allow them to commit
715  io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid)))
716
717  for (i <- 0 until CommitWidth) {
718    // defaults: state === s_idle and instructions commit
719    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
720    val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe)
721    val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B
722    commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i)
723    io.commits.info(i) := commitInfo(i)
724    io.commits.robIdx(i) := deqPtrVec(i)
725
726    io.commits.walkValid(i) := shouldWalkVec(i)
727    when(state === s_walk) {
728      when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
729        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
730      }
731    }
732
733    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
734      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
735      debug_microOp(deqPtrVec(i).value).pc,
736      io.commits.info(i).rfWen,
737      io.commits.info(i).debug_ldest.getOrElse(0.U),
738      io.commits.info(i).debug_pdest.getOrElse(0.U),
739      debug_exuData(deqPtrVec(i).value),
740      fflagsDataRead(i),
741      vxsatDataRead(i)
742    )
743    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
744      debug_microOp(walkPtrVec(i).value).pc,
745      io.commits.info(i).rfWen,
746      io.commits.info(i).debug_ldest.getOrElse(0.U),
747      debug_exuData(walkPtrVec(i).value)
748    )
749  }
750
751  // sync fflags/dirty_fs/vxsat to csr
752  io.csr.fflags   := RegNextWithEnable(fflags)
753  io.csr.dirty_fs := GatedValidRegNext(dirty_fs)
754  io.csr.dirty_vs := GatedValidRegNext(dirty_vs)
755  io.csr.vxsat    := RegNextWithEnable(vxsat)
756
757  // commit load/store to lsq
758  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
759  // TODO: Check if meet the require that only set scommit when commit scala store uop
760  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls ))
761  val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr)))
762  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
763  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
764  // indicate a pending load or store
765  io.lsq.pendingUncacheld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio)
766  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid)
767  // TODO: Check if need deassert pendingst when it is vst
768  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid)
769  // TODO: Check if set correctly when vector store is at the head of ROB
770  io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls)
771  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
772  io.lsq.pendingPtr := RegNext(deqPtr)
773  io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head)
774
775  /**
776   * state changes
777   * (1) redirect: switch to s_walk
778   * (2) walk: when walking comes to the end, switch to s_idle
779   */
780  val state_next = Mux(
781    io.redirect.valid || RegNext(io.redirect.valid), s_walk,
782    Mux(
783      state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle,
784      state
785    )
786  )
787  XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle)
788  XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk)
789  XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle)
790  XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk)
791  state := state_next
792
793  /**
794   * pointers and counters
795   */
796  val deqPtrGenModule = Module(new NewRobDeqPtrWrapper)
797  deqPtrGenModule.io.state := state
798  deqPtrGenModule.io.deq_v := commit_vDeqGroup
799  deqPtrGenModule.io.deq_w := commit_wDeqGroup
800  deqPtrGenModule.io.exception_state := exceptionDataRead
801  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
802  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
803  deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit
804  deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
805  deqPtrGenModule.io.blockCommit := blockCommit
806  deqPtrGenModule.io.hasCommitted := hasCommitted
807  deqPtrGenModule.io.allCommitted := allCommitted
808  deqPtrVec := deqPtrGenModule.io.out
809  deqPtrVec_next := deqPtrGenModule.io.next_out
810
811  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
812  enqPtrGenModule.io.redirect := io.redirect
813  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq && !io.fromVecExcpMod.busy
814  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
815  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
816  enqPtrVec := enqPtrGenModule.io.out
817
818  // next walkPtrVec:
819  // (1) redirect occurs: update according to state
820  // (2) walk: move forwards
821  val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr
822  val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U))
823  val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr
824  val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U))
825  val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid,
826    Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk),
827    Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
828  )
829  val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid,
830    Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)),
831    Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue)
832  )
833  walkPtrHead := walkPtrVec_next.head
834  walkPtrVec := walkPtrVec_next
835  walkPtrTrue := walkPtrTrue_next
836  // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update
837  val walkPtrLowBits = Reg(UInt(bankAddrWidth.W))
838  when(io.redirect.valid){
839    walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0))
840  }
841  when(io.redirect.valid) {
842    donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk)
843  }.elsewhen(RegNext(io.redirect.valid)){
844    donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits))
845  }.otherwise{
846    donotNeedWalk := 0.U.asTypeOf(donotNeedWalk)
847  }
848  walkDestSizeDeqGroup.zip(walkPtrVec_next).map {
849    case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize
850  }
851  val numValidEntries = distanceBetween(enqPtr, deqPtr)
852  val commitCnt = PopCount(io.commits.commitValid)
853
854  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U
855
856  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
857  when(io.redirect.valid) {
858    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
859  }
860
861
862  /**
863   * States
864   * We put all the stage bits changes here.
865   *
866   * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
867   * All states: (1) valid; (2) writebacked; (3) flagBkup
868   */
869
870  val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr))
871  deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U }
872  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
873
874  val redirectValidReg = RegNext(io.redirect.valid)
875  val redirectBegin = Reg(UInt(log2Up(RobSize).W))
876  val redirectEnd = Reg(UInt(log2Up(RobSize).W))
877  when(io.redirect.valid){
878    redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value)
879    redirectEnd := enqPtr.value
880  }
881
882  // update robEntries valid
883  for (i <- 0 until RobSize) {
884    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
885    val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _)
886    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
887    val needFlush = redirectValidReg && Mux(
888      redirectEnd > redirectBegin,
889      (i.U > redirectBegin) && (i.U < redirectEnd),
890      (i.U > redirectBegin) || (i.U < redirectEnd)
891    )
892    when(commitCond) {
893      robEntries(i).valid := false.B
894    }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) {
895      robEntries(i).valid := true.B
896    }.elsewhen(needFlush){
897      robEntries(i).valid := false.B
898    }
899  }
900
901  // debug_inst update
902  for (i <- 0 until (LduCnt + StaCnt)) {
903    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
904    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
905    debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i))
906  }
907  for (i <- 0 until LduCnt) {
908    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
909    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
910  }
911
912  // status field: writebacked
913  // enqueue logic set 6 writebacked to false
914  for (i <- 0 until RenameWidth) {
915    when(canEnqueue(i)) {
916      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
917      val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger)
918      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
919      val isStu = FuType.isStore(io.enq.req(i).bits.fuType)
920      robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqTriggerActionIsDebugMode && !isStu
921    }
922  }
923  when(exceptionGen.io.out.valid) {
924    val wbIdx = exceptionGen.io.out.bits.robIdx.value
925    robEntries(wbIdx).commitTrigger := true.B
926  }
927
928  // writeback logic set numWbPorts writebacked to true
929  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
930  blockWbSeq.map(_ := false.B)
931  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
932    when(wb.valid) {
933      val wbIdx = wb.bits.robIdx.value
934      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
935      val wbTriggerActionIsDebugMode = TriggerAction.isDmode(wb.bits.trigger.getOrElse(TriggerAction.None))
936      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
937      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
938      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbTriggerActionIsDebugMode
939      robEntries(wbIdx).commitTrigger := !blockWb
940    }
941  }
942
943  // if the first uop of an instruction is valid , write writebackedCounter
944  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
945  val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop)
946  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
947  val enqHasExcpSeq = io.enq.req.map(_.bits.hasException)
948  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
949  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
950  val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB))
951  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
952
953  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
954    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
955  })
956  val fflags_wb = fflagsWBs
957  val vxsat_wb = vxsatWBs
958  for (i <- 0 until RobSize) {
959
960    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
961    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
962    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
963    val instCanEnqFlag = Cat(instCanEnqSeq).orR
964    val hasExcpSeq = enqHasExcpSeq.lazyZip(robIdxMatchSeq).lazyZip(uopEnqValidSeq).map { case (excp, isMatch, valid) => excp && isMatch && valid }
965    val hasExcpFlag = Cat(hasExcpSeq).orR
966    val isFirstEnq = !robEntries(i).valid && instCanEnqFlag
967    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
968    when(isFirstEnq){
969      robEntries(i).realDestSize := Mux(hasExcpFlag, 0.U, realDestEnqNum)
970    }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){
971      robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum
972    }
973    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
974    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
975    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
976    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
977
978    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
979    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
980    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
981    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
982
983    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
984    val needFlush = robEntries(i).needFlush
985    val needFlushWriteBack = Wire(Bool())
986    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
987    when(robEntries(i).valid){
988      needFlush := needFlush || needFlushWriteBack
989    }
990
991    when(robEntries(i).valid && (needFlush || needFlushWriteBack)) {
992      // exception flush
993      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
994      robEntries(i).stdWritebacked := true.B
995    }.elsewhen(!robEntries(i).valid && instCanEnqFlag) {
996      // enq set num of uops
997      robEntries(i).uopNum := enqWBNum
998      robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
999    }.elsewhen(robEntries(i).valid) {
1000      // update by writing back
1001      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
1002      assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!")
1003      when(canStdWbSeq.asUInt.orR) {
1004        robEntries(i).stdWritebacked := true.B
1005      }
1006    }
1007
1008    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B))
1009    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
1010    when(isFirstEnq) {
1011      robEntries(i).fflags := 0.U
1012    }.elsewhen(fflagsRes.orR) {
1013      robEntries(i).fflags := robEntries(i).fflags | fflagsRes
1014    }
1015
1016    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
1017    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
1018    when(isFirstEnq) {
1019      robEntries(i).vxsat := 0.U
1020    }.elsewhen(vxsatRes.orR) {
1021      robEntries(i).vxsat := robEntries(i).vxsat | vxsatRes
1022    }
1023
1024    // trace
1025    val taken = branchWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.redirect.get.bits.cfiUpdate.taken).reduce(_ || _)
1026    val xret = csrWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && io.csr.isXRet).reduce(_ || _)
1027
1028    when(xret){
1029      robEntries(i).traceBlockInPipe.itype := Itype.ExpIntReturn
1030    }.elsewhen(Itype.isBranchType(robEntries(i).traceBlockInPipe.itype)){
1031      // BranchType code(itype = 5) must be correctly replaced!
1032      robEntries(i).traceBlockInPipe.itype := Mux(taken, Itype.Taken, Itype.NonTaken)
1033    }
1034  }
1035
1036  // begin update robBanksRdata
1037  val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
1038  val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle))
1039  needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
1040  val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine
1041  for (i <- 0 until 2 * CommitWidth) {
1042    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i))
1043    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
1044    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
1045    val instCanEnqFlag = Cat(instCanEnqSeq).orR
1046    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
1047    when(!needUpdate(i).valid && instCanEnqFlag) {
1048      needUpdate(i).realDestSize := realDestEnqNum
1049    }.elsewhen(needUpdate(i).valid && instCanEnqFlag) {
1050      needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum
1051    }
1052    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
1053    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
1054    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
1055    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
1056
1057    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
1058    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
1059    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)))
1060    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
1061
1062    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i)))
1063    val needFlush = robBanksRdata(i).needFlush
1064    val needFlushWriteBack = Wire(Bool())
1065    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
1066    when(needUpdate(i).valid) {
1067      needUpdate(i).needFlush := needFlush || needFlushWriteBack
1068    }
1069
1070    when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) {
1071      // exception flush
1072      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
1073      needUpdate(i).stdWritebacked := true.B
1074    }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) {
1075      // enq set num of uops
1076      needUpdate(i).uopNum := enqWBNum
1077      needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
1078    }.elsewhen(needUpdate(i).valid) {
1079      // update by writing back
1080      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
1081      when(canStdWbSeq.asUInt.orR) {
1082        needUpdate(i).stdWritebacked := true.B
1083      }
1084    }
1085
1086    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B))
1087    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
1088    needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes)
1089
1090    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
1091    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
1092    needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes)
1093  }
1094  robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8))
1095  robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8))
1096  // end update robBanksRdata
1097
1098  // interrupt_safe
1099  for (i <- 0 until RenameWidth) {
1100    // We RegNext the updates for better timing.
1101    // Note that instructions won't change the system's states in this cycle.
1102    when(RegNext(canEnqueue(i))) {
1103      // For now, we allow non-load-store instructions to trigger interrupts
1104      // For MMIO instructions, they should not trigger interrupts since they may
1105      // be sent to lower level before it writes back.
1106      // However, we cannot determine whether a load/store instruction is MMIO.
1107      // Thus, we don't allow load/store instructions to trigger an interrupt.
1108      // TODO: support non-MMIO load-store instructions to trigger interrupts
1109      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType)
1110      robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i))
1111    }
1112  }
1113
1114  /**
1115   * read and write of data modules
1116   */
1117  val commitReadAddr_next = Mux(state_next === s_idle,
1118    VecInit(deqPtrVec_next.map(_.value)),
1119    VecInit(walkPtrVec_next.map(_.value))
1120  )
1121
1122  exceptionGen.io.redirect <> io.redirect
1123  exceptionGen.io.flush := io.flushOut.valid
1124
1125  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
1126  for (i <- 0 until RenameWidth) {
1127    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
1128    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
1129    exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr
1130    exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset
1131    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
1132    exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException
1133    exceptionGen.io.enq(i).bits.isFetchMalAddr := io.enq.req(i).bits.isFetchMalAddr
1134    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
1135    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
1136    exceptionGen.io.enq(i).bits.replayInst := false.B
1137    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
1138    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
1139    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
1140    exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.trigger
1141    exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare
1142    exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare
1143    exceptionGen.io.enq(i).bits.vuopIdx := 0.U
1144    exceptionGen.io.enq(i).bits.isVecLoad := false.B
1145    exceptionGen.io.enq(i).bits.isVlm := false.B
1146    exceptionGen.io.enq(i).bits.isStrided := false.B
1147    exceptionGen.io.enq(i).bits.isIndexed := false.B
1148    exceptionGen.io.enq(i).bits.isWhole := false.B
1149    exceptionGen.io.enq(i).bits.nf := 0.U
1150    exceptionGen.io.enq(i).bits.vsew := 0.U
1151    exceptionGen.io.enq(i).bits.veew := 0.U
1152    exceptionGen.io.enq(i).bits.vlmul := 0.U
1153  }
1154
1155  println(s"ExceptionGen:")
1156  println(s"num of exceptions: ${params.numException}")
1157  require(exceptionWBs.length == exceptionGen.io.wb.length,
1158    f"exceptionWBs.length: ${exceptionWBs.length}, " +
1159      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
1160  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
1161    exc_wb.valid       := wb.valid
1162    exc_wb.bits.robIdx := wb.bits.robIdx
1163    // only enq inst use ftqPtr to read gpa
1164    exc_wb.bits.ftqPtr          := 0.U.asTypeOf(exc_wb.bits.ftqPtr)
1165    exc_wb.bits.ftqOffset       := 0.U.asTypeOf(exc_wb.bits.ftqOffset)
1166    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
1167    exc_wb.bits.hasException    := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead
1168    exc_wb.bits.isFetchMalAddr  := false.B
1169    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
1170    exc_wb.bits.isVset          := false.B
1171    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
1172    exc_wb.bits.singleStep      := false.B
1173    exc_wb.bits.crossPageIPFFix := false.B
1174    // TODO: make trigger configurable
1175    val trigger = wb.bits.trigger.getOrElse(TriggerAction.None).asTypeOf(exc_wb.bits.trigger)
1176    exc_wb.bits.trigger := trigger
1177    exc_wb.bits.vstartEn := (if (wb.bits.vls.nonEmpty) wb.bits.exceptionVec.get.asUInt.orR else 0.U)
1178    exc_wb.bits.vstart := (if (wb.bits.vls.nonEmpty) wb.bits.vls.get.vpu.vstart else 0.U)
1179    exc_wb.bits.vuopIdx := (if (wb.bits.vls.nonEmpty) wb.bits.vls.get.vpu.vuopIdx else 0.U)
1180    exc_wb.bits.isVecLoad := wb.bits.vls.map(_.isVecLoad).getOrElse(false.B)
1181    exc_wb.bits.isVlm := wb.bits.vls.map(_.isVlm).getOrElse(false.B)
1182    exc_wb.bits.isStrided := wb.bits.vls.map(_.isStrided).getOrElse(false.B) // strided need two mode tmp vreg
1183    exc_wb.bits.isIndexed := wb.bits.vls.map(_.isIndexed).getOrElse(false.B) // indexed and nf=0 need non-sequential uopidx -> vdidx
1184    exc_wb.bits.isWhole := wb.bits.vls.map(_.isWhole).getOrElse(false.B) // indexed and nf=0 need non-sequential uopidx -> vdidx
1185    exc_wb.bits.nf := wb.bits.vls.map(_.vpu.nf).getOrElse(0.U)
1186    exc_wb.bits.vsew := wb.bits.vls.map(_.vpu.vsew).getOrElse(0.U)
1187    exc_wb.bits.veew := wb.bits.vls.map(_.vpu.veew).getOrElse(0.U)
1188    exc_wb.bits.vlmul := wb.bits.vls.map(_.vpu.vlmul).getOrElse(0.U)
1189  }
1190
1191  fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags)
1192  vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat)
1193
1194  val isCommit = io.commits.isCommit
1195  val isCommitReg = GatedValidRegNext(io.commits.isCommit)
1196  val instrCntReg = RegInit(0.U(64.W))
1197  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegEnable(v && CommitType.isFused(i.commitType), isCommit) })
1198  val trueCommitCnt = RegEnable(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _), isCommit) +& fuseCommitCnt
1199  val retireCounter = Mux(isCommitReg, trueCommitCnt, 0.U)
1200  val instrCnt = instrCntReg + retireCounter
1201  when(isCommitReg){
1202    instrCntReg := instrCnt
1203  }
1204  io.csr.perfinfo.retiredInstr := retireCounter
1205  io.robFull := !allowEnqueue
1206  io.headNotReady := commit_vDeqGroup(deqPtr.value(bankNumWidth-1, 0)) && !commit_wDeqGroup(deqPtr.value(bankNumWidth-1, 0))
1207
1208  io.toVecExcpMod.logicPhyRegMap := rab.io.toVecExcpMod.logicPhyRegMap
1209  io.toVecExcpMod.excpInfo := vecExcpInfo
1210
1211  /**
1212   * debug info
1213   */
1214  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
1215  XSDebug("")
1216  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
1217  for (i <- 0 until RobSize) {
1218    XSDebug(false, !robEntries(i).valid, "-")
1219    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w")
1220    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v")
1221  }
1222  XSDebug(false, true.B, "\n")
1223
1224  for (i <- 0 until RobSize) {
1225    if (i % 4 == 0) XSDebug("")
1226    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
1227    XSDebug(false, !robEntries(i).valid, "- ")
1228    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ")
1229    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ")
1230    if (i % 4 == 3) XSDebug(false, true.B, "\n")
1231  }
1232
1233  def ifCommit(counter: UInt): UInt = Mux(isCommit, counter, 0.U)
1234
1235  def ifCommitReg(counter: UInt): UInt = Mux(isCommitReg, counter, 0.U)
1236
1237  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
1238  XSPerfAccumulate("clock_cycle", 1.U)
1239  QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U)
1240  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
1241  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
1242  XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset)
1243  XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset)
1244  val commitIsMove = commitInfo.map(_.isMove)
1245  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })))
1246  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
1247  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
1248  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
1249  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
1250  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t }
1251  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
1252  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
1253  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t }
1254  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
1255  val commitLoadWaitBit = commitInfo.map(_.loadWaitBit)
1256  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })))
1257  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
1258  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })))
1259  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked)))
1260  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
1261  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
1262  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1263  XSPerfAccumulate("walkCycleTotal", state === s_walk)
1264  XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd)
1265  private val walkCycle = RegInit(0.U(8.W))
1266  private val waitRabWalkCycle = RegInit(0.U(8.W))
1267  walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1268  waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1269
1270  XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32)
1271  XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32)
1272  XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32)
1273
1274  private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked
1275  private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked
1276  private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked
1277  private val deqHeadInfo = debug_microOp(deqPtr.value)
1278  val deqUopCommitType = debug_microOp(deqPtr.value).commitType
1279
1280  XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U)
1281  XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U)
1282  XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U)
1283  XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U)
1284  XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U)
1285  XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U)
1286  XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U)
1287  XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U)
1288  XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U)
1289  XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1290  XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1291  XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1292  XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U)
1293
1294  XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U)
1295  XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U)
1296  XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U)
1297
1298  val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax,
1299    VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt,
1300    VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum)
1301
1302  vfalufuop.zipWithIndex.map{
1303    case(fuoptype,i) =>  XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U)
1304  }
1305
1306
1307
1308  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
1309  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
1310  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
1311  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
1312  XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U))
1313  XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U }))
1314  (2 to RenameWidth).foreach(i =>
1315    XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U }))
1316  )
1317  XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _))
1318  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
1319  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
1320  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
1321  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
1322  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
1323  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
1324  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
1325
1326  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
1327    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
1328  }
1329
1330  for (fuType <- FuType.functionNameMap.keys) {
1331    val fuName = FuType.functionNameMap(fuType)
1332    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U)
1333    XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset)
1334    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
1335    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
1336    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
1337    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
1338    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
1339    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
1340    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
1341    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
1342  }
1343  XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt)
1344
1345  // top-down info
1346  io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
1347  io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
1348  io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
1349  io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
1350  io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt)
1351  io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value)
1352  io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value)
1353  io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx
1354
1355  // rolling
1356  io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt)
1357
1358  /**
1359   * DataBase info:
1360   * log trigger is at writeback valid
1361   * */
1362  if (!env.FPGAPlatform) {
1363    val instTableName = "InstTable" + p(XSCoreParamsKey).HartId.toString
1364    val instSiteName = "Rob" + p(XSCoreParamsKey).HartId.toString
1365    val debug_instTable = ChiselDB.createTable(instTableName, new InstInfoEntry)
1366    for (wb <- exuWBs) {
1367      when(wb.valid) {
1368        val debug_instData = Wire(new InstInfoEntry)
1369        val idx = wb.bits.robIdx.value
1370        debug_instData.robIdx := idx
1371        debug_instData.dvaddr := wb.bits.debug.vaddr
1372        debug_instData.dpaddr := wb.bits.debug.paddr
1373        debug_instData.issueTime := wb.bits.debugInfo.issueTime
1374        debug_instData.writebackTime := wb.bits.debugInfo.writebackTime
1375        debug_instData.dispatchLatency := wb.bits.debugInfo.dispatchTime - wb.bits.debugInfo.renameTime
1376        debug_instData.enqRsLatency := wb.bits.debugInfo.enqRsTime - wb.bits.debugInfo.dispatchTime
1377        debug_instData.selectLatency := wb.bits.debugInfo.selectTime - wb.bits.debugInfo.enqRsTime
1378        debug_instData.issueLatency := wb.bits.debugInfo.issueTime - wb.bits.debugInfo.selectTime
1379        debug_instData.executeLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.issueTime
1380        debug_instData.rsFuLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.enqRsTime
1381        debug_instData.tlbLatency := wb.bits.debugInfo.tlbRespTime - wb.bits.debugInfo.tlbFirstReqTime
1382        debug_instData.exceptType := Cat(wb.bits.exceptionVec.getOrElse(ExceptionVec(false.B)))
1383        debug_instData.lsInfo := debug_lsInfo(idx)
1384        // debug_instData.globalID := wb.bits.uop.ctrl.debug_globalID
1385        // debug_instData.instType := wb.bits.uop.ctrl.fuType
1386        // debug_instData.ivaddr := wb.bits.uop.cf.pc
1387        // debug_instData.mdpInfo.ssid := wb.bits.uop.cf.ssid
1388        // debug_instData.mdpInfo.waitAllStore := wb.bits.uop.cf.loadWaitStrict && wb.bits.uop.cf.loadWaitBit
1389        debug_instTable.log(
1390          data = debug_instData,
1391          en = wb.valid,
1392          site = instSiteName,
1393          clock = clock,
1394          reset = reset
1395        )
1396      }
1397    }
1398  }
1399
1400
1401  //difftest signals
1402  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
1403
1404  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1405  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1406
1407  for (i <- 0 until CommitWidth) {
1408    val idx = deqPtrVec(i).value
1409    wdata(i) := debug_exuData(idx)
1410    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
1411  }
1412
1413  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1414    // These are the structures used by difftest only and should be optimized after synthesis.
1415    val dt_eliminatedMove = Mem(RobSize, Bool())
1416    val dt_isRVC = Mem(RobSize, Bool())
1417    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1418    for (i <- 0 until RenameWidth) {
1419      when(canEnqueue(i)) {
1420        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
1421        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1422      }
1423    }
1424    for (wb <- exuWBs) {
1425      when(wb.valid) {
1426        val wbIdx = wb.bits.robIdx.value
1427        dt_exuDebug(wbIdx) := wb.bits.debug
1428      }
1429    }
1430    // Always instantiate basic difftest modules.
1431    for (i <- 0 until CommitWidth) {
1432      val uop = commitDebugUop(i)
1433      val commitInfo = io.commits.info(i)
1434      val ptr = deqPtrVec(i).value
1435      val exuOut = dt_exuDebug(ptr)
1436      val eliminatedMove = dt_eliminatedMove(ptr)
1437      val isRVC = dt_isRVC(ptr)
1438
1439      val difftest = DifftestModule(new DiffInstrCommit(MaxPhyRegs), delay = 3, dontCare = true)
1440      val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)
1441      difftest.coreid := io.hartId
1442      difftest.index := i.U
1443      difftest.valid := io.commits.commitValid(i) && io.commits.isCommit
1444      difftest.skip := dt_skip
1445      difftest.isRVC := isRVC
1446      difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U
1447      difftest.fpwen := io.commits.commitValid(i) && uop.fpWen
1448      difftest.wpdest := commitInfo.debug_pdest.get
1449      difftest.wdest := commitInfo.debug_ldest.get
1450      difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U
1451      when(difftest.valid) {
1452        assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U)
1453      }
1454      if (env.EnableDifftest) {
1455        val uop = commitDebugUop(i)
1456        difftest.pc := SignExt(uop.pc, XLEN)
1457        difftest.instr := uop.instr
1458        difftest.robIdx := ZeroExt(ptr, 10)
1459        difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7)
1460        difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7)
1461        difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD
1462        difftest.isStore := io.commits.info(i).commitType === CommitType.STORE
1463        // Check LoadEvent only when isAmo or isLoad and skip MMIO
1464        val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3)
1465        difftestLoadEvent.coreid := io.hartId
1466        difftestLoadEvent.index := i.U
1467        val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip
1468        difftestLoadEvent.valid    := io.commits.commitValid(i) && io.commits.isCommit && loadCheck
1469        difftestLoadEvent.paddr    := exuOut.paddr
1470        difftestLoadEvent.opType   := uop.fuOpType
1471        difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType)
1472        difftestLoadEvent.isLoad   := FuType.isLoad(uop.fuType)
1473      }
1474    }
1475  }
1476
1477  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1478    val dt_isXSTrap = Mem(RobSize, Bool())
1479    for (i <- 0 until RenameWidth) {
1480      when(canEnqueue(i)) {
1481        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1482      }
1483    }
1484    val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) =>
1485      io.commits.isCommit && v && dt_isXSTrap(d.value)
1486    }
1487    val hitTrap = trapVec.reduce(_ || _)
1488    val difftest = DifftestModule(new DiffTrapEvent, dontCare = true)
1489    difftest.coreid := io.hartId
1490    difftest.hasTrap := hitTrap
1491    difftest.cycleCnt := timer
1492    difftest.instrCnt := instrCnt
1493    difftest.hasWFI := hasWFI
1494
1495    if (env.EnableDifftest) {
1496      val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1497      val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN)
1498      difftest.code := trapCode
1499      difftest.pc := trapPC
1500    }
1501  }
1502
1503  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })
1504  val commitLoadVec = VecInit(commitLoadValid)
1505  val commitBranchVec = VecInit(commitBranchValid)
1506  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })
1507  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })
1508  val perfEvents = Seq(
1509    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable),
1510    ("rob_exception_num      ", io.flushOut.valid && deqHasException),
1511    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe),
1512    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst),
1513    ("rob_commitUop          ", ifCommit(commitCnt)),
1514    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)),
1515    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegEnable(commitMoveVec, isCommit)))),
1516    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)),
1517    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegEnable(commitLoadVec, isCommit)))),
1518    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegEnable(commitBranchVec, isCommit)))),
1519    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegEnable(commitLoadWaitVec, isCommit)))),
1520    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegEnable(commitStoreVec, isCommit)))),
1521    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)),
1522    ("rob_walkCycle          ", (state === s_walk)),
1523    ("rob_1_4_valid          ", numValidEntries <= (RobSize / 4).U),
1524    ("rob_2_4_valid          ", numValidEntries > (RobSize / 4).U && numValidEntries <= (RobSize / 2).U),
1525    ("rob_3_4_valid          ", numValidEntries > (RobSize / 2).U && numValidEntries <= (RobSize * 3 / 4).U),
1526    ("rob_4_4_valid          ", numValidEntries > (RobSize * 3 / 4).U),
1527  )
1528  generatePerfEvent()
1529
1530  // dontTouch for debug
1531  if (backendParams.debugEn) {
1532    dontTouch(enqPtrVec)
1533    dontTouch(deqPtrVec)
1534    dontTouch(robEntries)
1535    dontTouch(robDeqGroup)
1536    dontTouch(robBanks)
1537    dontTouch(robBanksRaddrThisLine)
1538    dontTouch(robBanksRaddrNextLine)
1539    dontTouch(robBanksRdataThisLine)
1540    dontTouch(robBanksRdataNextLine)
1541    dontTouch(robBanksRdataThisLineUpdate)
1542    dontTouch(robBanksRdataNextLineUpdate)
1543    dontTouch(needUpdate)
1544    val exceptionWBsVec = MixedVecInit(exceptionWBs)
1545    dontTouch(exceptionWBsVec)
1546    dontTouch(commit_wDeqGroup)
1547    dontTouch(commit_vDeqGroup)
1548    dontTouch(commitSizeSumSeq)
1549    dontTouch(walkSizeSumSeq)
1550    dontTouch(commitSizeSumCond)
1551    dontTouch(walkSizeSumCond)
1552    dontTouch(commitSizeSum)
1553    dontTouch(walkSizeSum)
1554    dontTouch(realDestSizeSeq)
1555    dontTouch(walkDestSizeSeq)
1556    dontTouch(io.commits)
1557    dontTouch(commitIsVTypeVec)
1558    dontTouch(walkIsVTypeVec)
1559    dontTouch(commitValidThisLine)
1560    dontTouch(commitReadAddr_next)
1561    dontTouch(donotNeedWalk)
1562    dontTouch(walkPtrVec_next)
1563    dontTouch(walkPtrVec)
1564    dontTouch(deqPtrVec_next)
1565    dontTouch(deqPtrVecForWalk)
1566    dontTouch(snapPtrReadBank)
1567    dontTouch(snapPtrVecForWalk)
1568    dontTouch(shouldWalkVec)
1569    dontTouch(walkFinished)
1570    dontTouch(changeBankAddrToDeqPtr)
1571  }
1572  if (env.EnableDifftest) {
1573    io.commits.info.map(info => dontTouch(info.debug_pc.get))
1574  }
1575}
1576