19aca92b9SYinan Xu/*************************************************************************************** 29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 49aca92b9SYinan Xu* 59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2. 69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2. 79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at: 89aca92b9SYinan Xu* http://license.coscl.org.cn/MulanPSL2 99aca92b9SYinan Xu* 109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 139aca92b9SYinan Xu* 149aca92b9SYinan Xu* See the Mulan PSL v2 for more details. 159aca92b9SYinan Xu***************************************************************************************/ 169aca92b9SYinan Xu 179aca92b9SYinan Xupackage xiangshan.backend.rob 189aca92b9SYinan Xu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 209aca92b9SYinan Xuimport chisel3._ 219aca92b9SYinan Xuimport chisel3.util._ 22e43bb916SXuan Huimport chisel3.experimental.BundleLiterals._ 239aca92b9SYinan Xuimport difftest._ 246ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 253c02ee8fSwakafaimport utility._ 263b739f49SXuan Huimport utils._ 276ab6918fSYinan Xuimport xiangshan._ 28ad415ae0SXiaokun-Peiimport xiangshan.backend.GPAMemEntry 29e43bb916SXuan Huimport xiangshan.backend.{BackendParams, RatToVecExcpMod, RegWriteFromRab, VecExcpInfo} 30d91483a6Sfdyimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 314c7680e0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 326ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr 33870f462dSXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 34730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 35870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 364c7680e0SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType 37870f462dSXuan Huimport xiangshan.backend.rename.SnapshotGenerator 38d280e426Slewislzhimport yunsuan.VfaluType 39780712aaSxiaofeibao-xjtuimport xiangshan.backend.rob.RobBundles._ 4049162c9aSGuanghui Chengimport xiangshan.backend.trace._ 416a8b2d5fSxiaofeibao-xjtuimport chisel3.experimental.BundleLiterals._ 429aca92b9SYinan Xu 433b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 4495e60e55STang Haojin override def shouldBeInlined: Boolean = false 456ab6918fSYinan Xu 463b739f49SXuan Hu lazy val module = new RobImp(this)(p, params) 476ab6918fSYinan Xu} 486ab6918fSYinan Xu 493b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 501ca0e4f3SYinan Xu with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 516ab6918fSYinan Xu 52870f462dSXuan Hu private val LduCnt = params.LduCnt 53870f462dSXuan Hu private val StaCnt = params.StaCnt 546810d1e8Ssfencevma private val HyuCnt = params.HyuCnt 55870f462dSXuan Hu 569aca92b9SYinan Xu val io = IO(new Bundle() { 57f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 589aca92b9SYinan Xu val redirect = Input(Valid(new Redirect)) 599aca92b9SYinan Xu val enq = new RobEnqIO 60f4b2089aSYinan Xu val flushOut = ValidIO(new Redirect) 619aca92b9SYinan Xu val exception = ValidIO(new ExceptionInfo) 629aca92b9SYinan Xu // exu + brq 633b739f49SXuan Hu val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 64bd5909d0Sxiaofeibao-xjtu val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 6585f51ecaSxiaofeibao-xjtu val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W)))) 66571677c9Sxiaofeibao-xjtu val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool())) 67ccfddc82SHaojin Tang val commits = Output(new RobCommitIO) 686b102a39SHaojin Tang val rabCommits = Output(new RabCommitIO) 6963d67ef3STang Haojin val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None 70a8db15d8Sfdy val isVsetFlushPipe = Output(Bool()) 719aca92b9SYinan Xu val lsq = new RobLsqIO 729aca92b9SYinan Xu val robDeqPtr = Output(new RobPtr) 739aca92b9SYinan Xu val csr = new RobCSRIO 74fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 759aca92b9SYinan Xu val robFull = Output(Bool()) 76d2b20d1aSTang Haojin val headNotReady = Output(Bool()) 77b6900d94SYinan Xu val cpu_halt = Output(Bool()) 7809309bdbSYinan Xu val wfi_enable = Input(Bool()) 794c7680e0SXuan Hu val toDecode = new Bundle { 8086727929Ssinsanction val isResumeVType = Output(Bool()) 81d275ad0eSZiyue Zhang val walkToArchVType = Output(Bool()) 8281535d7bSsinsanction val walkVType = ValidIO(VType()) 837e4f0b19SZiyue-Zhang val commitVType = new Bundle { 847e4f0b19SZiyue-Zhang val vtype = ValidIO(VType()) 857e4f0b19SZiyue-Zhang val hasVsetvl = Output(Bool()) 864c7680e0SXuan Hu } 879aca92b9SYinan Xu } 88b9a37d2fSXuan Hu val fromVecExcpMod = Input(new Bundle { 89b9a37d2fSXuan Hu val busy = Bool() 90b9a37d2fSXuan Hu }) 916f483f86SXuan Hu val readGPAMemAddr = ValidIO(new Bundle { 926f483f86SXuan Hu val ftqPtr = new FtqPtr() 936f483f86SXuan Hu val ftqOffset = UInt(log2Up(PredictWidth).W) 946f483f86SXuan Hu }) 95ad415ae0SXiaokun-Pei val readGPAMemData = Input(new GPAMemEntry) 965110577fSZiyue Zhang val vstartIsZero = Input(Bool()) 9760ebee38STang Haojin 98e43bb916SXuan Hu val toVecExcpMod = Output(new Bundle { 99e43bb916SXuan Hu val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab)) 100e43bb916SXuan Hu val excpInfo = ValidIO(new VecExcpInfo) 101e43bb916SXuan Hu }) 1028744445eSMaxpicca-Li val debug_ls = Flipped(new DebugLSIO) 103870f462dSXuan Hu val debugRobHead = Output(new DynInst) 104d2b20d1aSTang Haojin val debugEnqLsq = Input(new LsqEnqIO) 105d2b20d1aSTang Haojin val debugHeadLsIssue = Input(Bool()) 1066810d1e8Ssfencevma val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo)) 10760ebee38STang Haojin val debugTopDown = new Bundle { 10860ebee38STang Haojin val toCore = new RobCoreTopDownIO 10960ebee38STang Haojin val toDispatch = new RobDispatchTopDownIO 11060ebee38STang Haojin val robHeadLqIdx = Valid(new LqPtr) 11160ebee38STang Haojin } 1127cf78eb2Shappy-lx val debugRolling = new RobDebugRollingIO 1139aca92b9SYinan Xu }) 1149aca92b9SYinan Xu 115bd5909d0Sxiaofeibao-xjtu val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq 116bd5909d0Sxiaofeibao-xjtu val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq 117bd5909d0Sxiaofeibao-xjtu val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq 1181d2f6c6bSsinsanction val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq 1191d2f6c6bSsinsanction val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq 120bd5909d0Sxiaofeibao-xjtu val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq 12149162c9aSGuanghui Cheng val branchWBs = io.exuWriteback.filter(_.bits.params.hasBrhFu).toSeq 12249162c9aSGuanghui Cheng val csrWBs = io.exuWriteback.filter(x => x.bits.params.hasCSR).toSeq 1233b739f49SXuan Hu 1243b739f49SXuan Hu val numExuWbPorts = exuWBs.length 1253b739f49SXuan Hu val numStdWbPorts = stdWBs.length 126780712aaSxiaofeibao-xjtu val bankAddrWidth = log2Up(CommitWidth) 1276ab6918fSYinan Xu 1283b739f49SXuan Hu println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 1293b739f49SXuan Hu 130780712aaSxiaofeibao-xjtu val rab = Module(new RenameBuffer(RabSize)) 131780712aaSxiaofeibao-xjtu val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize)) 132780712aaSxiaofeibao-xjtu val bankNum = 8 133780712aaSxiaofeibao-xjtu assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0") 1346a8b2d5fSxiaofeibao-xjtu val robEntries = RegInit(VecInit.fill(RobSize)((new RobEntryBundle).Lit(_.valid -> false.B))) 135780712aaSxiaofeibao-xjtu // pointers 136780712aaSxiaofeibao-xjtu // For enqueue ptr, we don't duplicate it since only enqueue needs it. 137780712aaSxiaofeibao-xjtu val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 138780712aaSxiaofeibao-xjtu val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 139ea2894c8SXuan Hu val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr))) 140780712aaSxiaofeibao-xjtu val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 141c0f8424bSzhanglyGit val walkPtrTrue = Reg(new RobPtr) 142780712aaSxiaofeibao-xjtu val lastWalkPtr = Reg(new RobPtr) 143780712aaSxiaofeibao-xjtu val allowEnqueue = RegInit(true.B) 144e43bb916SXuan Hu val vecExcpInfo = RegInit(ValidIO(new VecExcpInfo).Lit( 145e43bb916SXuan Hu _.valid -> false.B, 146e43bb916SXuan Hu )) 1479aca92b9SYinan Xu 148780712aaSxiaofeibao-xjtu /** 149780712aaSxiaofeibao-xjtu * Enqueue (from dispatch) 150780712aaSxiaofeibao-xjtu */ 151780712aaSxiaofeibao-xjtu // special cases 152780712aaSxiaofeibao-xjtu val hasBlockBackward = RegInit(false.B) 153780712aaSxiaofeibao-xjtu val hasWaitForward = RegInit(false.B) 154780712aaSxiaofeibao-xjtu val doingSvinval = RegInit(false.B) 155780712aaSxiaofeibao-xjtu val enqPtr = enqPtrVec(0) 156780712aaSxiaofeibao-xjtu val deqPtr = deqPtrVec(0) 157780712aaSxiaofeibao-xjtu val walkPtr = walkPtrVec(0) 158780712aaSxiaofeibao-xjtu val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 159b9a37d2fSXuan Hu io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq && !io.fromVecExcpMod.busy 160780712aaSxiaofeibao-xjtu io.enq.resp := allocatePtrVec 161780712aaSxiaofeibao-xjtu val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 162780712aaSxiaofeibao-xjtu val timer = GTimer() 163780712aaSxiaofeibao-xjtu // robEntries enqueue 164780712aaSxiaofeibao-xjtu for (i <- 0 until RobSize) { 165780712aaSxiaofeibao-xjtu val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 166780712aaSxiaofeibao-xjtu assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 167780712aaSxiaofeibao-xjtu when(enqOH.asUInt.orR && !io.redirect.valid){ 168780712aaSxiaofeibao-xjtu connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits))) 169a8db15d8Sfdy } 170af4bdb08SXuan Hu } 171780712aaSxiaofeibao-xjtu // robBanks0 include robidx : 0 8 16 24 32 ... 172780712aaSxiaofeibao-xjtu val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1)))) 173780712aaSxiaofeibao-xjtu // each Bank has 20 Entries, read addr is one hot 174780712aaSxiaofeibao-xjtu // all banks use same raddr 175780712aaSxiaofeibao-xjtu val eachBankEntrieNum = robBanks(0).length 176780712aaSxiaofeibao-xjtu val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W)) 177780712aaSxiaofeibao-xjtu val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W)) 178780712aaSxiaofeibao-xjtu robBanksRaddrThisLine := robBanksRaddrNextLine 179780712aaSxiaofeibao-xjtu val bankNumWidth = log2Up(bankNum) 180780712aaSxiaofeibao-xjtu val deqPtrWidth = deqPtr.value.getWidth 181780712aaSxiaofeibao-xjtu val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W)))) 182780712aaSxiaofeibao-xjtu val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W)))) 183780712aaSxiaofeibao-xjtu // robBanks read 184780712aaSxiaofeibao-xjtu val robBanksRdataThisLine = VecInit(robBanks.map{ case bank => 185780712aaSxiaofeibao-xjtu Mux1H(robBanksRaddrThisLine, bank) 186780712aaSxiaofeibao-xjtu }) 187780712aaSxiaofeibao-xjtu val robBanksRdataNextLine = VecInit(robBanks.map{ case bank => 188780712aaSxiaofeibao-xjtu val shiftBank = bank.drop(1) :+ bank(0) 189780712aaSxiaofeibao-xjtu Mux1H(robBanksRaddrThisLine, shiftBank) 190780712aaSxiaofeibao-xjtu }) 191780712aaSxiaofeibao-xjtu val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 192780712aaSxiaofeibao-xjtu val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 193780712aaSxiaofeibao-xjtu val commitValidThisLine = Wire(Vec(CommitWidth, Bool())) 194780712aaSxiaofeibao-xjtu val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 195780712aaSxiaofeibao-xjtu val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 196780712aaSxiaofeibao-xjtu val allCommitted = Wire(Bool()) 197af4bdb08SXuan Hu 198780712aaSxiaofeibao-xjtu when(allCommitted) { 199780712aaSxiaofeibao-xjtu hasCommitted := 0.U.asTypeOf(hasCommitted) 200780712aaSxiaofeibao-xjtu }.elsewhen(io.commits.isCommit){ 201780712aaSxiaofeibao-xjtu for (i <- 0 until CommitWidth){ 202780712aaSxiaofeibao-xjtu hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i) 203780712aaSxiaofeibao-xjtu } 204780712aaSxiaofeibao-xjtu } 205780712aaSxiaofeibao-xjtu allCommitted := io.commits.isCommit && commitValidThisLine.last 206780712aaSxiaofeibao-xjtu val walkPtrHead = Wire(new RobPtr) 207780712aaSxiaofeibao-xjtu val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr 208780712aaSxiaofeibao-xjtu when(io.redirect.valid){ 209780712aaSxiaofeibao-xjtu robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth)) 210780712aaSxiaofeibao-xjtu }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){ 211780712aaSxiaofeibao-xjtu robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1) 212780712aaSxiaofeibao-xjtu }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){ 213780712aaSxiaofeibao-xjtu robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth)) 214780712aaSxiaofeibao-xjtu }.otherwise( 215780712aaSxiaofeibao-xjtu robBanksRaddrNextLine := robBanksRaddrThisLine 216780712aaSxiaofeibao-xjtu ) 217780712aaSxiaofeibao-xjtu val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle)) 21849162c9aSGuanghui Cheng val rawInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 219780712aaSxiaofeibao-xjtu val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq 2204c30949dSxiao feibao val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 221780712aaSxiaofeibao-xjtu for (i <- 0 until CommitWidth) { 222780712aaSxiaofeibao-xjtu connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i)) 223780712aaSxiaofeibao-xjtu when(allCommitted){ 224780712aaSxiaofeibao-xjtu connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i)) 225780712aaSxiaofeibao-xjtu } 226780712aaSxiaofeibao-xjtu } 22749162c9aSGuanghui Cheng 22849162c9aSGuanghui Cheng // In each robentry, the ftqIdx and ftqOffset belong to the first instruction that was compressed, 22949162c9aSGuanghui Cheng // that is Necessary when exceptions happen. 23049162c9aSGuanghui Cheng // Update the ftqIdx and ftqOffset to correctly notify the frontend which instructions have been committed. 23149162c9aSGuanghui Cheng for (i <- 0 until CommitWidth) { 23249162c9aSGuanghui Cheng val lastOffset = (rawInfo(i).traceBlockInPipe.iretire - (1.U << rawInfo(i).traceBlockInPipe.ilastsize.asUInt)) +& rawInfo(i).ftqOffset 23349162c9aSGuanghui Cheng commitInfo(i).ftqIdx := rawInfo(i).ftqIdx + lastOffset.head(1) 23449162c9aSGuanghui Cheng commitInfo(i).ftqOffset := lastOffset.tail(1) 23549162c9aSGuanghui Cheng } 23649162c9aSGuanghui Cheng 2379aca92b9SYinan Xu // data for debug 2389aca92b9SYinan Xu // Warn: debug_* prefix should not exist in generated verilog. 239c7d010e5SXuan Hu val debug_microOp = DebugMem(RobSize, new DynInst) 2409aca92b9SYinan Xu val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug 2419aca92b9SYinan Xu val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug 2428744445eSMaxpicca-Li val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 243d2b20d1aSTang Haojin val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 244d2b20d1aSTang Haojin val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 245d2b20d1aSTang Haojin val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 2469aca92b9SYinan Xu 2479aca92b9SYinan Xu val isEmpty = enqPtr === deqPtr 248780712aaSxiaofeibao-xjtu val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _) 249780712aaSxiaofeibao-xjtu val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 250780712aaSxiaofeibao-xjtu snapshotPtrVec(0) := io.enq.req(0).bits.robIdx 251780712aaSxiaofeibao-xjtu for (i <- 1 until CommitWidth) { 252780712aaSxiaofeibao-xjtu snapshotPtrVec(i) := snapshotPtrVec(0) + i.U 253780712aaSxiaofeibao-xjtu } 254780712aaSxiaofeibao-xjtu val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 255d2b20d1aSTang Haojin val debug_lsIssue = WireDefault(debug_lsIssued) 256d2b20d1aSTang Haojin debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 257d2b20d1aSTang Haojin 2589aca92b9SYinan Xu /** 2599aca92b9SYinan Xu * states of Rob 2609aca92b9SYinan Xu */ 261ccfddc82SHaojin Tang val s_idle :: s_walk :: Nil = Enum(2) 2629aca92b9SYinan Xu val state = RegInit(s_idle) 263ea2894c8SXuan Hu val state_next = Wire(chiselTypeOf(state)) 2649aca92b9SYinan Xu 2658bf33c52Swakafa val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4) 2668bf33c52Swakafa val tip_state = WireInit(0.U(4.W)) 2678bf33c52Swakafa when(!isEmpty) { // One or more inst in ROB 2688bf33c52Swakafa when(state === s_walk || io.redirect.valid) { 2698bf33c52Swakafa tip_state := tip_walk 2708bf33c52Swakafa }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) { 2718bf33c52Swakafa tip_state := tip_computing 2728bf33c52Swakafa }.otherwise { 2738bf33c52Swakafa tip_state := tip_stalled 2748bf33c52Swakafa } 2758bf33c52Swakafa }.otherwise { 2768bf33c52Swakafa tip_state := tip_drained 2778bf33c52Swakafa } 2788bf33c52Swakafa class TipEntry()(implicit p: Parameters) extends XSBundle { 2798bf33c52Swakafa val state = UInt(4.W) 2808bf33c52Swakafa val commits = new RobCommitIO() // info of commit 2818bf33c52Swakafa val redirect = Valid(new Redirect) // info of redirect 2828bf33c52Swakafa val redirect_pc = UInt(VAddrBits.W) // PC of the redirect uop 2838bf33c52Swakafa val debugLsInfo = new DebugLsInfo() 2848bf33c52Swakafa } 2858bf33c52Swakafa val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry) 2868bf33c52Swakafa val tip_data = Wire(new TipEntry()) 2878bf33c52Swakafa tip_data.state := tip_state 2888bf33c52Swakafa tip_data.commits := io.commits 2898bf33c52Swakafa tip_data.redirect := io.redirect 2908bf33c52Swakafa tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc 2918bf33c52Swakafa tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value) 2928bf33c52Swakafa tip_table.log(tip_data, true.B, "", clock, reset) 2938bf33c52Swakafa 2943b739f49SXuan Hu val exceptionGen = Module(new ExceptionGen(params)) 2959aca92b9SYinan Xu val exceptionDataRead = exceptionGen.io.state 2969aca92b9SYinan Xu val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 297a8db15d8Sfdy val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 2989aca92b9SYinan Xu io.robDeqPtr := deqPtr 299d2b20d1aSTang Haojin io.debugRobHead := debug_microOp(deqPtr.value) 3009aca92b9SYinan Xu 3014c7680e0SXuan Hu /** 3024c7680e0SXuan Hu * connection of [[rab]] 3034c7680e0SXuan Hu */ 30444369838SXuan Hu rab.io.redirect.valid := io.redirect.valid 30544369838SXuan Hu 306a8db15d8Sfdy rab.io.req.zip(io.enq.req).map { case (dest, src) => 307a8db15d8Sfdy dest.bits := src.bits 308a8db15d8Sfdy dest.valid := src.valid && io.enq.canAccept 309a8db15d8Sfdy } 310a8db15d8Sfdy 311cda1c534Sxiaofeibao-xjtu val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 312780712aaSxiaofeibao-xjtu val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)}) 313780712aaSxiaofeibao-xjtu val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)}) 314780712aaSxiaofeibao-xjtu val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _))) 315780712aaSxiaofeibao-xjtu val walkSizeSumSeq = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _))) 316780712aaSxiaofeibao-xjtu val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit}) 317780712aaSxiaofeibao-xjtu val walkSizeSumCond = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk}) 318cda1c534Sxiaofeibao-xjtu val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U) 319cda1c534Sxiaofeibao-xjtu val walkSizeSum = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U) 32044369838SXuan Hu 321fd33b932Sxiaofeibao val deqVlsExceptionNeedCommit = RegInit(false.B) 322fd33b932Sxiaofeibao val deqVlsExceptionCommitSize = RegInit(0.U(log2Up(MaxUopSize + 1).W)) 323fd33b932Sxiaofeibao val deqVlsCanCommit= RegInit(false.B) 324fd33b932Sxiaofeibao rab.io.fromRob.commitSize := Mux(deqVlsExceptionNeedCommit, deqVlsExceptionCommitSize, commitSizeSum) 32565f65924SXuan Hu rab.io.fromRob.walkSize := walkSizeSum 326e43bb916SXuan Hu rab.io.fromRob.vecLoadExcp.valid := RegNext(exceptionDataRead.valid && exceptionDataRead.bits.isVecLoad) 327e43bb916SXuan Hu rab.io.fromRob.vecLoadExcp.bits.isStrided := RegEnable(exceptionDataRead.bits.isStrided, exceptionDataRead.valid) 328e43bb916SXuan Hu rab.io.fromRob.vecLoadExcp.bits.isVlm := RegEnable(exceptionDataRead.bits.isVlm, exceptionDataRead.valid) 329c4b56310SHaojin Tang rab.io.snpt := io.snpt 3309b9e991bSHaojin Tang rab.io.snpt.snptEnq := snptEnq 331a8db15d8Sfdy 332a8db15d8Sfdy io.rabCommits := rab.io.commits 333cda1c534Sxiaofeibao-xjtu io.diffCommits.foreach(_ := rab.io.diffCommits.get) 334a8db15d8Sfdy 3359aca92b9SYinan Xu /** 3364c7680e0SXuan Hu * connection of [[vtypeBuffer]] 3374c7680e0SXuan Hu */ 3384c7680e0SXuan Hu 3394c7680e0SXuan Hu vtypeBuffer.io.redirect.valid := io.redirect.valid 3404c7680e0SXuan Hu 3414c7680e0SXuan Hu vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) => 3424c7680e0SXuan Hu sink.valid := source.valid && io.enq.canAccept 3434c7680e0SXuan Hu sink.bits := source.bits 3444c7680e0SXuan Hu } 3454c7680e0SXuan Hu 3463e7f8698SXuan Hu private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset }) 3474c30949dSxiao feibao private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset }) 3484c7680e0SXuan Hu vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec) 3494c7680e0SXuan Hu vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec) 3504c7680e0SXuan Hu vtypeBuffer.io.snpt := io.snpt 3514c7680e0SXuan Hu vtypeBuffer.io.snpt.snptEnq := snptEnq 35286727929Ssinsanction io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType 353d275ad0eSZiyue Zhang io.toDecode.walkToArchVType := vtypeBuffer.io.toDecode.walkToArchVType 35481535d7bSsinsanction io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType 35581535d7bSsinsanction io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType 356780712aaSxiaofeibao-xjtu 3579aca92b9SYinan Xu // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 3589aca92b9SYinan Xu // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 359780712aaSxiaofeibao-xjtu when(isEmpty) { 360780712aaSxiaofeibao-xjtu hasBlockBackward := false.B 361780712aaSxiaofeibao-xjtu } 3629aca92b9SYinan Xu // When any instruction commits, hasNoSpecExec should be set to false.B 363780712aaSxiaofeibao-xjtu when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) { 364780712aaSxiaofeibao-xjtu hasWaitForward := false.B 365780712aaSxiaofeibao-xjtu } 3665c95ea2eSYinan Xu 3675c95ea2eSYinan Xu // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 3685c95ea2eSYinan Xu // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 3695c95ea2eSYinan Xu // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 3705c95ea2eSYinan Xu val hasWFI = RegInit(false.B) 3715c95ea2eSYinan Xu io.cpu_halt := hasWFI 372342656a5SYinan Xu // WFI Timeout: 2^20 = 1M cycles 373342656a5SYinan Xu val wfi_cycles = RegInit(0.U(20.W)) 374342656a5SYinan Xu when(hasWFI) { 375342656a5SYinan Xu wfi_cycles := wfi_cycles + 1.U 376342656a5SYinan Xu }.elsewhen(!hasWFI && RegNext(hasWFI)) { 377342656a5SYinan Xu wfi_cycles := 0.U 378342656a5SYinan Xu } 379342656a5SYinan Xu val wfi_timeout = wfi_cycles.andR 380342656a5SYinan Xu when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 3815c95ea2eSYinan Xu hasWFI := false.B 382b6900d94SYinan Xu } 3839aca92b9SYinan Xu 3849aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 3859aca92b9SYinan Xu // we don't check whether io.redirect is valid here since redirect has higher priority 3869aca92b9SYinan Xu when(canEnqueue(i)) { 3876ab6918fSYinan Xu val enqUop = io.enq.req(i).bits 3886474c47fSYinan Xu val enqIndex = allocatePtrVec(i).value 3899aca92b9SYinan Xu // store uop in data module and debug_microOp Vec 3906474c47fSYinan Xu debug_microOp(enqIndex) := enqUop 3916474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.dispatchTime := timer 3926474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.enqRsTime := timer 3936474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.selectTime := timer 3946474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.issueTime := timer 3956474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.writebackTime := timer 3968744445eSMaxpicca-Li debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 3978744445eSMaxpicca-Li debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 3988744445eSMaxpicca-Li debug_lsInfo(enqIndex) := DebugLsInfo.init 399d2b20d1aSTang Haojin debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 400d2b20d1aSTang Haojin debug_lqIdxValid(enqIndex) := false.B 401d2b20d1aSTang Haojin debug_lsIssued(enqIndex) := false.B 4023b739f49SXuan Hu when (enqUop.waitForward) { 4033b739f49SXuan Hu hasWaitForward := true.B 4049aca92b9SYinan Xu } 4057e0f64b0SGuanghui Cheng val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 4063b739f49SXuan Hu val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 407af2f7849Shappy-lx // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 4087e0f64b0SGuanghui Cheng when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) { 409af2f7849Shappy-lx doingSvinval := true.B 410af2f7849Shappy-lx } 411af2f7849Shappy-lx // the end instruction of Svinval enqs so clear doingSvinval 4127e0f64b0SGuanghui Cheng when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) { 413af2f7849Shappy-lx doingSvinval := false.B 414af2f7849Shappy-lx } 415af2f7849Shappy-lx // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 41649fd6a7cSXuan Hu assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval)) 4177e0f64b0SGuanghui Cheng when(enqUop.isWFI && !enqHasException && !enqTriggerActionIsDebugMode) { 4185c95ea2eSYinan Xu hasWFI := true.B 419b6900d94SYinan Xu } 420e4f69d78Ssfencevma 421780712aaSxiaofeibao-xjtu robEntries(enqIndex).mmio := false.B 422780712aaSxiaofeibao-xjtu robEntries(enqIndex).vls := enqUop.vlsInstr 4239aca92b9SYinan Xu } 4249aca92b9SYinan Xu } 4253b601ae0SXuan Hu 4263b601ae0SXuan Hu for (i <- 0 until RenameWidth) { 4273b601ae0SXuan Hu val enqUop = io.enq.req(i) 4283b601ae0SXuan Hu when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) { 4293b601ae0SXuan Hu hasBlockBackward := true.B 4303b601ae0SXuan Hu } 4313b601ae0SXuan Hu } 4323b601ae0SXuan Hu 433a8db15d8Sfdy val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 43475b25016SYinan Xu io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 4359aca92b9SYinan Xu 43609309bdbSYinan Xu when(!io.wfi_enable) { 43709309bdbSYinan Xu hasWFI := false.B 43809309bdbSYinan Xu } 4394aa9ed34Sfdy // sel vsetvl's flush position 4404aa9ed34Sfdy val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 4414aa9ed34Sfdy val vsetvlState = RegInit(vs_idle) 4424aa9ed34Sfdy 4434aa9ed34Sfdy val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 4444aa9ed34Sfdy val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 4454aa9ed34Sfdy val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 4464aa9ed34Sfdy 4474aa9ed34Sfdy val enq0 = io.enq.req(0) 448d91483a6Sfdy val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 4493b739f49SXuan Hu val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 450239413e5SXuan Hu val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire } 4514aa9ed34Sfdy // for vs_idle 4524aa9ed34Sfdy val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 4534aa9ed34Sfdy // for vs_waitVinstr 4544aa9ed34Sfdy val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 4554aa9ed34Sfdy val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 4564aa9ed34Sfdy when(vsetvlState === vs_idle) { 4573b739f49SXuan Hu firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 4583b739f49SXuan Hu firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 4594aa9ed34Sfdy firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 4604aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitVinstr) { 461a8db15d8Sfdy when(Cat(enqIsVInstrOrVset).orR) { 4623b739f49SXuan Hu firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 4633b739f49SXuan Hu firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 4644aa9ed34Sfdy firstVInstrRobIdx := firstVInstrWait.bits.robIdx 4654aa9ed34Sfdy } 466a8db15d8Sfdy } 4674aa9ed34Sfdy 4684aa9ed34Sfdy val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 469a8db15d8Sfdy when(vsetvlState === vs_idle && !io.redirect.valid) { 4704aa9ed34Sfdy when(enq0IsVsetFlush) { 4714aa9ed34Sfdy vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 4724aa9ed34Sfdy } 4734aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitVinstr) { 4744aa9ed34Sfdy when(io.redirect.valid) { 4754aa9ed34Sfdy vsetvlState := vs_idle 4764aa9ed34Sfdy }.elsewhen(Cat(enqIsVInstrOrVset).orR) { 4774aa9ed34Sfdy vsetvlState := vs_waitFlush 4784aa9ed34Sfdy } 4794aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitFlush) { 4804aa9ed34Sfdy when(io.redirect.valid) { 4814aa9ed34Sfdy vsetvlState := vs_idle 4824aa9ed34Sfdy } 4834aa9ed34Sfdy } 48409309bdbSYinan Xu 485d2b20d1aSTang Haojin // lqEnq 486d2b20d1aSTang Haojin io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 487d2b20d1aSTang Haojin when(io.debugEnqLsq.canAccept && alloc && req.valid) { 488d2b20d1aSTang Haojin debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 489d2b20d1aSTang Haojin debug_lqIdxValid(req.bits.robIdx.value) := true.B 490d2b20d1aSTang Haojin } 491d2b20d1aSTang Haojin } 492d2b20d1aSTang Haojin 493d2b20d1aSTang Haojin // lsIssue 494d2b20d1aSTang Haojin when(io.debugHeadLsIssue) { 495d2b20d1aSTang Haojin debug_lsIssued(deqPtr.value) := true.B 496d2b20d1aSTang Haojin } 497d2b20d1aSTang Haojin 4989aca92b9SYinan Xu /** 4999aca92b9SYinan Xu * Writeback (from execution units) 5009aca92b9SYinan Xu */ 5013b739f49SXuan Hu for (wb <- exuWBs) { 5026ab6918fSYinan Xu when(wb.valid) { 5033b739f49SXuan Hu val wbIdx = wb.bits.robIdx.value 504618b89e6Slewislzh debug_exuData(wbIdx) := wb.bits.data(0) 5056ab6918fSYinan Xu debug_exuDebug(wbIdx) := wb.bits.debug 5063b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 5073b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 5083b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 5093b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 5109aca92b9SYinan Xu 511b211808bShappy-lx // debug for lqidx and sqidx 512141a6449SXuan Hu debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 513141a6449SXuan Hu debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 514b211808bShappy-lx 5159aca92b9SYinan Xu val debug_Uop = debug_microOp(wbIdx) 5169aca92b9SYinan Xu XSInfo(true.B, 5173b739f49SXuan Hu p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 518618b89e6Slewislzh p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 5193b739f49SXuan Hu p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 5209aca92b9SYinan Xu ) 5219aca92b9SYinan Xu } 5229aca92b9SYinan Xu } 5233b739f49SXuan Hu 5243b739f49SXuan Hu val writebackNum = PopCount(exuWBs.map(_.valid)) 5259aca92b9SYinan Xu XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 5269aca92b9SYinan Xu 527e4f69d78Ssfencevma for (i <- 0 until LoadPipelineWidth) { 528e4f69d78Ssfencevma when(RegNext(io.lsq.mmio(i))) { 529780712aaSxiaofeibao-xjtu robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B 530e4f69d78Ssfencevma } 531e4f69d78Ssfencevma } 5329aca92b9SYinan Xu 533780712aaSxiaofeibao-xjtu 5349aca92b9SYinan Xu /** 5359aca92b9SYinan Xu * RedirectOut: Interrupt and Exceptions 5369aca92b9SYinan Xu */ 537ffebba96Sxiao feibao val deqDispatchData = robEntries(deqPtr.value) 5389aca92b9SYinan Xu val debug_deqUop = debug_microOp(deqPtr.value) 5399aca92b9SYinan Xu 540571677c9Sxiaofeibao-xjtu val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0)) 541571677c9Sxiaofeibao-xjtu val deqPtrEntryValid = deqPtrEntry.commit_v 542c1ebb150STang Haojin val deqHasFlushed = RegInit(false.B) 5439aca92b9SYinan Xu val intrBitSetReg = RegNext(io.csr.intrBitSet) 544c1ebb150STang Haojin val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe && !deqHasFlushed 545571677c9Sxiaofeibao-xjtu val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w 546571677c9Sxiaofeibao-xjtu val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 547571677c9Sxiaofeibao-xjtu val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState 5487e0f64b0SGuanghui Cheng val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || TriggerAction.isDmode(exceptionDataRead.bits.trigger) 549571677c9Sxiaofeibao-xjtu val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException 550c0355297SAnzooooo val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe && !deqHasException && (!deqPtrEntry.isVls || RegNext(RegNext(deqPtrEntry.commit_w))) 551571677c9Sxiaofeibao-xjtu val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst 552fd33b932Sxiaofeibao val deqIsVlsException = deqHasException && deqPtrEntry.isVls 553fd33b932Sxiaofeibao // delay 2 cycle wait exceptionGen out 554fd33b932Sxiaofeibao deqVlsCanCommit := RegNext(RegNext(deqIsVlsException && deqPtrEntry.commit_w)) 555ea2894c8SXuan Hu 556ea2894c8SXuan Hu // lock at assertion of deqVlsExceptionNeedCommit until condition not assert 557ea2894c8SXuan Hu val deqVlsExcpLock = RegInit(false.B) 558ea2894c8SXuan Hu when(deqIsVlsException && deqVlsCanCommit && !deqVlsExcpLock) { 559ea2894c8SXuan Hu deqVlsExcpLock := true.B 560ea2894c8SXuan Hu }.elsewhen(deqPtrVec.head =/= deqPtrVec_next.head) { 561ea2894c8SXuan Hu deqVlsExcpLock := false.B 562ea2894c8SXuan Hu } 563ea2894c8SXuan Hu 564ea2894c8SXuan Hu // Only assert once when deqVlsExcp occurs until condition not assert to avoid multi message passed to RAB 565ea2894c8SXuan Hu when (deqVlsExceptionNeedCommit) { 566ea2894c8SXuan Hu deqVlsExceptionNeedCommit := false.B 567ea2894c8SXuan Hu }.elsewhen(deqIsVlsException && deqVlsCanCommit && !deqVlsExcpLock){ 568fd33b932Sxiaofeibao deqVlsExceptionCommitSize := deqPtrEntry.realDestSize 569fd33b932Sxiaofeibao deqVlsExceptionNeedCommit := true.B 570fd33b932Sxiaofeibao } 57172951335SLi Qianruo 57284e47f35SLi Qianruo XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 5737e0f64b0SGuanghui Cheng XSDebug(deqHasException && TriggerAction.isDmode(exceptionDataRead.bits.trigger), "Debug Mode: Deq has trigger entry debug Mode\n") 57484e47f35SLi Qianruo 575571677c9Sxiaofeibao-xjtu val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst) 5769aca92b9SYinan Xu 577571677c9Sxiaofeibao-xjtu val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset 578a8db15d8Sfdy // val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 579a8db15d8Sfdy val needModifyFtqIdxOffset = false.B 580a8db15d8Sfdy io.isVsetFlushPipe := isVsetFlushPipe 581f4b2089aSYinan Xu // io.flushOut will trigger redirect at the next cycle. 582f4b2089aSYinan Xu // Block any redirect or commit at the next cycle. 583f4b2089aSYinan Xu val lastCycleFlush = RegNext(io.flushOut.valid) 584f4b2089aSYinan Xu 585fd33b932Sxiaofeibao io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException && (!deqIsVlsException || deqVlsCanCommit) || isFlushPipe) && !lastCycleFlush 586f4b2089aSYinan Xu io.flushOut.bits := DontCare 58714a67055Ssfencevma io.flushOut.bits.isRVC := deqDispatchData.isRVC 5884aa9ed34Sfdy io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 5894aa9ed34Sfdy io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 5904aa9ed34Sfdy io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 591571677c9Sxiaofeibao-xjtu io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 592f4b2089aSYinan Xu io.flushOut.bits.interrupt := true.B 5939aca92b9SYinan Xu XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 594571677c9Sxiaofeibao-xjtu XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException) 5959aca92b9SYinan Xu XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 5969aca92b9SYinan Xu XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 5979aca92b9SYinan Xu 598c0355297SAnzooooo val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException && (!deqIsVlsException || deqVlsCanCommit)) && !lastCycleFlush 5999aca92b9SYinan Xu io.exception.valid := RegNext(exceptionHappen) 6003b739f49SXuan Hu io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 601ad415ae0SXiaokun-Pei io.exception.bits.gpaddr := io.readGPAMemData.gpaddr 602ad415ae0SXiaokun-Pei io.exception.bits.isForVSnonLeafPTE := io.readGPAMemData.isForVSnonLeafPTE 6033b739f49SXuan Hu io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 6043b739f49SXuan Hu io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 6053b739f49SXuan Hu io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 606a1d46413STang Haojin io.exception.bits.isFetchMalAddr := RegEnable(exceptionDataRead.bits.isFetchMalAddr && deqHasException, exceptionHappen) 6073b739f49SXuan Hu io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 6083b739f49SXuan Hu io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 6099aca92b9SYinan Xu io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 610e25e4d90SXuan Hu io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen) 611780712aaSxiaofeibao-xjtu io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen) 612f7af4c74Schengguanghui io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 6139aca92b9SYinan Xu 6146f483f86SXuan Hu // data will be one cycle after valid 6156f483f86SXuan Hu io.readGPAMemAddr.valid := exceptionHappen 6166f483f86SXuan Hu io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr 6176f483f86SXuan Hu io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset 6186f483f86SXuan Hu 6199aca92b9SYinan Xu XSDebug(io.flushOut.valid, 6203b739f49SXuan Hu p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 621571677c9Sxiaofeibao-xjtu p"excp $deqHasException flushPipe $isFlushPipe " + 622c1b28b66STang Haojin p"Trap_target 0x${Hexadecimal(io.csr.trapTarget.pc)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 6239aca92b9SYinan Xu 6249aca92b9SYinan Xu 6259aca92b9SYinan Xu /** 6269aca92b9SYinan Xu * Commits (and walk) 6279aca92b9SYinan Xu * They share the same width. 6289aca92b9SYinan Xu */ 629780712aaSxiaofeibao-xjtu // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2 630780712aaSxiaofeibao-xjtu val shouldWalkVec = Wire(Vec(CommitWidth,Bool())) 631780712aaSxiaofeibao-xjtu val walkingPtrVec = RegNext(walkPtrVec) 632780712aaSxiaofeibao-xjtu when(io.redirect.valid){ 633780712aaSxiaofeibao-xjtu shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 634780712aaSxiaofeibao-xjtu }.elsewhen(RegNext(io.redirect.valid)){ 635780712aaSxiaofeibao-xjtu shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 636780712aaSxiaofeibao-xjtu }.elsewhen(state === s_walk){ 637780712aaSxiaofeibao-xjtu shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2)) 638780712aaSxiaofeibao-xjtu }.otherwise( 639780712aaSxiaofeibao-xjtu shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 640780712aaSxiaofeibao-xjtu ) 641c0f8424bSzhanglyGit val walkFinished = walkPtrTrue > lastWalkPtr 64265f65924SXuan Hu rab.io.fromRob.walkEnd := state === s_walk && walkFinished 6434c7680e0SXuan Hu vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished 6449aca92b9SYinan Xu 6459aca92b9SYinan Xu require(RenameWidth <= CommitWidth) 6469aca92b9SYinan Xu 6479aca92b9SYinan Xu // wiring to csr 648f1ba628bSHaojin Tang val (wflags, dirtyFs) = (0 until CommitWidth).map(i => { 6496474c47fSYinan Xu val v = io.commits.commitValid(i) 6509aca92b9SYinan Xu val info = io.commits.info(i) 651780712aaSxiaofeibao-xjtu (v & info.wflags, v & info.dirtyFs) 6529aca92b9SYinan Xu }).unzip 6539aca92b9SYinan Xu val fflags = Wire(Valid(UInt(5.W))) 6546474c47fSYinan Xu fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 6559aca92b9SYinan Xu fflags.bits := wflags.zip(fflagsDataRead).map({ 6569aca92b9SYinan Xu case (w, f) => Mux(w, f, 0.U) 6579aca92b9SYinan Xu }).reduce(_ | _) 6583af3539fSZiyue Zhang val dirtyVs = (0 until CommitWidth).map(i => { 6593af3539fSZiyue Zhang val v = io.commits.commitValid(i) 6603af3539fSZiyue Zhang val info = io.commits.info(i) 6613af3539fSZiyue Zhang v & info.dirtyVs 6623af3539fSZiyue Zhang }) 663f1ba628bSHaojin Tang val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR 6643af3539fSZiyue Zhang val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR 6659aca92b9SYinan Xu 6665110577fSZiyue Zhang val resetVstart = dirty_vs && !io.vstartIsZero 6675110577fSZiyue Zhang 668e43bb916SXuan Hu vecExcpInfo.valid := exceptionHappen && exceptionDataRead.bits.vstartEn && exceptionDataRead.bits.isVecLoad 669e43bb916SXuan Hu when (exceptionHappen) { 670e43bb916SXuan Hu vecExcpInfo.bits.nf := exceptionDataRead.bits.nf 671e43bb916SXuan Hu vecExcpInfo.bits.vsew := exceptionDataRead.bits.vsew 672e43bb916SXuan Hu vecExcpInfo.bits.veew := exceptionDataRead.bits.veew 673e43bb916SXuan Hu vecExcpInfo.bits.vlmul := exceptionDataRead.bits.vlmul 674e43bb916SXuan Hu vecExcpInfo.bits.isStride := exceptionDataRead.bits.isStrided 675e43bb916SXuan Hu vecExcpInfo.bits.isIndexed := exceptionDataRead.bits.isIndexed 676e43bb916SXuan Hu vecExcpInfo.bits.isWhole := exceptionDataRead.bits.isWhole 677e43bb916SXuan Hu vecExcpInfo.bits.isVlm := exceptionDataRead.bits.isVlm 678e43bb916SXuan Hu vecExcpInfo.bits.vstart := exceptionDataRead.bits.vstart 679e43bb916SXuan Hu } 680e43bb916SXuan Hu 6815110577fSZiyue Zhang io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart)) 6825110577fSZiyue Zhang io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U)) 6835110577fSZiyue Zhang 684a8db15d8Sfdy val vxsat = Wire(Valid(Bool())) 685a8db15d8Sfdy vxsat.valid := io.commits.isCommit && vxsat.bits 686a8db15d8Sfdy vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 687a8db15d8Sfdy case (valid, vxsat) => valid & vxsat 688a8db15d8Sfdy }.reduce(_ | _) 689a8db15d8Sfdy 6909aca92b9SYinan Xu // when mispredict branches writeback, stop commit in the next 2 cycles 6919aca92b9SYinan Xu // TODO: don't check all exu write back 6923b739f49SXuan Hu val misPredWb = Cat(VecInit(redirectWBs.map(wb => 6932f2ee3b1SXuan Hu wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 69483ba63b3SXuan Hu ).toSeq)).orR 6959aca92b9SYinan Xu val misPredBlockCounter = Reg(UInt(3.W)) 6969aca92b9SYinan Xu misPredBlockCounter := Mux(misPredWb, 6979aca92b9SYinan Xu "b111".U, 6989aca92b9SYinan Xu misPredBlockCounter >> 1.U 6999aca92b9SYinan Xu ) 7009aca92b9SYinan Xu val misPredBlock = misPredBlockCounter(0) 701571677c9Sxiaofeibao-xjtu val deqFlushBlockCounter = Reg(UInt(3.W)) 702571677c9Sxiaofeibao-xjtu val deqFlushBlock = deqFlushBlockCounter(0) 7037c24a7e1Sxiaofeibao val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0) 704571677c9Sxiaofeibao-xjtu val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr) 705571677c9Sxiaofeibao-xjtu when(deqNeedFlush && deqHitRedirectReg){ 706571677c9Sxiaofeibao-xjtu deqFlushBlockCounter := "b111".U 707571677c9Sxiaofeibao-xjtu }.otherwise{ 708571677c9Sxiaofeibao-xjtu deqFlushBlockCounter := deqFlushBlockCounter >> 1.U 709571677c9Sxiaofeibao-xjtu } 7107c24a7e1Sxiaofeibao when(deqHasCommitted){ 711571677c9Sxiaofeibao-xjtu deqHasFlushed := false.B 7128b9535b8STang Haojin }.elsewhen(deqNeedFlush && io.flushOut.valid && !io.flushOut.bits.flushItself()){ 7137c24a7e1Sxiaofeibao deqHasFlushed := true.B 714571677c9Sxiaofeibao-xjtu } 7157c24a7e1Sxiaofeibao val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock 7169aca92b9SYinan Xu 717ccfddc82SHaojin Tang io.commits.isWalk := state === s_walk 7186474c47fSYinan Xu io.commits.isCommit := state === s_idle && !blockCommit 719780712aaSxiaofeibao-xjtu 720780712aaSxiaofeibao-xjtu val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid)) 721780712aaSxiaofeibao-xjtu val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v)) 722780712aaSxiaofeibao-xjtu val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w)) 723780712aaSxiaofeibao-xjtu val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U) 724780712aaSxiaofeibao-xjtu val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i))) 725571677c9Sxiaofeibao-xjtu val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg 7269aca92b9SYinan Xu // for instructions that may block others, we don't allow them to commit 727780712aaSxiaofeibao-xjtu io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid))) 728571677c9Sxiaofeibao-xjtu 7299aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 7309aca92b9SYinan Xu // defaults: state === s_idle and instructions commit 7319aca92b9SYinan Xu // when intrBitSetReg, allow only one instruction to commit at each clock cycle 732571677c9Sxiaofeibao-xjtu val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe) 733780712aaSxiaofeibao-xjtu val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B 734780712aaSxiaofeibao-xjtu commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i) 735780712aaSxiaofeibao-xjtu io.commits.info(i) := commitInfo(i) 736fa7f2c26STang Haojin io.commits.robIdx(i) := deqPtrVec(i) 7379aca92b9SYinan Xu 7386474c47fSYinan Xu io.commits.walkValid(i) := shouldWalkVec(i) 739935edac4STang Haojin when(state === s_walk) { 7406474c47fSYinan Xu when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 741ef8fa011SXuan Hu XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 7426474c47fSYinan Xu } 7439aca92b9SYinan Xu } 7449aca92b9SYinan Xu 7456474c47fSYinan Xu XSInfo(io.commits.isCommit && io.commits.commitValid(i), 746c61abc0cSXuan Hu "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 7473b739f49SXuan Hu debug_microOp(deqPtrVec(i).value).pc, 7489aca92b9SYinan Xu io.commits.info(i).rfWen, 749780712aaSxiaofeibao-xjtu io.commits.info(i).debug_ldest.getOrElse(0.U), 750780712aaSxiaofeibao-xjtu io.commits.info(i).debug_pdest.getOrElse(0.U), 7519aca92b9SYinan Xu debug_exuData(deqPtrVec(i).value), 752a8db15d8Sfdy fflagsDataRead(i), 753a8db15d8Sfdy vxsatDataRead(i) 7549aca92b9SYinan Xu ) 7556474c47fSYinan Xu XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 7563b739f49SXuan Hu debug_microOp(walkPtrVec(i).value).pc, 7579aca92b9SYinan Xu io.commits.info(i).rfWen, 758780712aaSxiaofeibao-xjtu io.commits.info(i).debug_ldest.getOrElse(0.U), 7599aca92b9SYinan Xu debug_exuData(walkPtrVec(i).value) 7609aca92b9SYinan Xu ) 7619aca92b9SYinan Xu } 7629aca92b9SYinan Xu 763a8db15d8Sfdy // sync fflags/dirty_fs/vxsat to csr 764056ddc44SXuan Hu io.csr.fflags := RegNextWithEnable(fflags) 765056ddc44SXuan Hu io.csr.dirty_fs := GatedValidRegNext(dirty_fs) 766056ddc44SXuan Hu io.csr.dirty_vs := GatedValidRegNext(dirty_vs) 767056ddc44SXuan Hu io.csr.vxsat := RegNextWithEnable(vxsat) 7689aca92b9SYinan Xu 7699aca92b9SYinan Xu // commit load/store to lsq 7706474c47fSYinan Xu val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 77186c54d62SXuan Hu // TODO: Check if meet the require that only set scommit when commit scala store uop 77225df626eSgood-circle val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls )) 7736474c47fSYinan Xu io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 7746474c47fSYinan Xu io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 7756474c47fSYinan Xu // indicate a pending load or store 77641d8d239Shappy-lx io.lsq.pendingUncacheld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio) 77741d8d239Shappy-lx io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid) 778552da88aSXuan Hu // TODO: Check if need deassert pendingst when it is vst 779780712aaSxiaofeibao-xjtu io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid) 780552da88aSXuan Hu // TODO: Check if set correctly when vector store is at the head of ROB 78125df626eSgood-circle io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls) 7826474c47fSYinan Xu io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 783e4f69d78Ssfencevma io.lsq.pendingPtr := RegNext(deqPtr) 78420a5248fSzhanglinjuan io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head) 7859aca92b9SYinan Xu 7869aca92b9SYinan Xu /** 7879aca92b9SYinan Xu * state changes 788ccfddc82SHaojin Tang * (1) redirect: switch to s_walk 789ccfddc82SHaojin Tang * (2) walk: when walking comes to the end, switch to s_idle 7909aca92b9SYinan Xu */ 791ea2894c8SXuan Hu state_next := Mux( 792780712aaSxiaofeibao-xjtu io.redirect.valid || RegNext(io.redirect.valid), s_walk, 7934c7680e0SXuan Hu Mux( 7944c7680e0SXuan Hu state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle, 7954c7680e0SXuan Hu state 7964c7680e0SXuan Hu ) 7974c7680e0SXuan Hu ) 7987e8294acSYinan Xu XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 7997e8294acSYinan Xu XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 8007e8294acSYinan Xu XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 8017e8294acSYinan Xu XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 8029aca92b9SYinan Xu state := state_next 8039aca92b9SYinan Xu 8049aca92b9SYinan Xu /** 8059aca92b9SYinan Xu * pointers and counters 8069aca92b9SYinan Xu */ 807780712aaSxiaofeibao-xjtu val deqPtrGenModule = Module(new NewRobDeqPtrWrapper) 8089aca92b9SYinan Xu deqPtrGenModule.io.state := state 809cda1c534Sxiaofeibao-xjtu deqPtrGenModule.io.deq_v := commit_vDeqGroup 810cda1c534Sxiaofeibao-xjtu deqPtrGenModule.io.deq_w := commit_wDeqGroup 8119aca92b9SYinan Xu deqPtrGenModule.io.exception_state := exceptionDataRead 8129aca92b9SYinan Xu deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 8133b739f49SXuan Hu deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 814571677c9Sxiaofeibao-xjtu deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit 8151bd36f96Sxiao feibao deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe 8166474c47fSYinan Xu deqPtrGenModule.io.blockCommit := blockCommit 817780712aaSxiaofeibao-xjtu deqPtrGenModule.io.hasCommitted := hasCommitted 818780712aaSxiaofeibao-xjtu deqPtrGenModule.io.allCommitted := allCommitted 8199aca92b9SYinan Xu deqPtrVec := deqPtrGenModule.io.out 82020a5248fSzhanglinjuan deqPtrVec_next := deqPtrGenModule.io.next_out 8219aca92b9SYinan Xu 8229aca92b9SYinan Xu val enqPtrGenModule = Module(new RobEnqPtrWrapper) 8239aca92b9SYinan Xu enqPtrGenModule.io.redirect := io.redirect 824b9a37d2fSXuan Hu enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq && !io.fromVecExcpMod.busy 8259aca92b9SYinan Xu enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 826a8db15d8Sfdy enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 8276474c47fSYinan Xu enqPtrVec := enqPtrGenModule.io.out 8289aca92b9SYinan Xu 8299aca92b9SYinan Xu // next walkPtrVec: 8309aca92b9SYinan Xu // (1) redirect occurs: update according to state 831ccfddc82SHaojin Tang // (2) walk: move forwards 832780712aaSxiaofeibao-xjtu val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr 833780712aaSxiaofeibao-xjtu val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U)) 834780712aaSxiaofeibao-xjtu val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr 835780712aaSxiaofeibao-xjtu val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U)) 836c0f8424bSzhanglyGit val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid, 837780712aaSxiaofeibao-xjtu Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk), 838780712aaSxiaofeibao-xjtu Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 8399aca92b9SYinan Xu ) 840c0f8424bSzhanglyGit val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid, 841c0f8424bSzhanglyGit Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)), 842c0f8424bSzhanglyGit Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue) 843c0f8424bSzhanglyGit ) 844780712aaSxiaofeibao-xjtu walkPtrHead := walkPtrVec_next.head 8459aca92b9SYinan Xu walkPtrVec := walkPtrVec_next 846c0f8424bSzhanglyGit walkPtrTrue := walkPtrTrue_next 847780712aaSxiaofeibao-xjtu // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update 848780712aaSxiaofeibao-xjtu val walkPtrLowBits = Reg(UInt(bankAddrWidth.W)) 849780712aaSxiaofeibao-xjtu when(io.redirect.valid){ 850780712aaSxiaofeibao-xjtu walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0)) 851780712aaSxiaofeibao-xjtu } 852780712aaSxiaofeibao-xjtu when(io.redirect.valid) { 853780712aaSxiaofeibao-xjtu donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk) 854780712aaSxiaofeibao-xjtu }.elsewhen(RegNext(io.redirect.valid)){ 855780712aaSxiaofeibao-xjtu donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits)) 856c0f8424bSzhanglyGit }.otherwise{ 857780712aaSxiaofeibao-xjtu donotNeedWalk := 0.U.asTypeOf(donotNeedWalk) 858c0f8424bSzhanglyGit } 859cda1c534Sxiaofeibao-xjtu walkDestSizeDeqGroup.zip(walkPtrVec_next).map { 860780712aaSxiaofeibao-xjtu case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize 861cda1c534Sxiaofeibao-xjtu } 86275b25016SYinan Xu val numValidEntries = distanceBetween(enqPtr, deqPtr) 863a8db15d8Sfdy val commitCnt = PopCount(io.commits.commitValid) 8649aca92b9SYinan Xu 865780712aaSxiaofeibao-xjtu allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U 8669aca92b9SYinan Xu 867ccfddc82SHaojin Tang val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 8689aca92b9SYinan Xu when(io.redirect.valid) { 869dcf3a679STang Haojin lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 8709aca92b9SYinan Xu } 8719aca92b9SYinan Xu 8729aca92b9SYinan Xu 8739aca92b9SYinan Xu /** 8749aca92b9SYinan Xu * States 8759aca92b9SYinan Xu * We put all the stage bits changes here. 876780712aaSxiaofeibao-xjtu * 8779aca92b9SYinan Xu * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 8789aca92b9SYinan Xu * All states: (1) valid; (2) writebacked; (3) flagBkup 8799aca92b9SYinan Xu */ 880cda1c534Sxiaofeibao-xjtu 881780712aaSxiaofeibao-xjtu val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr)) 882780712aaSxiaofeibao-xjtu deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U } 8839aca92b9SYinan Xu val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 8849aca92b9SYinan Xu 885780712aaSxiaofeibao-xjtu val redirectValidReg = RegNext(io.redirect.valid) 886780712aaSxiaofeibao-xjtu val redirectBegin = Reg(UInt(log2Up(RobSize).W)) 887780712aaSxiaofeibao-xjtu val redirectEnd = Reg(UInt(log2Up(RobSize).W)) 888ccfddc82SHaojin Tang when(io.redirect.valid){ 889780712aaSxiaofeibao-xjtu redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value) 890780712aaSxiaofeibao-xjtu redirectEnd := enqPtr.value 891ccfddc82SHaojin Tang } 892780712aaSxiaofeibao-xjtu 893780712aaSxiaofeibao-xjtu // update robEntries valid 894780712aaSxiaofeibao-xjtu for (i <- 0 until RobSize) { 895780712aaSxiaofeibao-xjtu val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 896780712aaSxiaofeibao-xjtu val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _) 897780712aaSxiaofeibao-xjtu assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 898780712aaSxiaofeibao-xjtu val needFlush = redirectValidReg && Mux( 899780712aaSxiaofeibao-xjtu redirectEnd > redirectBegin, 900780712aaSxiaofeibao-xjtu (i.U > redirectBegin) && (i.U < redirectEnd), 901780712aaSxiaofeibao-xjtu (i.U > redirectBegin) || (i.U < redirectEnd) 902780712aaSxiaofeibao-xjtu ) 9036a8b2d5fSxiaofeibao-xjtu when(commitCond) { 904780712aaSxiaofeibao-xjtu robEntries(i).valid := false.B 905780712aaSxiaofeibao-xjtu }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) { 906780712aaSxiaofeibao-xjtu robEntries(i).valid := true.B 907780712aaSxiaofeibao-xjtu }.elsewhen(needFlush){ 908780712aaSxiaofeibao-xjtu robEntries(i).valid := false.B 9099aca92b9SYinan Xu } 9109aca92b9SYinan Xu } 9119aca92b9SYinan Xu 9128744445eSMaxpicca-Li // debug_inst update 913870f462dSXuan Hu for (i <- 0 until (LduCnt + StaCnt)) { 9148744445eSMaxpicca-Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 9158744445eSMaxpicca-Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 9164d931b73SYanqin Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i)) 9178744445eSMaxpicca-Li } 918870f462dSXuan Hu for (i <- 0 until LduCnt) { 919d2b20d1aSTang Haojin debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 920d2b20d1aSTang Haojin debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 921d2b20d1aSTang Haojin } 9228744445eSMaxpicca-Li 923f7af4c74Schengguanghui // status field: writebacked 924f7af4c74Schengguanghui // enqueue logic set 6 writebacked to false 925f7af4c74Schengguanghui for (i <- 0 until RenameWidth) { 926f7af4c74Schengguanghui when(canEnqueue(i)) { 927f7af4c74Schengguanghui val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR 9287e0f64b0SGuanghui Cheng val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 929f7af4c74Schengguanghui val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove 930f7af4c74Schengguanghui val isStu = FuType.isStore(io.enq.req(i).bits.fuType) 9317e0f64b0SGuanghui Cheng robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqTriggerActionIsDebugMode && !isStu 932f7af4c74Schengguanghui } 933f7af4c74Schengguanghui } 934f7af4c74Schengguanghui when(exceptionGen.io.out.valid) { 935f7af4c74Schengguanghui val wbIdx = exceptionGen.io.out.bits.robIdx.value 936780712aaSxiaofeibao-xjtu robEntries(wbIdx).commitTrigger := true.B 937f7af4c74Schengguanghui } 938f7af4c74Schengguanghui 9399aca92b9SYinan Xu // writeback logic set numWbPorts writebacked to true 940a8db15d8Sfdy val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 941a8db15d8Sfdy blockWbSeq.map(_ := false.B) 942a8db15d8Sfdy for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 9436ab6918fSYinan Xu when(wb.valid) { 944f7af4c74Schengguanghui val wbIdx = wb.bits.robIdx.value 9453b739f49SXuan Hu val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 9467e0f64b0SGuanghui Cheng val wbTriggerActionIsDebugMode = TriggerAction.isDmode(wb.bits.trigger.getOrElse(TriggerAction.None)) 9473b739f49SXuan Hu val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 9483b739f49SXuan Hu val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 9497e0f64b0SGuanghui Cheng blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbTriggerActionIsDebugMode 950780712aaSxiaofeibao-xjtu robEntries(wbIdx).commitTrigger := !blockWb 9519aca92b9SYinan Xu } 9529aca92b9SYinan Xu } 953a8db15d8Sfdy 954a8db15d8Sfdy // if the first uop of an instruction is valid , write writebackedCounter 955a8db15d8Sfdy val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 956a8db15d8Sfdy val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop) 957a8db15d8Sfdy val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 958124f6e6aSXuan Hu val enqHasExcpSeq = io.enq.req.map(_.bits.hasException) 959a8db15d8Sfdy val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 960f1e8fcb2SXuan Hu val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 9613235a9d8SZiyue-Zhang val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB)) 962f1e8fcb2SXuan Hu val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 963a8db15d8Sfdy 964f1e8fcb2SXuan Hu private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 965f1e8fcb2SXuan Hu req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 966f1e8fcb2SXuan Hu }) 967cda1c534Sxiaofeibao-xjtu val fflags_wb = fflagsWBs 968cda1c534Sxiaofeibao-xjtu val vxsat_wb = vxsatWBs 969a8db15d8Sfdy for (i <- 0 until RobSize) { 970a8db15d8Sfdy 971a8db15d8Sfdy val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 972a8db15d8Sfdy val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 973a8db15d8Sfdy val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 974a8db15d8Sfdy val instCanEnqFlag = Cat(instCanEnqSeq).orR 975124f6e6aSXuan Hu val hasExcpSeq = enqHasExcpSeq.lazyZip(robIdxMatchSeq).lazyZip(uopEnqValidSeq).map { case (excp, isMatch, valid) => excp && isMatch && valid } 976124f6e6aSXuan Hu val hasExcpFlag = Cat(hasExcpSeq).orR 9778338e674Sxiaofeibao-xjtu val isFirstEnq = !robEntries(i).valid && instCanEnqFlag 978780712aaSxiaofeibao-xjtu val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 9798338e674Sxiaofeibao-xjtu when(isFirstEnq){ 980124f6e6aSXuan Hu robEntries(i).realDestSize := Mux(hasExcpFlag, 0.U, realDestEnqNum) 98111a54ccaSsinsanction }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){ 982780712aaSxiaofeibao-xjtu robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum 983780712aaSxiaofeibao-xjtu } 984f1e8fcb2SXuan Hu val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 9853235a9d8SZiyue-Zhang val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 986f1e8fcb2SXuan Hu val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 987f1e8fcb2SXuan Hu val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 988a8db15d8Sfdy 989a8db15d8Sfdy val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 990a8db15d8Sfdy val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 991f1e8fcb2SXuan Hu val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 992571677c9Sxiaofeibao-xjtu val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 99389cc69c1STang Haojin 994571677c9Sxiaofeibao-xjtu val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 995571677c9Sxiaofeibao-xjtu val needFlush = robEntries(i).needFlush 996571677c9Sxiaofeibao-xjtu val needFlushWriteBack = Wire(Bool()) 997571677c9Sxiaofeibao-xjtu needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 998571677c9Sxiaofeibao-xjtu when(robEntries(i).valid){ 999571677c9Sxiaofeibao-xjtu needFlush := needFlush || needFlushWriteBack 1000571677c9Sxiaofeibao-xjtu } 100189cc69c1STang Haojin 1002571677c9Sxiaofeibao-xjtu when(robEntries(i).valid && (needFlush || needFlushWriteBack)) { 1003f1e8fcb2SXuan Hu // exception flush 1004571677c9Sxiaofeibao-xjtu robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 1005780712aaSxiaofeibao-xjtu robEntries(i).stdWritebacked := true.B 1006780712aaSxiaofeibao-xjtu }.elsewhen(!robEntries(i).valid && instCanEnqFlag) { 1007f1e8fcb2SXuan Hu // enq set num of uops 1008780712aaSxiaofeibao-xjtu robEntries(i).uopNum := enqWBNum 1009780712aaSxiaofeibao-xjtu robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 1010780712aaSxiaofeibao-xjtu }.elsewhen(robEntries(i).valid) { 1011f1e8fcb2SXuan Hu // update by writing back 1012780712aaSxiaofeibao-xjtu robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 1013780712aaSxiaofeibao-xjtu assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!") 1014f1e8fcb2SXuan Hu when(canStdWbSeq.asUInt.orR) { 1015780712aaSxiaofeibao-xjtu robEntries(i).stdWritebacked := true.B 1016cda1c534Sxiaofeibao-xjtu } 1017f1e8fcb2SXuan Hu } 1018a8db15d8Sfdy 10193bc74e23SzhanglyGit val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 102027c566d7SXuan Hu val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 10218338e674Sxiaofeibao-xjtu when(isFirstEnq) { 10228338e674Sxiaofeibao-xjtu robEntries(i).fflags := 0.U 10238338e674Sxiaofeibao-xjtu }.elsewhen(fflagsRes.orR) { 10248338e674Sxiaofeibao-xjtu robEntries(i).fflags := robEntries(i).fflags | fflagsRes 10258338e674Sxiaofeibao-xjtu } 1026a8db15d8Sfdy 1027a8db15d8Sfdy val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 102827c566d7SXuan Hu val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 10298338e674Sxiaofeibao-xjtu when(isFirstEnq) { 10308338e674Sxiaofeibao-xjtu robEntries(i).vxsat := 0.U 10318338e674Sxiaofeibao-xjtu }.elsewhen(vxsatRes.orR) { 10328338e674Sxiaofeibao-xjtu robEntries(i).vxsat := robEntries(i).vxsat | vxsatRes 10338338e674Sxiaofeibao-xjtu } 103449162c9aSGuanghui Cheng 103549162c9aSGuanghui Cheng // trace 103649162c9aSGuanghui Cheng val taken = branchWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.redirect.get.bits.cfiUpdate.taken).reduce(_ || _) 103749162c9aSGuanghui Cheng val xret = csrWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && io.csr.isXRet).reduce(_ || _) 103849162c9aSGuanghui Cheng 103949162c9aSGuanghui Cheng when(xret){ 104049162c9aSGuanghui Cheng robEntries(i).traceBlockInPipe.itype := Itype.ExpIntReturn 104149162c9aSGuanghui Cheng }.elsewhen(Itype.isBranchType(robEntries(i).traceBlockInPipe.itype)){ 104249162c9aSGuanghui Cheng // BranchType code(itype = 5) must be correctly replaced! 104349162c9aSGuanghui Cheng robEntries(i).traceBlockInPipe.itype := Mux(taken, Itype.Taken, Itype.NonTaken) 104449162c9aSGuanghui Cheng } 10459aca92b9SYinan Xu } 1046780712aaSxiaofeibao-xjtu 1047780712aaSxiaofeibao-xjtu // begin update robBanksRdata 1048780712aaSxiaofeibao-xjtu val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 1049780712aaSxiaofeibao-xjtu val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle)) 1050780712aaSxiaofeibao-xjtu needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 1051780712aaSxiaofeibao-xjtu val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine 1052cda1c534Sxiaofeibao-xjtu for (i <- 0 until 2 * CommitWidth) { 1053780712aaSxiaofeibao-xjtu val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i)) 1054cda1c534Sxiaofeibao-xjtu val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1055cda1c534Sxiaofeibao-xjtu val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1056cda1c534Sxiaofeibao-xjtu val instCanEnqFlag = Cat(instCanEnqSeq).orR 1057780712aaSxiaofeibao-xjtu val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 1058780712aaSxiaofeibao-xjtu when(!needUpdate(i).valid && instCanEnqFlag) { 1059780712aaSxiaofeibao-xjtu needUpdate(i).realDestSize := realDestEnqNum 1060780712aaSxiaofeibao-xjtu }.elsewhen(needUpdate(i).valid && instCanEnqFlag) { 1061780712aaSxiaofeibao-xjtu needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum 1062cda1c534Sxiaofeibao-xjtu } 1063780712aaSxiaofeibao-xjtu val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 1064780712aaSxiaofeibao-xjtu val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 1065780712aaSxiaofeibao-xjtu val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 1066780712aaSxiaofeibao-xjtu val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 1067780712aaSxiaofeibao-xjtu 1068780712aaSxiaofeibao-xjtu val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1069780712aaSxiaofeibao-xjtu val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 1070780712aaSxiaofeibao-xjtu val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1071571677c9Sxiaofeibao-xjtu val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 1072780712aaSxiaofeibao-xjtu 1073571677c9Sxiaofeibao-xjtu val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1074571677c9Sxiaofeibao-xjtu val needFlush = robBanksRdata(i).needFlush 1075571677c9Sxiaofeibao-xjtu val needFlushWriteBack = Wire(Bool()) 1076571677c9Sxiaofeibao-xjtu needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 1077571677c9Sxiaofeibao-xjtu when(needUpdate(i).valid) { 1078571677c9Sxiaofeibao-xjtu needUpdate(i).needFlush := needFlush || needFlushWriteBack 1079571677c9Sxiaofeibao-xjtu } 1080780712aaSxiaofeibao-xjtu 1081571677c9Sxiaofeibao-xjtu when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) { 1082780712aaSxiaofeibao-xjtu // exception flush 1083571677c9Sxiaofeibao-xjtu needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1084780712aaSxiaofeibao-xjtu needUpdate(i).stdWritebacked := true.B 1085780712aaSxiaofeibao-xjtu }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) { 1086780712aaSxiaofeibao-xjtu // enq set num of uops 1087780712aaSxiaofeibao-xjtu needUpdate(i).uopNum := enqWBNum 1088780712aaSxiaofeibao-xjtu needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 1089780712aaSxiaofeibao-xjtu }.elsewhen(needUpdate(i).valid) { 1090780712aaSxiaofeibao-xjtu // update by writing back 1091780712aaSxiaofeibao-xjtu needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1092780712aaSxiaofeibao-xjtu when(canStdWbSeq.asUInt.orR) { 1093780712aaSxiaofeibao-xjtu needUpdate(i).stdWritebacked := true.B 10949aca92b9SYinan Xu } 10959aca92b9SYinan Xu } 10969aca92b9SYinan Xu 1097780712aaSxiaofeibao-xjtu val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B)) 1098780712aaSxiaofeibao-xjtu val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1099780712aaSxiaofeibao-xjtu needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes) 1100780712aaSxiaofeibao-xjtu 1101780712aaSxiaofeibao-xjtu val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1102780712aaSxiaofeibao-xjtu val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1103780712aaSxiaofeibao-xjtu needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes) 1104780712aaSxiaofeibao-xjtu } 1105780712aaSxiaofeibao-xjtu robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8)) 1106780712aaSxiaofeibao-xjtu robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8)) 1107780712aaSxiaofeibao-xjtu // end update robBanksRdata 1108780712aaSxiaofeibao-xjtu 1109e8009193SYinan Xu // interrupt_safe 1110e8009193SYinan Xu for (i <- 0 until RenameWidth) { 1111e8009193SYinan Xu // We RegNext the updates for better timing. 1112e8009193SYinan Xu // Note that instructions won't change the system's states in this cycle. 1113*9d3877d6SGuanghui Cheng when(canEnqueue(i)) { 1114e8009193SYinan Xu // For now, we allow non-load-store instructions to trigger interrupts 1115e8009193SYinan Xu // For MMIO instructions, they should not trigger interrupts since they may 1116e8009193SYinan Xu // be sent to lower level before it writes back. 1117e8009193SYinan Xu // However, we cannot determine whether a load/store instruction is MMIO. 1118e8009193SYinan Xu // Thus, we don't allow load/store instructions to trigger an interrupt. 1119e8009193SYinan Xu // TODO: support non-MMIO load-store instructions to trigger interrupts 1120c7ffa892Speixiaokun val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType) 1121*9d3877d6SGuanghui Cheng robEntries(allocatePtrVec(i).value).interrupt_safe := allow_interrupts 1122e8009193SYinan Xu } 1123e8009193SYinan Xu } 11249aca92b9SYinan Xu 11259aca92b9SYinan Xu /** 11269aca92b9SYinan Xu * read and write of data modules 11279aca92b9SYinan Xu */ 11289aca92b9SYinan Xu val commitReadAddr_next = Mux(state_next === s_idle, 11299aca92b9SYinan Xu VecInit(deqPtrVec_next.map(_.value)), 11309aca92b9SYinan Xu VecInit(walkPtrVec_next.map(_.value)) 11319aca92b9SYinan Xu ) 11329aca92b9SYinan Xu 11339aca92b9SYinan Xu exceptionGen.io.redirect <> io.redirect 11349aca92b9SYinan Xu exceptionGen.io.flush := io.flushOut.valid 1135a8db15d8Sfdy 1136a8db15d8Sfdy val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 11379aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 1138a8db15d8Sfdy exceptionGen.io.enq(i).valid := canEnqueueEG(i) 11399aca92b9SYinan Xu exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 11406f483f86SXuan Hu exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr 11416f483f86SXuan Hu exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset 11423b739f49SXuan Hu exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 11433e8a0170SXuan Hu exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException 1144c1b28b66STang Haojin exceptionGen.io.enq(i).bits.isFetchMalAddr := io.enq.req(i).bits.isFetchMalAddr 11453b739f49SXuan Hu exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1146d91483a6Sfdy exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1147d7dd1af1SLi Qianruo exceptionGen.io.enq(i).bits.replayInst := false.B 11483b739f49SXuan Hu XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 11493b739f49SXuan Hu exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 11503b739f49SXuan Hu exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 11517e0f64b0SGuanghui Cheng exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.trigger 1152e703da02SzhanglyGit exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare 1153e703da02SzhanglyGit exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare 1154c0355297SAnzooooo exceptionGen.io.enq(i).bits.vuopIdx := 0.U 1155e43bb916SXuan Hu exceptionGen.io.enq(i).bits.isVecLoad := false.B 1156e43bb916SXuan Hu exceptionGen.io.enq(i).bits.isVlm := false.B 1157e43bb916SXuan Hu exceptionGen.io.enq(i).bits.isStrided := false.B 1158e43bb916SXuan Hu exceptionGen.io.enq(i).bits.isIndexed := false.B 1159e43bb916SXuan Hu exceptionGen.io.enq(i).bits.isWhole := false.B 1160e43bb916SXuan Hu exceptionGen.io.enq(i).bits.nf := 0.U 1161e43bb916SXuan Hu exceptionGen.io.enq(i).bits.vsew := 0.U 1162e43bb916SXuan Hu exceptionGen.io.enq(i).bits.veew := 0.U 1163e43bb916SXuan Hu exceptionGen.io.enq(i).bits.vlmul := 0.U 11649aca92b9SYinan Xu } 11659aca92b9SYinan Xu 11666ab6918fSYinan Xu println(s"ExceptionGen:") 11673b739f49SXuan Hu println(s"num of exceptions: ${params.numException}") 11683b739f49SXuan Hu require(exceptionWBs.length == exceptionGen.io.wb.length, 11693b739f49SXuan Hu f"exceptionWBs.length: ${exceptionWBs.length}, " + 11703b739f49SXuan Hu f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 11713b739f49SXuan Hu for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 11726ab6918fSYinan Xu exc_wb.valid := wb.valid 11733b739f49SXuan Hu exc_wb.bits.robIdx := wb.bits.robIdx 11746f483f86SXuan Hu // only enq inst use ftqPtr to read gpa 11756f483f86SXuan Hu exc_wb.bits.ftqPtr := 0.U.asTypeOf(exc_wb.bits.ftqPtr) 11766f483f86SXuan Hu exc_wb.bits.ftqOffset := 0.U.asTypeOf(exc_wb.bits.ftqOffset) 11773b739f49SXuan Hu exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 11783e8a0170SXuan Hu exc_wb.bits.hasException := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead 1179c1b28b66STang Haojin exc_wb.bits.isFetchMalAddr := false.B 11803b739f49SXuan Hu exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 11814aa9ed34Sfdy exc_wb.bits.isVset := false.B 11823b739f49SXuan Hu exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 11836ab6918fSYinan Xu exc_wb.bits.singleStep := false.B 11846ab6918fSYinan Xu exc_wb.bits.crossPageIPFFix := false.B 1185f7af4c74Schengguanghui // TODO: make trigger configurable 1186b7dc2d1fSGuanghui Cheng val trigger = wb.bits.trigger.getOrElse(TriggerAction.None).asTypeOf(exc_wb.bits.trigger) 11877e0f64b0SGuanghui Cheng exc_wb.bits.trigger := trigger 1188c0355297SAnzooooo exc_wb.bits.vstartEn := (if (wb.bits.vls.nonEmpty) wb.bits.exceptionVec.get.asUInt.orR else 0.U) 1189fd33b932Sxiaofeibao exc_wb.bits.vstart := (if (wb.bits.vls.nonEmpty) wb.bits.vls.get.vpu.vstart else 0.U) 1190c0355297SAnzooooo exc_wb.bits.vuopIdx := (if (wb.bits.vls.nonEmpty) wb.bits.vls.get.vpu.vuopIdx else 0.U) 1191e43bb916SXuan Hu exc_wb.bits.isVecLoad := wb.bits.vls.map(_.isVecLoad).getOrElse(false.B) 1192e43bb916SXuan Hu exc_wb.bits.isVlm := wb.bits.vls.map(_.isVlm).getOrElse(false.B) 1193e43bb916SXuan Hu exc_wb.bits.isStrided := wb.bits.vls.map(_.isStrided).getOrElse(false.B) // strided need two mode tmp vreg 1194e43bb916SXuan Hu exc_wb.bits.isIndexed := wb.bits.vls.map(_.isIndexed).getOrElse(false.B) // indexed and nf=0 need non-sequential uopidx -> vdidx 1195e43bb916SXuan Hu exc_wb.bits.isWhole := wb.bits.vls.map(_.isWhole).getOrElse(false.B) // indexed and nf=0 need non-sequential uopidx -> vdidx 1196e43bb916SXuan Hu exc_wb.bits.nf := wb.bits.vls.map(_.vpu.nf).getOrElse(0.U) 1197e43bb916SXuan Hu exc_wb.bits.vsew := wb.bits.vls.map(_.vpu.vsew).getOrElse(0.U) 1198e43bb916SXuan Hu exc_wb.bits.veew := wb.bits.vls.map(_.vpu.veew).getOrElse(0.U) 1199e43bb916SXuan Hu exc_wb.bits.vlmul := wb.bits.vls.map(_.vpu.vlmul).getOrElse(0.U) 12009aca92b9SYinan Xu } 12019aca92b9SYinan Xu 1202780712aaSxiaofeibao-xjtu fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags) 1203780712aaSxiaofeibao-xjtu vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat) 1204d91483a6Sfdy 12058338e674Sxiaofeibao-xjtu val isCommit = io.commits.isCommit 12068338e674Sxiaofeibao-xjtu val isCommitReg = GatedValidRegNext(io.commits.isCommit) 12076474c47fSYinan Xu val instrCntReg = RegInit(0.U(64.W)) 12088338e674Sxiaofeibao-xjtu val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegEnable(v && CommitType.isFused(i.commitType), isCommit) }) 12098338e674Sxiaofeibao-xjtu val trueCommitCnt = RegEnable(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _), isCommit) +& fuseCommitCnt 12108338e674Sxiaofeibao-xjtu val retireCounter = Mux(isCommitReg, trueCommitCnt, 0.U) 12116474c47fSYinan Xu val instrCnt = instrCntReg + retireCounter 12128338e674Sxiaofeibao-xjtu when(isCommitReg){ 12136474c47fSYinan Xu instrCntReg := instrCnt 12148338e674Sxiaofeibao-xjtu } 12156474c47fSYinan Xu io.csr.perfinfo.retiredInstr := retireCounter 12169aca92b9SYinan Xu io.robFull := !allowEnqueue 1217f094911bSshinezyy io.headNotReady := commit_vDeqGroup(deqPtr.value(bankNumWidth-1, 0)) && !commit_wDeqGroup(deqPtr.value(bankNumWidth-1, 0)) 12189aca92b9SYinan Xu 1219e43bb916SXuan Hu io.toVecExcpMod.logicPhyRegMap := rab.io.toVecExcpMod.logicPhyRegMap 1220e43bb916SXuan Hu io.toVecExcpMod.excpInfo := vecExcpInfo 1221e43bb916SXuan Hu 12229aca92b9SYinan Xu /** 12239aca92b9SYinan Xu * debug info 12249aca92b9SYinan Xu */ 12259aca92b9SYinan Xu XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 12269aca92b9SYinan Xu XSDebug("") 12272f2ee3b1SXuan Hu XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 12289aca92b9SYinan Xu for (i <- 0 until RobSize) { 1229780712aaSxiaofeibao-xjtu XSDebug(false, !robEntries(i).valid, "-") 1230780712aaSxiaofeibao-xjtu XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w") 1231780712aaSxiaofeibao-xjtu XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v") 12329aca92b9SYinan Xu } 12339aca92b9SYinan Xu XSDebug(false, true.B, "\n") 12349aca92b9SYinan Xu 12359aca92b9SYinan Xu for (i <- 0 until RobSize) { 12369aca92b9SYinan Xu if (i % 4 == 0) XSDebug("") 12373b739f49SXuan Hu XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 1238780712aaSxiaofeibao-xjtu XSDebug(false, !robEntries(i).valid, "- ") 1239780712aaSxiaofeibao-xjtu XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ") 1240780712aaSxiaofeibao-xjtu XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ") 12419aca92b9SYinan Xu if (i % 4 == 3) XSDebug(false, true.B, "\n") 12429aca92b9SYinan Xu } 12439aca92b9SYinan Xu 12448338e674Sxiaofeibao-xjtu def ifCommit(counter: UInt): UInt = Mux(isCommit, counter, 0.U) 1245780712aaSxiaofeibao-xjtu 12468338e674Sxiaofeibao-xjtu def ifCommitReg(counter: UInt): UInt = Mux(isCommitReg, counter, 0.U) 12479aca92b9SYinan Xu 12489aca92b9SYinan Xu val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 12499aca92b9SYinan Xu XSPerfAccumulate("clock_cycle", 1.U) 1250e986c5deSXuan Hu QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U) 12519aca92b9SYinan Xu XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 12527e8294acSYinan Xu XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 1253ec9e6512Swakafa XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset) 1254839e5512SZifei Zhang XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset) 1255780712aaSxiaofeibao-xjtu val commitIsMove = commitInfo.map(_.isMove) 12566474c47fSYinan Xu XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }))) 12579aca92b9SYinan Xu val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 12586474c47fSYinan Xu XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 12597e8294acSYinan Xu XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 12609aca92b9SYinan Xu val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 12616474c47fSYinan Xu val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t } 12629aca92b9SYinan Xu XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 126320edb3f7SWilliam Wang val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 12646474c47fSYinan Xu val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t } 126520edb3f7SWilliam Wang XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 1266780712aaSxiaofeibao-xjtu val commitLoadWaitBit = commitInfo.map(_.loadWaitBit) 12679aca92b9SYinan Xu XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }))) 12689aca92b9SYinan Xu val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 12696474c47fSYinan Xu XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }))) 1270780712aaSxiaofeibao-xjtu XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked))) 1271c51eab43SYinan Xu // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 12729aca92b9SYinan Xu // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 12736474c47fSYinan Xu XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1274e986c5deSXuan Hu XSPerfAccumulate("walkCycleTotal", state === s_walk) 1275e986c5deSXuan Hu XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd) 1276e986c5deSXuan Hu private val walkCycle = RegInit(0.U(8.W)) 1277e986c5deSXuan Hu private val waitRabWalkCycle = RegInit(0.U(8.W)) 1278e986c5deSXuan Hu walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1279e986c5deSXuan Hu waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1280e986c5deSXuan Hu 1281e986c5deSXuan Hu XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32) 1282e986c5deSXuan Hu XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32) 1283e986c5deSXuan Hu XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32) 1284e986c5deSXuan Hu 1285780712aaSxiaofeibao-xjtu private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked 1286780712aaSxiaofeibao-xjtu private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked 1287780712aaSxiaofeibao-xjtu private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked 1288af4bdb08SXuan Hu private val deqHeadInfo = debug_microOp(deqPtr.value) 12894b69927cSxiao feibao val deqUopCommitType = debug_microOp(deqPtr.value).commitType 1290239413e5SXuan Hu 1291af4bdb08SXuan Hu XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U) 1292af4bdb08SXuan Hu XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U) 1293af4bdb08SXuan Hu XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U) 1294af4bdb08SXuan Hu XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U) 1295af4bdb08SXuan Hu XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U) 1296af4bdb08SXuan Hu XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U) 1297af4bdb08SXuan Hu XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U) 1298af4bdb08SXuan Hu XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U) 1299af4bdb08SXuan Hu XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U) 1300af4bdb08SXuan Hu XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1301af4bdb08SXuan Hu XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1302af4bdb08SXuan Hu XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1303af4bdb08SXuan Hu XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U) 1304af4bdb08SXuan Hu 1305d280e426Slewislzh XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U) 1306d280e426Slewislzh XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U) 1307d280e426Slewislzh XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U) 1308d280e426Slewislzh 1309d280e426Slewislzh val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax, 1310d280e426Slewislzh VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt, 1311d280e426Slewislzh VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum) 1312d280e426Slewislzh 1313d280e426Slewislzh vfalufuop.zipWithIndex.map{ 1314d280e426Slewislzh case(fuoptype,i) => XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U) 1315d280e426Slewislzh } 1316d280e426Slewislzh 1317d280e426Slewislzh 1318d280e426Slewislzh 13199aca92b9SYinan Xu XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 13209aca92b9SYinan Xu XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 13219aca92b9SYinan Xu XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 13229aca92b9SYinan Xu XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 1323780712aaSxiaofeibao-xjtu XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U)) 132489cc69c1STang Haojin XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U })) 132589cc69c1STang Haojin (2 to RenameWidth).foreach(i => 132689cc69c1STang Haojin XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U })) 132789cc69c1STang Haojin ) 132889cc69c1STang Haojin XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 13299aca92b9SYinan Xu val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 13309aca92b9SYinan Xu val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 13319aca92b9SYinan Xu val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 13329aca92b9SYinan Xu val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 13339aca92b9SYinan Xu val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 13349aca92b9SYinan Xu val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 13359aca92b9SYinan Xu val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 1336780712aaSxiaofeibao-xjtu 13379aca92b9SYinan Xu def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 13389aca92b9SYinan Xu cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 13399aca92b9SYinan Xu } 1340780712aaSxiaofeibao-xjtu 13419aca92b9SYinan Xu for (fuType <- FuType.functionNameMap.keys) { 13429aca92b9SYinan Xu val fuName = FuType.functionNameMap(fuType) 13433b739f49SXuan Hu val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U) 1344839e5512SZifei Zhang XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset) 13459aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 13469aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 13479aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 13489aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 13499aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 13509aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 13519aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 13529aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 13539aca92b9SYinan Xu } 13546087ee12SXuan Hu XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt) 13559aca92b9SYinan Xu 135660ebee38STang Haojin // top-down info 135760ebee38STang Haojin io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 135860ebee38STang Haojin io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 135960ebee38STang Haojin io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 136060ebee38STang Haojin io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 136160ebee38STang Haojin io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt) 136260ebee38STang Haojin io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value) 136360ebee38STang Haojin io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value) 136460ebee38STang Haojin io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 13656ed1154eSTang Haojin 13667cf78eb2Shappy-lx // rolling 13677cf78eb2Shappy-lx io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt) 13688744445eSMaxpicca-Li 13698744445eSMaxpicca-Li /** 13708744445eSMaxpicca-Li * DataBase info: 13718744445eSMaxpicca-Li * log trigger is at writeback valid 13728744445eSMaxpicca-Li * */ 1373248b9a04SYanqin Li if (!env.FPGAPlatform) { 1374248b9a04SYanqin Li val instTableName = "InstTable" + p(XSCoreParamsKey).HartId.toString 1375248b9a04SYanqin Li val instSiteName = "Rob" + p(XSCoreParamsKey).HartId.toString 137690d824ceSYanqin Li val debug_instTable = ChiselDB.createTable(instTableName, new InstInfoEntry) 1377248b9a04SYanqin Li for (wb <- exuWBs) { 1378248b9a04SYanqin Li when(wb.valid) { 1379248b9a04SYanqin Li val debug_instData = Wire(new InstInfoEntry) 1380248b9a04SYanqin Li val idx = wb.bits.robIdx.value 1381248b9a04SYanqin Li debug_instData.robIdx := idx 1382248b9a04SYanqin Li debug_instData.dvaddr := wb.bits.debug.vaddr 1383248b9a04SYanqin Li debug_instData.dpaddr := wb.bits.debug.paddr 1384248b9a04SYanqin Li debug_instData.issueTime := wb.bits.debugInfo.issueTime 1385248b9a04SYanqin Li debug_instData.writebackTime := wb.bits.debugInfo.writebackTime 1386248b9a04SYanqin Li debug_instData.dispatchLatency := wb.bits.debugInfo.dispatchTime - wb.bits.debugInfo.renameTime 1387248b9a04SYanqin Li debug_instData.enqRsLatency := wb.bits.debugInfo.enqRsTime - wb.bits.debugInfo.dispatchTime 1388248b9a04SYanqin Li debug_instData.selectLatency := wb.bits.debugInfo.selectTime - wb.bits.debugInfo.enqRsTime 1389248b9a04SYanqin Li debug_instData.issueLatency := wb.bits.debugInfo.issueTime - wb.bits.debugInfo.selectTime 1390248b9a04SYanqin Li debug_instData.executeLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.issueTime 1391248b9a04SYanqin Li debug_instData.rsFuLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.enqRsTime 1392248b9a04SYanqin Li debug_instData.tlbLatency := wb.bits.debugInfo.tlbRespTime - wb.bits.debugInfo.tlbFirstReqTime 1393248b9a04SYanqin Li debug_instData.exceptType := Cat(wb.bits.exceptionVec.getOrElse(ExceptionVec(false.B))) 1394248b9a04SYanqin Li debug_instData.lsInfo := debug_lsInfo(idx) 1395248b9a04SYanqin Li // debug_instData.globalID := wb.bits.uop.ctrl.debug_globalID 1396248b9a04SYanqin Li // debug_instData.instType := wb.bits.uop.ctrl.fuType 1397248b9a04SYanqin Li // debug_instData.ivaddr := wb.bits.uop.cf.pc 1398248b9a04SYanqin Li // debug_instData.mdpInfo.ssid := wb.bits.uop.cf.ssid 1399248b9a04SYanqin Li // debug_instData.mdpInfo.waitAllStore := wb.bits.uop.cf.loadWaitStrict && wb.bits.uop.cf.loadWaitBit 1400248b9a04SYanqin Li debug_instTable.log( 1401248b9a04SYanqin Li data = debug_instData, 1402248b9a04SYanqin Li en = wb.valid, 1403248b9a04SYanqin Li site = instSiteName, 1404248b9a04SYanqin Li clock = clock, 1405248b9a04SYanqin Li reset = reset 1406248b9a04SYanqin Li ) 1407248b9a04SYanqin Li } 1408248b9a04SYanqin Li } 1409248b9a04SYanqin Li } 14108744445eSMaxpicca-Li 14118744445eSMaxpicca-Li 14129aca92b9SYinan Xu //difftest signals 1413f3034303SHaoyuan Feng val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 14149aca92b9SYinan Xu 14159aca92b9SYinan Xu val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 14169aca92b9SYinan Xu val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1417cbe9a847SYinan Xu 14189aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 14199aca92b9SYinan Xu val idx = deqPtrVec(i).value 14209aca92b9SYinan Xu wdata(i) := debug_exuData(idx) 14213b739f49SXuan Hu wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 14229aca92b9SYinan Xu } 14239aca92b9SYinan Xu 14247d45a146SYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 1425cbe9a847SYinan Xu // These are the structures used by difftest only and should be optimized after synthesis. 1426cbe9a847SYinan Xu val dt_eliminatedMove = Mem(RobSize, Bool()) 1427cbe9a847SYinan Xu val dt_isRVC = Mem(RobSize, Bool()) 1428cbe9a847SYinan Xu val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1429cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1430cbe9a847SYinan Xu when(canEnqueue(i)) { 14316474c47fSYinan Xu dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 14323b739f49SXuan Hu dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1433cbe9a847SYinan Xu } 1434cbe9a847SYinan Xu } 14353b739f49SXuan Hu for (wb <- exuWBs) { 14366ab6918fSYinan Xu when(wb.valid) { 14373b739f49SXuan Hu val wbIdx = wb.bits.robIdx.value 14386ab6918fSYinan Xu dt_exuDebug(wbIdx) := wb.bits.debug 1439cbe9a847SYinan Xu } 1440cbe9a847SYinan Xu } 1441cbe9a847SYinan Xu // Always instantiate basic difftest modules. 1442cbe9a847SYinan Xu for (i <- 0 until CommitWidth) { 1443f1ba628bSHaojin Tang val uop = commitDebugUop(i) 1444cbe9a847SYinan Xu val commitInfo = io.commits.info(i) 1445cbe9a847SYinan Xu val ptr = deqPtrVec(i).value 1446cbe9a847SYinan Xu val exuOut = dt_exuDebug(ptr) 1447cbe9a847SYinan Xu val eliminatedMove = dt_eliminatedMove(ptr) 1448cbe9a847SYinan Xu val isRVC = dt_isRVC(ptr) 1449cbe9a847SYinan Xu 1450e43bb916SXuan Hu val difftest = DifftestModule(new DiffInstrCommit(MaxPhyRegs), delay = 3, dontCare = true) 1451202ef6b0SKunlin You val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt) 14527d45a146SYinan Xu difftest.coreid := io.hartId 14537d45a146SYinan Xu difftest.index := i.U 14547d45a146SYinan Xu difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 1455202ef6b0SKunlin You difftest.skip := dt_skip 14567d45a146SYinan Xu difftest.isRVC := isRVC 1457780712aaSxiaofeibao-xjtu difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U 14584b0d80d8SXuan Hu difftest.fpwen := io.commits.commitValid(i) && uop.fpWen 1459780712aaSxiaofeibao-xjtu difftest.wpdest := commitInfo.debug_pdest.get 1460780712aaSxiaofeibao-xjtu difftest.wdest := commitInfo.debug_ldest.get 14616ce10964SXuan Hu difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U 14626ce10964SXuan Hu when(difftest.valid) { 14636ce10964SXuan Hu assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U) 14646ce10964SXuan Hu } 14657d45a146SYinan Xu if (env.EnableDifftest) { 14667d45a146SYinan Xu val uop = commitDebugUop(i) 146783ba63b3SXuan Hu difftest.pc := SignExt(uop.pc, XLEN) 146883ba63b3SXuan Hu difftest.instr := uop.instr 14697d45a146SYinan Xu difftest.robIdx := ZeroExt(ptr, 10) 14707d45a146SYinan Xu difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7) 14717d45a146SYinan Xu difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7) 14727d45a146SYinan Xu difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD 14737d45a146SYinan Xu difftest.isStore := io.commits.info(i).commitType === CommitType.STORE 1474202ef6b0SKunlin You // Check LoadEvent only when isAmo or isLoad and skip MMIO 1475202ef6b0SKunlin You val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3) 1476202ef6b0SKunlin You difftestLoadEvent.coreid := io.hartId 1477202ef6b0SKunlin You difftestLoadEvent.index := i.U 1478202ef6b0SKunlin You val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip 1479202ef6b0SKunlin You difftestLoadEvent.valid := io.commits.commitValid(i) && io.commits.isCommit && loadCheck 1480202ef6b0SKunlin You difftestLoadEvent.paddr := exuOut.paddr 1481202ef6b0SKunlin You difftestLoadEvent.opType := uop.fuOpType 1482202ef6b0SKunlin You difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType) 1483202ef6b0SKunlin You difftestLoadEvent.isLoad := FuType.isLoad(uop.fuType) 14847d45a146SYinan Xu } 1485cbe9a847SYinan Xu } 1486cbe9a847SYinan Xu } 14879aca92b9SYinan Xu 14887d45a146SYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 1489cbe9a847SYinan Xu val dt_isXSTrap = Mem(RobSize, Bool()) 1490cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1491cbe9a847SYinan Xu when(canEnqueue(i)) { 14923b739f49SXuan Hu dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1493cbe9a847SYinan Xu } 1494cbe9a847SYinan Xu } 14957d45a146SYinan Xu val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) => 14967d45a146SYinan Xu io.commits.isCommit && v && dt_isXSTrap(d.value) 14977d45a146SYinan Xu } 1498cbe9a847SYinan Xu val hitTrap = trapVec.reduce(_ || _) 14997d45a146SYinan Xu val difftest = DifftestModule(new DiffTrapEvent, dontCare = true) 15007d45a146SYinan Xu difftest.coreid := io.hartId 15017d45a146SYinan Xu difftest.hasTrap := hitTrap 15027d45a146SYinan Xu difftest.cycleCnt := timer 15037d45a146SYinan Xu difftest.instrCnt := instrCnt 15047d45a146SYinan Xu difftest.hasWFI := hasWFI 15057d45a146SYinan Xu 15067d45a146SYinan Xu if (env.EnableDifftest) { 1507cbe9a847SYinan Xu val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1508cbe9a847SYinan Xu val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN) 15097d45a146SYinan Xu difftest.code := trapCode 15107d45a146SYinan Xu difftest.pc := trapPC 15119aca92b9SYinan Xu } 1512cbe9a847SYinan Xu } 15131545277aSYinan Xu 151443bdc4d9SYinan Xu val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }) 151543bdc4d9SYinan Xu val commitLoadVec = VecInit(commitLoadValid) 151643bdc4d9SYinan Xu val commitBranchVec = VecInit(commitBranchValid) 151743bdc4d9SYinan Xu val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }) 151843bdc4d9SYinan Xu val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }) 1519cd365d4cSrvcoresjw val perfEvents = Seq( 1520cd365d4cSrvcoresjw ("rob_interrupt_num ", io.flushOut.valid && intrEnable), 1521571677c9Sxiaofeibao-xjtu ("rob_exception_num ", io.flushOut.valid && deqHasException), 1522cd365d4cSrvcoresjw ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe), 1523cd365d4cSrvcoresjw ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst), 1524cd365d4cSrvcoresjw ("rob_commitUop ", ifCommit(commitCnt)), 15257e8294acSYinan Xu ("rob_commitInstr ", ifCommitReg(trueCommitCnt)), 15268338e674Sxiaofeibao-xjtu ("rob_commitInstrMove ", ifCommitReg(PopCount(RegEnable(commitMoveVec, isCommit)))), 15277e8294acSYinan Xu ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt)), 15288338e674Sxiaofeibao-xjtu ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegEnable(commitLoadVec, isCommit)))), 15298338e674Sxiaofeibao-xjtu ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegEnable(commitBranchVec, isCommit)))), 15308338e674Sxiaofeibao-xjtu ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegEnable(commitLoadWaitVec, isCommit)))), 15318338e674Sxiaofeibao-xjtu ("rob_commitInstrStore ", ifCommitReg(PopCount(RegEnable(commitStoreVec, isCommit)))), 15326474c47fSYinan Xu ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)), 1533ccfddc82SHaojin Tang ("rob_walkCycle ", (state === s_walk)), 15348338e674Sxiaofeibao-xjtu ("rob_1_4_valid ", numValidEntries <= (RobSize / 4).U), 15358338e674Sxiaofeibao-xjtu ("rob_2_4_valid ", numValidEntries > (RobSize / 4).U && numValidEntries <= (RobSize / 2).U), 15368338e674Sxiaofeibao-xjtu ("rob_3_4_valid ", numValidEntries > (RobSize / 2).U && numValidEntries <= (RobSize * 3 / 4).U), 15378338e674Sxiaofeibao-xjtu ("rob_4_4_valid ", numValidEntries > (RobSize * 3 / 4).U), 1538cd365d4cSrvcoresjw ) 15391ca0e4f3SYinan Xu generatePerfEvent() 1540780712aaSxiaofeibao-xjtu 1541780712aaSxiaofeibao-xjtu // dontTouch for debug 1542780712aaSxiaofeibao-xjtu if (backendParams.debugEn) { 1543780712aaSxiaofeibao-xjtu dontTouch(enqPtrVec) 1544780712aaSxiaofeibao-xjtu dontTouch(deqPtrVec) 1545780712aaSxiaofeibao-xjtu dontTouch(robEntries) 1546780712aaSxiaofeibao-xjtu dontTouch(robDeqGroup) 1547780712aaSxiaofeibao-xjtu dontTouch(robBanks) 1548780712aaSxiaofeibao-xjtu dontTouch(robBanksRaddrThisLine) 1549780712aaSxiaofeibao-xjtu dontTouch(robBanksRaddrNextLine) 1550780712aaSxiaofeibao-xjtu dontTouch(robBanksRdataThisLine) 1551780712aaSxiaofeibao-xjtu dontTouch(robBanksRdataNextLine) 1552780712aaSxiaofeibao-xjtu dontTouch(robBanksRdataThisLineUpdate) 1553780712aaSxiaofeibao-xjtu dontTouch(robBanksRdataNextLineUpdate) 1554571677c9Sxiaofeibao-xjtu dontTouch(needUpdate) 1555571677c9Sxiaofeibao-xjtu val exceptionWBsVec = MixedVecInit(exceptionWBs) 1556571677c9Sxiaofeibao-xjtu dontTouch(exceptionWBsVec) 1557780712aaSxiaofeibao-xjtu dontTouch(commit_wDeqGroup) 1558780712aaSxiaofeibao-xjtu dontTouch(commit_vDeqGroup) 1559780712aaSxiaofeibao-xjtu dontTouch(commitSizeSumSeq) 1560780712aaSxiaofeibao-xjtu dontTouch(walkSizeSumSeq) 1561780712aaSxiaofeibao-xjtu dontTouch(commitSizeSumCond) 1562780712aaSxiaofeibao-xjtu dontTouch(walkSizeSumCond) 1563780712aaSxiaofeibao-xjtu dontTouch(commitSizeSum) 1564780712aaSxiaofeibao-xjtu dontTouch(walkSizeSum) 1565780712aaSxiaofeibao-xjtu dontTouch(realDestSizeSeq) 1566780712aaSxiaofeibao-xjtu dontTouch(walkDestSizeSeq) 1567780712aaSxiaofeibao-xjtu dontTouch(io.commits) 1568780712aaSxiaofeibao-xjtu dontTouch(commitIsVTypeVec) 1569780712aaSxiaofeibao-xjtu dontTouch(walkIsVTypeVec) 1570780712aaSxiaofeibao-xjtu dontTouch(commitValidThisLine) 1571780712aaSxiaofeibao-xjtu dontTouch(commitReadAddr_next) 1572780712aaSxiaofeibao-xjtu dontTouch(donotNeedWalk) 1573780712aaSxiaofeibao-xjtu dontTouch(walkPtrVec_next) 1574780712aaSxiaofeibao-xjtu dontTouch(walkPtrVec) 1575780712aaSxiaofeibao-xjtu dontTouch(deqPtrVec_next) 1576780712aaSxiaofeibao-xjtu dontTouch(deqPtrVecForWalk) 1577780712aaSxiaofeibao-xjtu dontTouch(snapPtrReadBank) 1578780712aaSxiaofeibao-xjtu dontTouch(snapPtrVecForWalk) 1579780712aaSxiaofeibao-xjtu dontTouch(shouldWalkVec) 1580780712aaSxiaofeibao-xjtu dontTouch(walkFinished) 1581780712aaSxiaofeibao-xjtu dontTouch(changeBankAddrToDeqPtr) 1582780712aaSxiaofeibao-xjtu } 1583780712aaSxiaofeibao-xjtu if (env.EnableDifftest) { 1584780712aaSxiaofeibao-xjtu io.commits.info.map(info => dontTouch(info.debug_pc.get)) 1585780712aaSxiaofeibao-xjtu } 15869aca92b9SYinan Xu} 1587