xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision 4ab7f02c251981009225c54bc740213e3937eeab)
1package xiangshan.backend.issue
2
3import org.chipsalliance.cde.config.Parameters
4import chisel3._
5import chisel3.util._
6import utils.SeqUtils
7import xiangshan.backend.BackendParams
8import xiangshan.backend.Bundles._
9import xiangshan.backend.datapath.DataConfig.DataConfig
10import xiangshan.backend.datapath.WbConfig._
11import xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
12import xiangshan.backend.exu.{ExeUnit, ExeUnitParams}
13import xiangshan.backend.fu.{FuConfig, FuType}
14import xiangshan.SelImm
15import xiangshan.backend.issue.EntryBundles.EntryDeqRespBundle
16
17case class IssueBlockParams(
18  // top down
19  private val exuParams: Seq[ExeUnitParams],
20  val numEntries       : Int,
21  numEnq               : Int,
22  numComp              : Int,
23  numDeqOutside        : Int = 0,
24  numWakeupFromOthers  : Int = 0,
25  XLEN                 : Int = 64,
26  VLEN                 : Int = 128,
27  vaddrBits            : Int = 39,
28  // calculate in scheduler
29  var idxInSchBlk      : Int = 0,
30)(
31  implicit
32  val schdType: SchedulerType,
33) {
34  var backendParam: BackendParams = null
35
36  val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit)
37
38  val allExuParams = exuParams
39
40  def updateIdx(idx: Int): Unit = {
41    this.idxInSchBlk = idx
42  }
43
44  def inMemSchd: Boolean = schdType == MemScheduler()
45
46  def inIntSchd: Boolean = schdType == IntScheduler()
47
48  def inVfSchd: Boolean = schdType == VfScheduler()
49
50  def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstuCnt > 0 || HyuCnt > 0)
51
52  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
53
54  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
55
56  def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0
57
58  def isVecLduIQ: Boolean = inMemSchd && VlduCnt > 0
59
60  def isVecStuIQ: Boolean = inMemSchd && VstuCnt > 0
61
62  def isVecMemIQ: Boolean = isVecLduIQ || isVecStuIQ
63
64  def needFeedBackSqIdx: Boolean = isVecMemIQ || isStAddrIQ
65
66  def numExu: Int = exuBlockParams.count(!_.fakeUnit)
67
68  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
69
70  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
71
72  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
73
74  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
75
76  def numV0Src: Int = exuBlockParams.map(_.numV0Src).max
77
78  def numVlSrc: Int = exuBlockParams.map(_.numVlSrc).max
79
80  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
81
82  def numSrc: Int = exuBlockParams.map(_.numSrc).max
83
84  def readIntRf: Boolean = numIntSrc > 0
85
86  def readFpRf: Boolean = numFpSrc > 0
87
88  def readVecRf: Boolean = numVecSrc > 0
89
90  def readVfRf: Boolean = numVfSrc > 0
91
92  def readV0Rf: Boolean = numV0Src > 0
93
94  def readVlRf: Boolean = numVlSrc > 0
95
96  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
97
98  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
99
100  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
101
102  def writeV0Rf: Boolean = exuBlockParams.map(_.writeV0Rf).reduce(_ || _)
103
104  def writeVlRf: Boolean = exuBlockParams.map(_.writeVlRf).reduce(_ || _)
105
106  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
107
108  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
109
110  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
111
112  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
113
114  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
115
116  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
117
118  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
119
120  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
121
122  def needSrcVxrm: Boolean = exuBlockParams.map(_.needSrcVxrm).reduce(_ || _)
123
124  def writeVConfig: Boolean = exuBlockParams.map(_.writeVConfig).reduce(_ || _)
125
126  def writeVType: Boolean = exuBlockParams.map(_.writeVType).reduce(_ || _)
127
128  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
129
130  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
131
132  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
133
134  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
135
136  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
137
138  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
139
140  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
141
142  def numDeq: Int = numDeqOutside + exuBlockParams.length
143
144  def numSimp: Int = numEntries - numEnq - numComp
145
146  def isAllComp: Boolean = numComp == (numEntries - numEnq)
147
148  def isAllSimp: Boolean = numComp == 0
149
150  def hasCompAndSimp: Boolean = !(isAllComp || isAllSimp)
151
152  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
153
154  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
155
156  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
157
158  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
159
160  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
161
162  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
163
164  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
165
166  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
167
168  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
169
170  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
171
172  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
173
174  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
175
176  def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu)
177
178  def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu)
179
180  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
181
182  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
183
184  def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta
185
186  def LdExuCnt = LduCnt + HyuCnt
187
188  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
189
190  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
191
192  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
193
194  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
195
196  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
197
198  /**
199    * Get the regfile type that this issue queue need to read
200    */
201  def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _)
202
203  /**
204    * Get the regfile type that this issue queue need to read
205    */
206  def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _)
207
208  /**
209    * Get the max width of psrc
210    */
211  def rdPregIdxWidth = {
212    this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
213  }
214
215  /**
216    * Get the max width of pdest
217    */
218  def wbPregIdxWidth = {
219    this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
220  }
221
222  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
223
224  /** Get exu source wake up
225    * @todo replace with
226    *       exuBlockParams
227    *       .flatMap(_.iqWakeUpSinkPairs)
228    *       .map(_.source)
229    *       .distinctBy(_.name)
230    *       when xiangshan is updated to 2.13.11
231    */
232  def wakeUpInExuSources: Seq[WakeUpSource] = {
233    SeqUtils.distinctBy(
234      exuBlockParams
235        .flatMap(_.iqWakeUpSinkPairs)
236        .map(_.source)
237    )(_.name)
238  }
239
240  def wakeUpOutExuSources: Seq[WakeUpSource] = {
241    SeqUtils.distinctBy(
242      exuBlockParams
243        .flatMap(_.iqWakeUpSourcePairs)
244        .map(_.source)
245    )(_.name)
246  }
247
248  def wakeUpToExuSinks = exuBlockParams
249    .flatMap(_.iqWakeUpSourcePairs)
250    .map(_.sink).distinct
251
252  def numWakeupToIQ: Int = wakeUpInExuSources.size
253
254  def numWakeupFromIQ: Int = wakeUpInExuSources.size
255
256  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
257
258  def numWakeupFromWB = {
259    val pregSet = this.pregReadSet
260    pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum
261  }
262
263  def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0
264
265  def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readIntRf).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
266
267  def needWakeupFromFpWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readFpRf).groupBy(x => x.getFpWBPort.getOrElse(FpWB(port = -1)).port).filter(_._1 != -1)
268
269  def needWakeupFromVfWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readVecRf).groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
270
271  def needWakeupFromV0WBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readV0Rf).groupBy(x => x.getV0WBPort.getOrElse(V0WB(port = -1)).port).filter(_._1 != -1)
272
273  def needWakeupFromVlWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readVlRf).groupBy(x => x.getVlWBPort.getOrElse(VlWB(port = -1)).port).filter(_._1 != -1)
274
275  def hasWakeupFromMem: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isMemExeUnit).fold(false)(_ | _)
276
277  def hasWakeupFromVf: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isVfExeUnit).fold(false)(_ | _)
278
279  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
280
281  def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs)
282
283  def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq()
284
285  def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length
286
287  def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0
288
289  def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct
290
291  // set load imm to 32-bit for fused_lui_load
292  def deqImmTypesMaxLen: Int = if (isLdAddrIQ || isHyAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len
293
294  def needImm: Boolean = deqImmTypes.nonEmpty
295
296  // cfgs(exuIdx)(set of exu's wb)
297
298  /**
299    * Get [[PregWB]] of this IssueBlock
300    * @return set of [[PregWB]] of [[ExeUnit]]
301    */
302  def getWbCfgs: Seq[Set[PregWB]] = {
303    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
304  }
305
306  def canAccept(fuType: UInt): Bool = {
307    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
308  }
309
310  def bindBackendParam(param: BackendParams): Unit = {
311    backendParam = param
312  }
313
314  def wakeUpSourceExuIdx: Seq[Int] = {
315    wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name))
316  }
317
318  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
319    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
320  }
321
322  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
323    MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle)))
324  }
325
326  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
327    MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle)))
328  }
329
330  def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = {
331    MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle)))
332  }
333
334  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
335    MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x))))
336  }
337
338  def genWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = {
339    val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match {
340      case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
341      case _ => Seq()
342    }
343    val fpBundle = schdType match {
344      case FpScheduler() | MemScheduler() => needWakeupFromFpWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
345      case _ => Seq()
346    }
347    val vfBundle = schdType match {
348      case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
349      case _ => Seq()
350    }
351    val v0Bundle = schdType match {
352      case VfScheduler() | MemScheduler() => needWakeupFromV0WBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
353      case _ => Seq()
354    }
355    val vlBundle = schdType match {
356      case VfScheduler() | MemScheduler() => needWakeupFromVlWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
357      case _ => Seq()
358    }
359    MixedVec(intBundle ++ fpBundle ++ vfBundle ++ v0Bundle ++ vlBundle)
360  }
361
362  def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
363    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyWakeupOut, x.copyNum))))
364  }
365
366  def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
367    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam))))
368  }
369
370  def genOGRespBundle(implicit p: Parameters) = {
371    implicit val issueBlockParams = this
372    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
373  }
374
375  def genOG2RespBundle(implicit p: Parameters) = {
376    implicit val issueBlockParams = this
377    MixedVec(exuBlockParams.map(_ => new Valid(new EntryDeqRespBundle)))
378  }
379
380  def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = {
381    implicit val issueBlockParams = this
382    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
383  }
384
385  def genWbFuBusyTableReadBundle()(implicit p: Parameters) = {
386    implicit val issueBlockParams = this
387    MixedVec(exuBlockParams.map{ x =>
388      new WbFuBusyTableReadBundle(x)
389    })
390  }
391
392  def genWbConflictBundle()(implicit p: Parameters) = {
393    implicit val issueBlockParams = this
394    MixedVec(exuBlockParams.map { x =>
395      new WbConflictBundle(x)
396    })
397  }
398
399  def getIQName = {
400    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
401  }
402
403  def getEntryName = {
404    "Entries" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
405  }
406}
407