1package xiangshan.backend.issue 2 3import org.chipsalliance.cde.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import utils.SeqUtils 7import xiangshan.backend.BackendParams 8import xiangshan.backend.Bundles._ 9import xiangshan.backend.datapath.DataConfig.DataConfig 10import xiangshan.backend.datapath.WbConfig._ 11import xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource} 12import xiangshan.backend.exu.{ExeUnit, ExeUnitParams} 13import xiangshan.backend.fu.{FuConfig, FuType} 14import xiangshan.SelImm 15import xiangshan.backend.issue.EntryBundles.EntryDeqRespBundle 16 17case class IssueBlockParams( 18 // top down 19 private val exuParams: Seq[ExeUnitParams], 20 val numEntries : Int, 21 numEnq : Int, 22 numComp : Int, 23 numDeqOutside : Int = 0, 24 numWakeupFromOthers : Int = 0, 25 XLEN : Int = 64, 26 VLEN : Int = 128, 27 vaddrBits : Int = 39, 28 // calculate in scheduler 29 var idxInSchBlk : Int = 0, 30)( 31 implicit 32 val schdType: SchedulerType, 33) { 34 var backendParam: BackendParams = null 35 36 val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit) 37 38 val allExuParams = exuParams 39 40 def updateIdx(idx: Int): Unit = { 41 this.idxInSchBlk = idx 42 } 43 44 def inMemSchd: Boolean = schdType == MemScheduler() 45 46 def inIntSchd: Boolean = schdType == IntScheduler() 47 48 def inVfSchd: Boolean = schdType == VfScheduler() 49 50 def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstuCnt > 0 || HyuCnt > 0) 51 52 def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0 53 54 def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0 55 56 def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0 57 58 def isVecLduIQ: Boolean = inMemSchd && VlduCnt > 0 59 60 def isVecStuIQ: Boolean = inMemSchd && VstuCnt > 0 61 62 def isVecMemIQ: Boolean = isVecLduIQ || isVecStuIQ 63 64 def numExu: Int = exuBlockParams.count(!_.fakeUnit) 65 66 def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max 67 68 def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max 69 70 def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max 71 72 def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max 73 74 def numV0Src: Int = exuBlockParams.map(_.numV0Src).max 75 76 def numVlSrc: Int = exuBlockParams.map(_.numVlSrc).max 77 78 def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max 79 80 def numSrc: Int = exuBlockParams.map(_.numSrc).max 81 82 def readIntRf: Boolean = numIntSrc > 0 83 84 def readFpRf: Boolean = numFpSrc > 0 85 86 def readVecRf: Boolean = numVecSrc > 0 87 88 def readVfRf: Boolean = numVfSrc > 0 89 90 def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _) 91 92 def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _) 93 94 def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _) 95 96 def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted 97 98 def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _) 99 100 def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _) 101 102 def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _) 103 104 def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _) 105 106 def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger 107 108 def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0 109 110 def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _) 111 112 def needSrcVxrm: Boolean = exuBlockParams.map(_.needSrcVxrm).reduce(_ || _) 113 114 def writeVConfig: Boolean = exuBlockParams.map(_.writeVConfig).reduce(_ || _) 115 116 def writeVType: Boolean = exuBlockParams.map(_.writeVType).reduce(_ || _) 117 118 def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq 119 120 def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf) 121 122 def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf) 123 124 def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf) 125 126 def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf) 127 128 def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB) 129 130 def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN 131 132 def numDeq: Int = numDeqOutside + exuBlockParams.length 133 134 def numSimp: Int = numEntries - numEnq - numComp 135 136 def isAllComp: Boolean = numComp == (numEntries - numEnq) 137 138 def isAllSimp: Boolean = numComp == 0 139 140 def hasCompAndSimp: Boolean = !(isAllComp || isAllSimp) 141 142 def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum 143 144 def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum 145 146 def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum 147 148 def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum 149 150 def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum 151 152 def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum 153 154 def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum 155 156 def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum 157 158 def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum 159 160 def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum 161 162 def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum 163 164 def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum 165 166 def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu) 167 168 def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu) 169 170 def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum 171 172 def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum 173 174 def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta 175 176 def LdExuCnt = LduCnt + HyuCnt 177 178 def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum 179 180 def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum 181 182 def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum 183 184 def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum 185 186 def numRedirect: Int = exuBlockParams.count(_.hasRedirect) 187 188 /** 189 * Get the regfile type that this issue queue need to read 190 */ 191 def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _) 192 193 /** 194 * Get the regfile type that this issue queue need to read 195 */ 196 def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _) 197 198 /** 199 * Get the max width of psrc 200 */ 201 def rdPregIdxWidth = { 202 this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _) 203 } 204 205 /** 206 * Get the max width of pdest 207 */ 208 def wbPregIdxWidth = { 209 this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _) 210 } 211 212 def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs) 213 214 /** Get exu source wake up 215 * @todo replace with 216 * exuBlockParams 217 * .flatMap(_.iqWakeUpSinkPairs) 218 * .map(_.source) 219 * .distinctBy(_.name) 220 * when xiangshan is updated to 2.13.11 221 */ 222 def wakeUpInExuSources: Seq[WakeUpSource] = { 223 SeqUtils.distinctBy( 224 exuBlockParams 225 .flatMap(_.iqWakeUpSinkPairs) 226 .map(_.source) 227 )(_.name) 228 } 229 230 def wakeUpOutExuSources: Seq[WakeUpSource] = { 231 SeqUtils.distinctBy( 232 exuBlockParams 233 .flatMap(_.iqWakeUpSourcePairs) 234 .map(_.source) 235 )(_.name) 236 } 237 238 def wakeUpToExuSinks = exuBlockParams 239 .flatMap(_.iqWakeUpSourcePairs) 240 .map(_.sink).distinct 241 242 def numWakeupToIQ: Int = wakeUpInExuSources.size 243 244 def numWakeupFromIQ: Int = wakeUpInExuSources.size 245 246 def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers 247 248 def numWakeupFromWB = { 249 val pregSet = this.pregReadSet 250 pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum 251 } 252 253 def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0 254 255 def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name)).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1) 256 257 def needWakeupFromFpWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name)).groupBy(x => x.getFpWBPort.getOrElse(FpWB(port = -1)).port).filter(_._1 != -1) 258 259 def needWakeupFromVfWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name)).groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1) 260 261 def needWakeupFromV0WBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name)).groupBy(x => x.getV0WBPort.getOrElse(V0WB(port = -1)).port).filter(_._1 != -1) 262 263 def needWakeupFromVlWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name)).groupBy(x => x.getVlWBPort.getOrElse(VlWB(port = -1)).port).filter(_._1 != -1) 264 265 def hasWakeupFromMem: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isMemExeUnit).fold(false)(_ | _) 266 267 def hasWakeupFromVf: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isVfExeUnit).fold(false)(_ | _) 268 269 def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct 270 271 def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs) 272 273 def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq() 274 275 def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length 276 277 def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0 278 279 def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct 280 281 // set load imm to 32-bit for fused_lui_load 282 def deqImmTypesMaxLen: Int = if (isLdAddrIQ || isHyAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len 283 284 def needImm: Boolean = deqImmTypes.nonEmpty 285 286 // cfgs(exuIdx)(set of exu's wb) 287 288 /** 289 * Get [[PregWB]] of this IssueBlock 290 * @return set of [[PregWB]] of [[ExeUnit]] 291 */ 292 def getWbCfgs: Seq[Set[PregWB]] = { 293 exuBlockParams.map(exu => exu.wbPortConfigs.toSet) 294 } 295 296 def canAccept(fuType: UInt): Bool = { 297 Cat(getFuCfgs.map(_.fuType.U === fuType)).orR 298 } 299 300 def bindBackendParam(param: BackendParams): Unit = { 301 backendParam = param 302 } 303 304 def wakeUpSourceExuIdx: Seq[Int] = { 305 wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name)) 306 } 307 308 def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = { 309 MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle))) 310 } 311 312 def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = { 313 MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle))) 314 } 315 316 def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 317 MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle))) 318 } 319 320 def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = { 321 MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle))) 322 } 323 324 def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = { 325 MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x)))) 326 } 327 328 def genWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 329 val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match { 330 case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 331 case _ => Seq() 332 } 333 val fpBundle = schdType match { 334 case FpScheduler() | MemScheduler() => needWakeupFromFpWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 335 case _ => Seq() 336 } 337 val vfBundle = schdType match { 338 case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 339 case _ => Seq() 340 } 341 val v0Bundle = schdType match { 342 case VfScheduler() | MemScheduler() => needWakeupFromV0WBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 343 case _ => Seq() 344 } 345 val vlBundle = schdType match { 346 case VfScheduler() | MemScheduler() => needWakeupFromVlWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 347 case _ => Seq() 348 } 349 MixedVec(intBundle ++ fpBundle ++ vfBundle ++ v0Bundle ++ vlBundle) 350 } 351 352 def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 353 MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyWakeupOut, x.copyNum)))) 354 } 355 356 def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 357 MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam)))) 358 } 359 360 def genOGRespBundle(implicit p: Parameters) = { 361 implicit val issueBlockParams = this 362 MixedVec(exuBlockParams.map(_ => new OGRespBundle)) 363 } 364 365 def genOG2RespBundle(implicit p: Parameters) = { 366 implicit val issueBlockParams = this 367 MixedVec(exuBlockParams.map(_ => new Valid(new EntryDeqRespBundle))) 368 } 369 370 def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = { 371 implicit val issueBlockParams = this 372 MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x))) 373 } 374 375 def genWbFuBusyTableReadBundle()(implicit p: Parameters) = { 376 implicit val issueBlockParams = this 377 MixedVec(exuBlockParams.map{ x => 378 new WbFuBusyTableReadBundle(x) 379 }) 380 } 381 382 def genWbConflictBundle()(implicit p: Parameters) = { 383 implicit val issueBlockParams = this 384 MixedVec(exuBlockParams.map { x => 385 new WbConflictBundle(x) 386 }) 387 } 388 389 def getIQName = { 390 "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _) 391 } 392 393 def getEntryName = { 394 "Entries" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _) 395 } 396} 397