1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend.fu 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utility.{LookupTreeDefault, ParallelMux, ParallelXOR, SignExt, ZeroExt} 23import utils.{XSDebug, XSError} 24import xiangshan._ 25import xiangshan.backend.fu.util._ 26 27 28 29 30class CountModule(implicit p: Parameters) extends XSModule { 31 val io = IO(new Bundle() { 32 val src = Input(UInt(XLEN.W)) 33 val func = Input(UInt()) 34 val regEnable = Input(Bool()) 35 val out = Output(UInt(XLEN.W)) 36 }) 37 38 def encode(bits: UInt): UInt = { 39 LookupTreeDefault(bits, 0.U, List(0.U -> 2.U(2.W), 1.U -> 1.U(2.W))) 40 } 41 def clzi(msb: Int, left: UInt, right: UInt): UInt = { 42 Mux(left(msb), 43 Cat(left(msb) && right(msb), !right(msb), if(msb==1)right(0) else right(msb-1, 0)), 44 left) 45 } 46 47 // stage 0 48 val c0 = Wire(Vec(32, UInt(2.W))) 49 val c1 = Wire(Vec(16, UInt(3.W))) 50 val countSrc = Mux(io.func(1), Reverse(io.src), io.src) 51 52 for(i <- 0 until 32){ c0(i) := encode(countSrc(2*i+1, 2*i)) } 53 for(i <- 0 until 16){ c1(i) := clzi(1, c0(i*2+1), c0(i*2)) } 54 55 // pipeline registers 56 val funcReg = RegEnable(io.func, io.regEnable) 57 val c2 = Reg(Vec(8, UInt(4.W))) 58 val cpopTmp = Reg(Vec(4, UInt(5.W))) 59 when (io.regEnable) { 60 for (i <- 0 until 8) { 61 c2(i) := clzi(2, c1(i*2+1), c1(i*2)) 62 } 63 for (i <- 0 until 4) { 64 cpopTmp(i) := PopCount(io.src(i*16+15, i*16)) 65 } 66 } 67 68 // stage 1 69 val c3 = Wire(Vec(4, UInt(5.W))) 70 val c4 = Wire(Vec(2, UInt(6.W))) 71 72 for(i <- 0 until 4){ c3(i) := clzi(3, c2(i*2+1), c2(i*2)) } 73 for(i <- 0 until 2){ c4(i) := clzi(4, c3(i*2+1), c3(i*2)) } 74 val zeroRes = clzi(5, c4(1), c4(0)) 75 val zeroWRes = Mux(funcReg(1), c4(1), c4(0)) 76 77 val cpopLo32 = cpopTmp(0) +& cpopTmp(1) 78 val cpopHi32 = cpopTmp(2) +& cpopTmp(3) 79 80 val cpopRes = cpopLo32 +& cpopHi32 81 val cpopWRes = cpopLo32 82 83 io.out := Mux(funcReg(2), Mux(funcReg(0), cpopWRes, cpopRes), Mux(funcReg(0), zeroWRes, zeroRes)) 84} 85 86class ClmulModule(implicit p: Parameters) extends XSModule { 87 val io = IO(new Bundle() { 88 val src = Vec(2, Input(UInt(XLEN.W))) 89 val func = Input(UInt()) 90 val regEnable = Input(Bool()) 91 val out = Output(UInt(XLEN.W)) 92 }) 93 94 // stage 0 95 val (src1, src2) = (io.src(0), io.src(1)) 96 97 val mul0 = Wire(Vec(64, UInt(128.W))) 98 val mul1 = Wire(Vec(32, UInt(128.W))) 99 val mul2 = Wire(Vec(16, UInt(128.W))) 100 101 (0 until XLEN) map { i => 102 mul0(i) := Mux(src1(i), if(i==0) src2 else Cat(src2, 0.U(i.W)), 0.U) 103 } 104 (0 until 32) map { i => mul1(i) := mul0(i*2) ^ mul0(i*2+1)} 105 (0 until 16) map { i => mul2(i) := mul1(i*2) ^ mul1(i*2+1)} 106 107 // pipeline registers 108 val funcReg = RegEnable(io.func, io.regEnable) 109 val mul3 = Reg(Vec(8, UInt(128.W))) 110 when (io.regEnable) { 111 (0 until 8) map { i => mul3(i) := mul2(i*2) ^ mul2(i*2+1)} 112 } 113 114 // stage 1 115 val res = ParallelXOR(mul3) 116 117 val clmul = res(63,0) 118 val clmulh = res(127,64) 119 val clmulr = res(126,63) 120 121 io.out := LookupTreeDefault(funcReg, clmul, List( 122 BKUOpType.clmul -> clmul, 123 BKUOpType.clmulh -> clmulh, 124 BKUOpType.clmulr -> clmulr 125 )) 126} 127 128class MiscModule(implicit p: Parameters) extends XSModule { 129 val io = IO(new Bundle() { 130 val src = Vec(2, Input(UInt(XLEN.W))) 131 val func = Input(UInt()) 132 val regEnable = Input(Bool()) 133 val out = Output(UInt(XLEN.W)) 134 }) 135 136 val (src1, src2) = (io.src(0), io.src(1)) 137 138 def xpermLUT(table: UInt, idx: UInt, width: Int) : UInt = { 139 // ParallelMux((0 until XLEN/width).map( i => i.U -> table(i)).map( x => (x._1 === idx, x._2))) 140 LookupTreeDefault(idx, 0.U(width.W), (0 until XLEN/width).map( i => i.U -> table(i*width+width-1, i*width))) 141 } 142 143 val xpermnVec = Wire(Vec(16, UInt(4.W))) 144 (0 until 16).map( i => xpermnVec(i) := xpermLUT(src1, src2(i*4+3, i*4), 4)) 145 val xpermn = Cat(xpermnVec.reverse) 146 147 val xpermbVec = Wire(Vec(8, UInt(8.W))) 148 (0 until 8).map( i => xpermbVec(i) := Mux(src2(i*8+7, i*8+3).orR, 0.U, xpermLUT(src1, src2(i*8+2, i*8), 8))) 149 val xpermb = Cat(xpermbVec.reverse) 150 151 io.out := RegEnable(Mux(io.func(0), xpermb, xpermn), io.regEnable) 152} 153 154class HashModule(implicit p: Parameters) extends XSModule { 155 val io = IO(new Bundle() { 156 val src = Input(UInt(XLEN.W)) 157 val func = Input(UInt()) 158 val regEnable = Input(Bool()) 159 val out = Output(UInt(XLEN.W)) 160 }) 161 162 val src1 = io.src 163 164 val sha256sum0 = ROR32(src1, 2) ^ ROR32(src1, 13) ^ ROR32(src1, 22) 165 val sha256sum1 = ROR32(src1, 6) ^ ROR32(src1, 11) ^ ROR32(src1, 25) 166 val sha256sig0 = ROR32(src1, 7) ^ ROR32(src1, 18) ^ SHR32(src1, 3) 167 val sha256sig1 = ROR32(src1, 17) ^ ROR32(src1, 19) ^ SHR32(src1, 10) 168 val sha512sum0 = ROR64(src1, 28) ^ ROR64(src1, 34) ^ ROR64(src1, 39) 169 val sha512sum1 = ROR64(src1, 14) ^ ROR64(src1, 18) ^ ROR64(src1, 41) 170 val sha512sig0 = ROR64(src1, 1) ^ ROR64(src1, 8) ^ SHR64(src1, 7) 171 val sha512sig1 = ROR64(src1, 19) ^ ROR64(src1, 61) ^ SHR64(src1, 6) 172 val sm3p0 = ROR32(src1, 23) ^ ROR32(src1, 15) ^ src1 173 val sm3p1 = ROR32(src1, 9) ^ ROR32(src1, 17) ^ src1 174 175 val shaSource = VecInit(Seq( 176 SignExt(sha256sum0(31,0), XLEN), 177 SignExt(sha256sum1(31,0), XLEN), 178 SignExt(sha256sig0(31,0), XLEN), 179 SignExt(sha256sig1(31,0), XLEN), 180 sha512sum0, 181 sha512sum1, 182 sha512sig0, 183 sha512sig1 184 )) 185 val sha = shaSource(io.func(2,0)) 186 val sm3 = Mux(io.func(0), SignExt(sm3p1(31,0), XLEN), SignExt(sm3p0(31,0), XLEN)) 187 188 io.out := RegEnable(Mux(io.func(3), sm3, sha), io.regEnable) 189} 190 191class BlockCipherModule(implicit p: Parameters) extends XSModule { 192 val io = IO(new Bundle() { 193 val src = Vec(2, Input(UInt(XLEN.W))) 194 val func = Input(UInt()) 195 val regEnable = Input(Bool()) 196 val out = Output(UInt(XLEN.W)) 197 }) 198 199 val (src1, src2, func, funcReg) = (io.src(0), io.src(1), io.func, RegEnable(io.func, io.regEnable)) 200 201 val src1Bytes = VecInit((0 until 8).map(i => src1(i*8+7, i*8))) 202 val src2Bytes = VecInit((0 until 8).map(i => src2(i*8+7, i*8))) 203 204 // AES 205 val aesSboxIn = ForwardShiftRows(src1Bytes, src2Bytes) 206 val aesSboxMid = Reg(Vec(8, Vec(18, Bool()))) 207 val aesSboxOut = Wire(Vec(8, UInt(8.W))) 208 209 val iaesSboxIn = InverseShiftRows(src1Bytes, src2Bytes) 210 val iaesSboxMid = Reg(Vec(8, Vec(18, Bool()))) 211 val iaesSboxOut = Wire(Vec(8, UInt(8.W))) 212 213 aesSboxOut.zip(aesSboxMid).zip(aesSboxIn)foreach { case ((out, mid), in) => 214 when (io.regEnable) { 215 mid := SboxInv(SboxAesTop(in)) 216 } 217 out := SboxAesOut(mid) 218 } 219 220 iaesSboxOut.zip(iaesSboxMid).zip(iaesSboxIn)foreach { case ((out, mid), in) => 221 when (io.regEnable) { 222 mid := SboxInv(SboxIaesTop(in)) 223 } 224 out := SboxIaesOut(mid) 225 } 226 227 val aes64es = aesSboxOut.asUInt 228 val aes64ds = iaesSboxOut.asUInt 229 230 val imMinIn = RegEnable(src1Bytes, io.regEnable) 231 232 val aes64esm = Cat(MixFwd(Seq(aesSboxOut(4), aesSboxOut(5), aesSboxOut(6), aesSboxOut(7))), 233 MixFwd(Seq(aesSboxOut(0), aesSboxOut(1), aesSboxOut(2), aesSboxOut(3)))) 234 val aes64dsm = Cat(MixInv(Seq(iaesSboxOut(4), iaesSboxOut(5), iaesSboxOut(6), iaesSboxOut(7))), 235 MixInv(Seq(iaesSboxOut(0), iaesSboxOut(1), iaesSboxOut(2), iaesSboxOut(3)))) 236 val aes64im = Cat(MixInv(Seq(imMinIn(4), imMinIn(5), imMinIn(6), imMinIn(7))), 237 MixInv(Seq(imMinIn(0), imMinIn(1), imMinIn(2), imMinIn(3)))) 238 239 240 val rcon = WireInit(VecInit(Seq("h01".U, "h02".U, "h04".U, "h08".U, 241 "h10".U, "h20".U, "h40".U, "h80".U, 242 "h1b".U, "h36".U, "h00".U))) 243 244 val ksSboxIn = Wire(Vec(4, UInt(8.W))) 245 val ksSboxTop = Reg(Vec(4, Vec(21, Bool()))) 246 val ksSboxOut = Wire(Vec(4, UInt(8.W))) 247 ksSboxIn(0) := Mux(src2(3,0) === "ha".U, src1Bytes(4), src1Bytes(5)) 248 ksSboxIn(1) := Mux(src2(3,0) === "ha".U, src1Bytes(5), src1Bytes(6)) 249 ksSboxIn(2) := Mux(src2(3,0) === "ha".U, src1Bytes(6), src1Bytes(7)) 250 ksSboxIn(3) := Mux(src2(3,0) === "ha".U, src1Bytes(7), src1Bytes(4)) 251 ksSboxOut.zip(ksSboxTop).zip(ksSboxIn).foreach{ case ((out, top), in) => 252 when (io.regEnable) { 253 top := SboxAesTop(in) 254 } 255 out := SboxAesOut(SboxInv(top)) 256 } 257 258 val ks1Idx = RegEnable(src2(3,0), io.regEnable) 259 val aes64ks1i = Cat(ksSboxOut.asUInt ^ rcon(ks1Idx), ksSboxOut.asUInt ^ rcon(ks1Idx)) 260 261 val aes64ks2Temp = src1(63,32) ^ src2(31,0) 262 val aes64ks2 = RegEnable(Cat(aes64ks2Temp ^ src2(63,32), aes64ks2Temp), io.regEnable) 263 264 val aesResult = LookupTreeDefault(funcReg, aes64es, List( 265 BKUOpType.aes64es -> aes64es, 266 BKUOpType.aes64esm -> aes64esm, 267 BKUOpType.aes64ds -> aes64ds, 268 BKUOpType.aes64dsm -> aes64dsm, 269 BKUOpType.aes64im -> aes64im, 270 BKUOpType.aes64ks1i -> aes64ks1i, 271 BKUOpType.aes64ks2 -> aes64ks2 272 )) 273 274 // SM4 275 val sm4SboxIn = src2Bytes(func(1,0)) 276 val sm4SboxTop = Reg(Vec(21, Bool())) 277 when (io.regEnable) { 278 sm4SboxTop := SboxSm4Top(sm4SboxIn) 279 } 280 val sm4SboxOut = SboxSm4Out(SboxInv(sm4SboxTop)) 281 282 val sm4ed = sm4SboxOut ^ (sm4SboxOut<<8) ^ (sm4SboxOut<<2) ^ (sm4SboxOut<<18) ^ ((sm4SboxOut&"h3f".U)<<26) ^ ((sm4SboxOut&"hc0".U)<<10) 283 val sm4ks = sm4SboxOut ^ ((sm4SboxOut&"h07".U)<<29) ^ ((sm4SboxOut&"hfe".U)<<7) ^ ((sm4SboxOut&"h01".U)<<23) ^ ((sm4SboxOut&"hf8".U)<<13) 284 val sm4Source = VecInit(Seq( 285 sm4ed(31,0), 286 Cat(sm4ed(23,0), sm4ed(31,24)), 287 Cat(sm4ed(15,0), sm4ed(31,16)), 288 Cat(sm4ed( 7,0), sm4ed(31,8)), 289 sm4ks(31,0), 290 Cat(sm4ks(23,0), sm4ks(31,24)), 291 Cat(sm4ks(15,0), sm4ks(31,16)), 292 Cat(sm4ks( 7,0), sm4ks(31,8)) 293 )) 294 val sm4Result = SignExt((sm4Source(funcReg(2,0)) ^ RegEnable(src1(31,0), io.regEnable))(31,0), XLEN) 295 296 io.out := Mux(funcReg(3), sm4Result, aesResult) 297} 298 299class CryptoModule(implicit p: Parameters) extends XSModule { 300 val io = IO(new Bundle() { 301 val src = Vec(2, Input(UInt(XLEN.W))) 302 val func = Input(UInt()) 303 val regEnable = Input(Bool()) 304 val out = Output(UInt(XLEN.W)) 305 }) 306 307 val (src1, src2, func) = (io.src(0), io.src(1), io.func) 308 val funcReg = RegEnable(func, io.regEnable) 309 310 val hashModule = Module(new HashModule) 311 hashModule.io.src := src1 312 hashModule.io.func := func 313 hashModule.io.regEnable := io.regEnable 314 315 val blockCipherModule = Module(new BlockCipherModule) 316 blockCipherModule.io.src(0) := src1 317 blockCipherModule.io.src(1) := src2 318 blockCipherModule.io.func := func 319 blockCipherModule.io.regEnable := io.regEnable 320 321 io.out := Mux(funcReg(4), hashModule.io.out, blockCipherModule.io.out) 322} 323 324class Bku(implicit p: Parameters) extends FunctionUnit with HasPipelineReg { 325 326 override def latency = 2 327 328 val (src1, src2, func) = ( 329 io.in.bits.src(0), 330 io.in.bits.src(1), 331 io.in.bits.uop.ctrl.fuOpType 332 ) 333 334 val countModule = Module(new CountModule) 335 countModule.io.src := src1 336 countModule.io.func := func 337 countModule.io.regEnable := regEnable(1) 338 339 val clmulModule = Module(new ClmulModule) 340 clmulModule.io.src(0) := src1 341 clmulModule.io.src(1) := src2 342 clmulModule.io.func := func 343 clmulModule.io.regEnable := regEnable(1) 344 345 val miscModule = Module(new MiscModule) 346 miscModule.io.src(0) := src1 347 miscModule.io.src(1) := src2 348 miscModule.io.func := func 349 miscModule.io.regEnable := regEnable(1) 350 351 val cryptoModule = Module(new CryptoModule) 352 cryptoModule.io.src(0) := src1 353 cryptoModule.io.src(1) := src2 354 cryptoModule.io.func := func 355 cryptoModule.io.regEnable := regEnable(1) 356 357 358 // CountModule, ClmulModule, MiscModule, and CryptoModule have a latency of 1 cycle 359 val funcReg = uopVec(1).ctrl.fuOpType 360 val result = Mux(funcReg(5), cryptoModule.io.out, 361 Mux(funcReg(3), countModule.io.out, 362 Mux(funcReg(2),miscModule.io.out, clmulModule.io.out))) 363 364 io.out.bits.data := RegEnable(result, regEnable(2)) 365} 366