1package xiangshan.backend 2 3import chisel3._ 4import chisel3.util._ 5import utils._ 6import xiangshan._ 7import xiangshan.backend.decode.DecodeStage 8import xiangshan.backend.rename.{BusyTable, Rename} 9import xiangshan.backend.brq.{Brq, BrqPcRead} 10import xiangshan.backend.dispatch.Dispatch 11import xiangshan.backend.exu._ 12import xiangshan.backend.exu.Exu.exuConfigs 13import xiangshan.backend.regfile.RfReadPort 14import xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr} 15import xiangshan.mem.LsqEnqIO 16 17class CtrlToIntBlockIO extends XSBundle { 18 val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 19 val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W))) 20 val jumpPc = Output(UInt(VAddrBits.W)) 21 // int block only uses port 0~7 22 val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here 23 val redirect = ValidIO(new Redirect) 24} 25 26class CtrlToFpBlockIO extends XSBundle { 27 val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 28 val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W))) 29 // fp block uses port 0~11 30 val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W))) 31 val redirect = ValidIO(new Redirect) 32} 33 34class CtrlToLsBlockIO extends XSBundle { 35 val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 36 val enqLsq = Flipped(new LsqEnqIO) 37 val redirect = ValidIO(new Redirect) 38} 39 40class CtrlBlock extends XSModule with HasCircularQueuePtrHelper { 41 val io = IO(new Bundle { 42 val frontend = Flipped(new FrontendToBackendIO) 43 val fromIntBlock = Flipped(new IntBlockToCtrlIO) 44 val fromFpBlock = Flipped(new FpBlockToCtrlIO) 45 val fromLsBlock = Flipped(new LsBlockToCtrlIO) 46 val toIntBlock = new CtrlToIntBlockIO 47 val toFpBlock = new CtrlToFpBlockIO 48 val toLsBlock = new CtrlToLsBlockIO 49 val roqio = new Bundle { 50 // to int block 51 val toCSR = new RoqCSRIO 52 val exception = ValidIO(new MicroOp) 53 val isInterrupt = Output(Bool()) 54 // to mem block 55 val lsq = new RoqLsqIO 56 } 57 }) 58 59 val difftestIO = IO(new Bundle() { 60 val fromRoq = new Bundle() { 61 val commit = Output(UInt(32.W)) 62 val thisPC = Output(UInt(XLEN.W)) 63 val thisINST = Output(UInt(32.W)) 64 val skip = Output(UInt(32.W)) 65 val wen = Output(UInt(32.W)) 66 val wdata = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 67 val wdst = Output(Vec(CommitWidth, UInt(32.W))) // set difftest width to 6 68 val wpc = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 69 val isRVC = Output(UInt(32.W)) 70 val scFailed = Output(Bool()) 71 } 72 }) 73 difftestIO <> DontCare 74 75 val trapIO = IO(new TrapIO()) 76 trapIO <> DontCare 77 78 val decode = Module(new DecodeStage) 79 val brq = Module(new Brq) 80 val rename = Module(new Rename) 81 val dispatch = Module(new Dispatch) 82 val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 83 val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 84 85 val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1 86 87 val roq = Module(new Roq(roqWbSize)) 88 89 // When replay and mis-prediction have the same roqIdx, 90 // mis-prediction should have higher priority, since mis-prediction flushes the load instruction. 91 // Thus, only when mis-prediction roqIdx is after replay roqIdx, replay should be valid. 92 val brqIsAfterLsq = isAfter(brq.io.redirectOut.bits.roqIdx, io.fromLsBlock.replay.bits.roqIdx) 93 val redirectArb = Mux(io.fromLsBlock.replay.valid && (!brq.io.redirectOut.valid || brqIsAfterLsq), 94 io.fromLsBlock.replay.bits, brq.io.redirectOut.bits) 95 val redirectValid = roq.io.redirectOut.valid || brq.io.redirectOut.valid || io.fromLsBlock.replay.valid 96 val redirect = Mux(roq.io.redirectOut.valid, roq.io.redirectOut.bits, redirectArb) 97 98 io.frontend.redirect.valid := RegNext(redirectValid) 99 io.frontend.redirect.bits := RegNext(Mux(roq.io.redirectOut.valid, roq.io.redirectOut.bits.target, redirectArb.target)) 100 io.frontend.cfiUpdateInfo <> brq.io.cfiInfo 101 102 decode.io.in <> io.frontend.cfVec 103 decode.io.enqBrq <> brq.io.enq 104 105 brq.io.redirect.valid <> redirectValid 106 brq.io.redirect.bits <> redirect 107 brq.io.bcommit <> roq.io.bcommit 108 brq.io.exuRedirectWb <> io.fromIntBlock.exuRedirect 109 brq.io.pcReadReq.brqIdx := dispatch.io.enqIQCtrl(0).bits.brTag // jump 110 io.toIntBlock.jumpPc := brq.io.pcReadReq.pc 111 112 // pipeline between decode and dispatch 113 val lastCycleRedirect = RegNext(redirectValid) 114 for (i <- 0 until RenameWidth) { 115 PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, redirectValid || lastCycleRedirect) 116 } 117 118 rename.io.redirect.valid <> redirectValid 119 rename.io.redirect.bits <> redirect 120 rename.io.roqCommits <> roq.io.commits 121 rename.io.out <> dispatch.io.fromRename 122 rename.io.renameBypass <> dispatch.io.renameBypass 123 124 dispatch.io.redirect.valid <> redirectValid 125 dispatch.io.redirect.bits <> redirect 126 dispatch.io.enqRoq <> roq.io.enq 127 dispatch.io.enqLsq <> io.toLsBlock.enqLsq 128 dispatch.io.readIntRf <> io.toIntBlock.readRf 129 dispatch.io.readFpRf <> io.toFpBlock.readRf 130 dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 131 intBusyTable.io.allocPregs(i).valid := preg.isInt 132 fpBusyTable.io.allocPregs(i).valid := preg.isFp 133 intBusyTable.io.allocPregs(i).bits := preg.preg 134 fpBusyTable.io.allocPregs(i).bits := preg.preg 135 } 136 dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 137 dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 138// dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 139 140 141 val flush = redirectValid && RedirectLevel.isUnconditional(redirect.level) 142 fpBusyTable.io.flush := flush 143 intBusyTable.io.flush := flush 144 for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 145 setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen 146 setPhyRegRdy.bits := wb.bits.uop.pdest 147 } 148 for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 149 setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 150 setPhyRegRdy.bits := wb.bits.uop.pdest 151 } 152 intBusyTable.io.read <> dispatch.io.readIntState 153 fpBusyTable.io.read <> dispatch.io.readFpState 154 155 roq.io.redirect.valid := brq.io.redirectOut.valid || io.fromLsBlock.replay.valid 156 roq.io.redirect.bits <> redirectArb 157 roq.io.exeWbResults.take(roqWbSize-1).zip( 158 io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 159 ).foreach{ 160 case(x, y) => 161 x.bits := y.bits 162 x.valid := y.valid && !y.bits.redirectValid 163 } 164 roq.io.exeWbResults.last := brq.io.out 165 166 if (env.DualCoreDifftest) { 167 difftestIO.fromRoq <> roq.difftestIO 168 trapIO <> roq.trapIO 169 } 170 171 io.toIntBlock.redirect.valid := redirectValid 172 io.toIntBlock.redirect.bits := redirect 173 io.toFpBlock.redirect.valid := redirectValid 174 io.toFpBlock.redirect.bits := redirect 175 io.toLsBlock.redirect.valid := redirectValid 176 io.toLsBlock.redirect.bits := redirect 177 178 dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex 179 dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex 180 181 // roq to int block 182 io.roqio.toCSR <> roq.io.csr 183 io.roqio.exception.valid := roq.io.redirectOut.valid && roq.io.redirectOut.bits.isException() 184 io.roqio.exception.bits := roq.io.exception 185 io.roqio.isInterrupt := roq.io.redirectOut.bits.interrupt 186 // roq to mem block 187 io.roqio.lsq <> roq.io.lsq 188} 189