1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 23import utility.{Constantin, ZeroExt} 24import xiangshan._ 25import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals} 26import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo} 27import xiangshan.backend.datapath.DataConfig.{IntData, VecData, FpData} 28import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD} 29import xiangshan.backend.datapath.WbConfig._ 30import xiangshan.backend.datapath._ 31import xiangshan.backend.dispatch.CoreDispatchTopDownIO 32import xiangshan.backend.exu.ExuBlock 33import xiangshan.backend.fu.vector.Bundles.{VConfig, VType} 34import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO} 35import xiangshan.backend.issue.EntryBundles._ 36import xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase} 37import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 38import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo} 39import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 40import scala.collection.mutable 41 42class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule 43 with HasXSParameter { 44 45 override def shouldBeInlined: Boolean = false 46 47 // check read & write port config 48 params.configChecks 49 50 /* Only update the idx in mem-scheduler here 51 * Idx in other schedulers can be updated the same way if needed 52 * 53 * Also note that we filter out the 'stData issue-queues' when counting 54 */ 55 for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) { 56 ibp.updateIdx(idx) 57 } 58 59 println(params.iqWakeUpParams) 60 61 for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) { 62 schdCfg.bindBackendParam(params) 63 } 64 65 for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) { 66 iqCfg.bindBackendParam(params) 67 } 68 69 for ((exuCfg, i) <- params.allExuParams.zipWithIndex) { 70 exuCfg.bindBackendParam(params) 71 exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams) 72 exuCfg.updateExuIdx(i) 73 } 74 75 println("[Backend] ExuConfigs:") 76 for (exuCfg <- params.allExuParams) { 77 val fuConfigs = exuCfg.fuConfigs 78 val wbPortConfigs = exuCfg.wbPortConfigs 79 val immType = exuCfg.immType 80 81 println("[Backend] " + 82 s"${exuCfg.name}: " + 83 (if (exuCfg.fakeUnit) "fake, " else "") + 84 (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") + 85 s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " + 86 s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " + 87 s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " + 88 s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " + 89 s"srcReg(${exuCfg.numRegSrc})" 90 ) 91 require( 92 wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty == 93 fuConfigs.map(_.writeIntRf).reduce(_ || _), 94 s"${exuCfg.name} int wb port has no priority" 95 ) 96 require( 97 wbPortConfigs.collectFirst { case x: FpWB => x }.nonEmpty == 98 fuConfigs.map(x => x.writeFpRf).reduce(_ || _), 99 s"${exuCfg.name} fp wb port has no priority" 100 ) 101 require( 102 wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty == 103 fuConfigs.map(x => x.writeVecRf).reduce(_ || _), 104 s"${exuCfg.name} vec wb port has no priority" 105 ) 106 } 107 108 println(s"[Backend] all fu configs") 109 for (cfg <- FuConfig.allConfigs) { 110 println(s"[Backend] $cfg") 111 } 112 113 println(s"[Backend] Int RdConfigs: ExuName(Priority)") 114 for ((port, seq) <- params.getRdPortParams(IntData())) { 115 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 116 } 117 118 println(s"[Backend] Int WbConfigs: ExuName(Priority)") 119 for ((port, seq) <- params.getWbPortParams(IntData())) { 120 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 121 } 122 123 println(s"[Backend] Fp RdConfigs: ExuName(Priority)") 124 for ((port, seq) <- params.getRdPortParams(FpData())) { 125 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 126 } 127 128 println(s"[Backend] Fp WbConfigs: ExuName(Priority)") 129 for ((port, seq) <- params.getWbPortParams(FpData())) { 130 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 131 } 132 133 println(s"[Backend] Vf RdConfigs: ExuName(Priority)") 134 for ((port, seq) <- params.getRdPortParams(VecData())) { 135 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 136 } 137 138 println(s"[Backend] Vf WbConfigs: ExuName(Priority)") 139 for ((port, seq) <- params.getWbPortParams(VecData())) { 140 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 141 } 142 143 println(s"[Backend] Dispatch Configs:") 144 println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})") 145 println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})") 146 147 params.updateCopyPdestInfo 148 println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}") 149 params.allExuParams.map(_.copyNum) 150 val ctrlBlock = LazyModule(new CtrlBlock(params)) 151 val pcTargetMem = LazyModule(new PcTargetMem(params)) 152 val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x))) 153 val fpScheduler = params.fpSchdParams.map(x => LazyModule(new Scheduler(x))) 154 val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x))) 155 val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x))) 156 val dataPath = LazyModule(new DataPath(params)) 157 val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x))) 158 val fpExuBlock = params.fpSchdParams.map(x => LazyModule(new ExuBlock(x))) 159 val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x))) 160 val wbFuBusyTable = LazyModule(new WbFuBusyTable(params)) 161 162 lazy val module = new BackendImp(this) 163} 164 165class BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) 166 with HasXSParameter { 167 implicit private val params = wrapper.params 168 169 val io = IO(new BackendIO()(p, wrapper.params)) 170 171 private val ctrlBlock = wrapper.ctrlBlock.module 172 private val pcTargetMem = wrapper.pcTargetMem.module 173 private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module 174 private val fpScheduler = wrapper.fpScheduler.get.module 175 private val vfScheduler = wrapper.vfScheduler.get.module 176 private val memScheduler = wrapper.memScheduler.get.module 177 private val dataPath = wrapper.dataPath.module 178 private val intExuBlock = wrapper.intExuBlock.get.module 179 private val fpExuBlock = wrapper.fpExuBlock.get.module 180 private val vfExuBlock = wrapper.vfExuBlock.get.module 181 private val og2ForVector = Module(new Og2ForVector(params)) 182 private val bypassNetwork = Module(new BypassNetwork) 183 private val wbDataPath = Module(new WbDataPath(params)) 184 private val wbFuBusyTable = wrapper.wbFuBusyTable.module 185 186 private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = ( 187 intScheduler.io.toSchedulers.wakeupVec ++ 188 fpScheduler.io.toSchedulers.wakeupVec ++ 189 vfScheduler.io.toSchedulers.wakeupVec ++ 190 memScheduler.io.toSchedulers.wakeupVec 191 ).map(x => (x.bits.exuIdx, x)).toMap 192 193 println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}") 194 195 wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable 196 wbFuBusyTable.io.in.fpSchdBusyTable := fpScheduler.io.wbFuBusyTable 197 wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable 198 wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable 199 intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead 200 fpScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.fpRespRead 201 vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead 202 memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead 203 dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead 204 205 private val og1CancelOH: UInt = dataPath.io.og1CancelOH 206 private val og0CancelOH: UInt = dataPath.io.og0CancelOH 207 private val cancelToBusyTable = dataPath.io.cancelToBusyTable 208 private val vlIsZero = intExuBlock.io.vlIsZero.get 209 private val vlIsVlmax = intExuBlock.io.vlIsVlmax.get 210 211 ctrlBlock.io.intIQValidNumVec := intScheduler.io.intIQValidNumVec 212 ctrlBlock.io.fpIQValidNumVec := fpScheduler.io.fpIQValidNumVec 213 ctrlBlock.io.fromTop.hartId := io.fromTop.hartId 214 ctrlBlock.io.frontend <> io.frontend 215 ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback 216 ctrlBlock.io.fromMem.stIn <> io.mem.stIn 217 ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation 218 ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept 219 ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept 220 ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl 221 ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt 222 ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget 223 ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet 224 ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event 225 ctrlBlock.io.robio.lsq <> io.mem.robLsqIO 226 ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo 227 ctrlBlock.io.robio.debug_ls <> io.mem.debugLS 228 ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm 229 ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept 230 ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp 231 ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req 232 ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc 233 234 intScheduler.io.fromTop.hartId := io.fromTop.hartId 235 intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 236 intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 237 intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops 238 intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 239 intScheduler.io.fpWriteBack := 0.U.asTypeOf(intScheduler.io.fpWriteBack) 240 intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack) 241 intScheduler.io.v0WriteBack := 0.U.asTypeOf(intScheduler.io.v0WriteBack) 242 intScheduler.io.vlWriteBack := 0.U.asTypeOf(intScheduler.io.vlWriteBack) 243 intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ 244 intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 245 intScheduler.io.fromDataPath.og0Cancel := og0CancelOH 246 intScheduler.io.fromDataPath.og1Cancel := og1CancelOH 247 intScheduler.io.ldCancel := io.mem.ldCancel 248 intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 249 intScheduler.io.vlWriteBackInfo.vlIsZero := false.B 250 intScheduler.io.vlWriteBackInfo.vlIsVlmax := false.B 251 252 fpScheduler.io.fromTop.hartId := io.fromTop.hartId 253 fpScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 254 fpScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 255 fpScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.fpUops 256 fpScheduler.io.intWriteBack := 0.U.asTypeOf(fpScheduler.io.intWriteBack) 257 fpScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg 258 fpScheduler.io.vfWriteBack := 0.U.asTypeOf(fpScheduler.io.vfWriteBack) 259 fpScheduler.io.v0WriteBack := 0.U.asTypeOf(fpScheduler.io.v0WriteBack) 260 fpScheduler.io.vlWriteBack := 0.U.asTypeOf(fpScheduler.io.vlWriteBack) 261 fpScheduler.io.fromDataPath.resp := dataPath.io.toFpIQ 262 fpScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 263 fpScheduler.io.fromDataPath.og0Cancel := og0CancelOH 264 fpScheduler.io.fromDataPath.og1Cancel := og1CancelOH 265 fpScheduler.io.ldCancel := io.mem.ldCancel 266 fpScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 267 fpScheduler.io.vlWriteBackInfo.vlIsZero := false.B 268 fpScheduler.io.vlWriteBackInfo.vlIsVlmax := false.B 269 270 memScheduler.io.fromTop.hartId := io.fromTop.hartId 271 memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 272 memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 273 memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops 274 memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 275 memScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg 276 memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 277 memScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg 278 memScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg 279 memScheduler.io.fromMem.get.scommit := io.mem.sqDeq 280 memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq 281 memScheduler.io.fromMem.get.wakeup := io.mem.wakeup 282 memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr 283 memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr 284 memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt 285 memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt 286 memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr 287 require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length) 288 memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) => 289 sink.valid := source.valid 290 sink.bits := source.bits.robIdx 291 } 292 memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO 293 memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ 294 memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback 295 memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback 296 memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback 297 memScheduler.io.fromMem.get.vstuFeedback := io.mem.vstuIqFeedback 298 memScheduler.io.fromMem.get.vlduFeedback := io.mem.vlduIqFeedback 299 memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 300 memScheduler.io.fromDataPath.og0Cancel := og0CancelOH 301 memScheduler.io.fromDataPath.og1Cancel := og1CancelOH 302 memScheduler.io.ldCancel := io.mem.ldCancel 303 memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 304 memScheduler.io.vlWriteBackInfo.vlIsZero := vlIsZero 305 memScheduler.io.vlWriteBackInfo.vlIsVlmax := vlIsVlmax 306 307 vfScheduler.io.fromTop.hartId := io.fromTop.hartId 308 vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 309 vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 310 vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops 311 vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack) 312 vfScheduler.io.fpWriteBack := 0.U.asTypeOf(vfScheduler.io.fpWriteBack) 313 vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 314 vfScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg 315 vfScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg 316 vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ 317 vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 318 vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH 319 vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH 320 vfScheduler.io.ldCancel := io.mem.ldCancel 321 vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 322 vfScheduler.io.vlWriteBackInfo.vlIsZero := vlIsZero 323 vfScheduler.io.vlWriteBackInfo.vlIsVlmax := vlIsVlmax 324 vfScheduler.io.fromOg2.get := og2ForVector.io.toVfIQ 325 326 dataPath.io.hartId := io.fromTop.hartId 327 dataPath.io.flush := ctrlBlock.io.toDataPath.flush 328 329 dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay 330 dataPath.io.fromFpIQ <> fpScheduler.io.toDataPathAfterDelay 331 dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay 332 dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay 333 334 dataPath.io.ldCancel := io.mem.ldCancel 335 336 println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}") 337 println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}") 338 dataPath.io.fromIntWb := wbDataPath.io.toIntPreg 339 dataPath.io.fromFpWb := wbDataPath.io.toFpPreg 340 dataPath.io.fromVfWb := wbDataPath.io.toVfPreg 341 dataPath.io.fromV0Wb := wbDataPath.io.toV0Preg 342 dataPath.io.fromVlWb := wbDataPath.io.toVlPreg 343 dataPath.io.debugIntRat .foreach(_ := ctrlBlock.io.debug_int_rat.get) 344 dataPath.io.debugFpRat .foreach(_ := ctrlBlock.io.debug_fp_rat.get) 345 dataPath.io.debugVecRat .foreach(_ := ctrlBlock.io.debug_vec_rat.get) 346 dataPath.io.debugV0Rat .foreach(_ := ctrlBlock.io.debug_v0_rat.get) 347 dataPath.io.debugVlRat .foreach(_ := ctrlBlock.io.debug_vl_rat.get) 348 349 og2ForVector.io.flush := ctrlBlock.io.toDataPath.flush 350 og2ForVector.io.ldCancel := io.mem.ldCancel 351 og2ForVector.io.fromOg1NoReg <> dataPath.io.toVecExu 352 353 bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu 354 bypassNetwork.io.fromDataPath.fp <> dataPath.io.toFpExu 355 bypassNetwork.io.fromDataPath.vf <> og2ForVector.io.toVfExu 356 bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu 357 bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo 358 bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out) 359 bypassNetwork.io.fromExus.connectExuOutput(_.fp)(fpExuBlock.io.out) 360 bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out) 361 362 require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size, 363 s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " + 364 s"io.mem.writeback(${io.mem.writeBack.size})" 365 ) 366 bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 367 sink.valid := source.valid 368 sink.bits.pdest := source.bits.uop.pdest 369 sink.bits.data := source.bits.data 370 } 371 372 373 intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 374 for (i <- 0 until intExuBlock.io.in.length) { 375 for (j <- 0 until intExuBlock.io.in(i).length) { 376 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel) 377 NewPipelineConnect( 378 bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire, 379 Mux( 380 bypassNetwork.io.toExus.int(i)(j).fire, 381 bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 382 intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 383 ), 384 Option("bypassNetwork2intExuBlock") 385 ) 386 } 387 } 388 389 pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq 390 pcTargetMem.io.toDataPath <> dataPath.io.fromPcTargetMem 391 392 private val csrio = intExuBlock.io.csrio.get 393 csrio.hartId := io.fromTop.hartId 394 csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags 395 csrio.fpu.isIllegal := false.B // Todo: remove it 396 csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs 397 csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo 398 399 val fromIntExuVsetVType = intExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType)))) 400 val fromVfExuVsetVType = vfExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType)))) 401 val fromVsetVType = Mux(fromIntExuVsetVType.valid, fromIntExuVsetVType.bits, fromVfExuVsetVType.bits) 402 val vsetvlVType = RegEnable(fromVsetVType, 0.U.asTypeOf(new VType), fromIntExuVsetVType.valid || fromVfExuVsetVType.valid) 403 ctrlBlock.io.robio.vsetvlVType := vsetvlVType 404 405 val commitVType = ctrlBlock.io.robio.commitVType.vtype 406 val hasVsetvl = ctrlBlock.io.robio.commitVType.hasVsetvl 407 val vtype = VType.toVtypeStruct(Mux(hasVsetvl, vsetvlVType, commitVType.bits)).asUInt 408 val debugVl = dataPath.io.debugVl.getOrElse(0.U) 409 csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat 410 csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid 411 csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits 412 csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag 413 //Todo here need change design 414 csrio.vpu.set_vtype.valid := commitVType.valid 415 csrio.vpu.set_vtype.bits := ZeroExt(vtype, XLEN) 416 csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag 417 csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN) 418 csrio.vpu.dirty_vs := ctrlBlock.io.robio.csr.dirty_vs 419 csrio.exception := ctrlBlock.io.robio.exception 420 csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr 421 csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr 422 csrio.externalInterrupt := io.fromTop.externalInterrupt 423 csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate 424 csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate 425 csrio.perf <> io.perf 426 csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr 427 csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo 428 csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf 429 private val fenceio = intExuBlock.io.fenceio.get 430 io.fenceio <> fenceio 431 fenceio.disableSfence := csrio.disableSfence 432 fenceio.disableHfenceg := csrio.disableHfenceg 433 fenceio.disableHfencev := csrio.disableHfencev 434 fenceio.virtMode := csrio.customCtrl.virtMode 435 436 // to fpExuBlock 437 fpExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 438 for (i <- 0 until fpExuBlock.io.in.length) { 439 for (j <- 0 until fpExuBlock.io.in(i).length) { 440 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.fp(i)(j).bits.loadDependency, io.mem.ldCancel) 441 NewPipelineConnect( 442 bypassNetwork.io.toExus.fp(i)(j), fpExuBlock.io.in(i)(j), fpExuBlock.io.in(i)(j).fire, 443 Mux( 444 bypassNetwork.io.toExus.fp(i)(j).fire, 445 bypassNetwork.io.toExus.fp(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 446 fpExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 447 ), 448 Option("bypassNetwork2fpExuBlock") 449 ) 450 } 451 } 452 453 vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 454 for (i <- 0 until vfExuBlock.io.in.size) { 455 for (j <- 0 until vfExuBlock.io.in(i).size) { 456 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel) 457 NewPipelineConnect( 458 bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire, 459 Mux( 460 bypassNetwork.io.toExus.vf(i)(j).fire, 461 bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 462 vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 463 ), 464 Option("bypassNetwork2vfExuBlock") 465 ) 466 467 vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart) 468 } 469 } 470 471 intExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 472 fpExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 473 fpExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 474 vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 475 vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 476 477 wbDataPath.io.flush := ctrlBlock.io.redirect 478 wbDataPath.io.fromTop.hartId := io.fromTop.hartId 479 wbDataPath.io.fromIntExu <> intExuBlock.io.out 480 wbDataPath.io.fromFpExu <> fpExuBlock.io.out 481 wbDataPath.io.fromVfExu <> vfExuBlock.io.out 482 wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 483 sink.valid := source.valid 484 source.ready := sink.ready 485 sink.bits.data := source.bits.data 486 sink.bits.pdest := source.bits.uop.pdest 487 sink.bits.robIdx := source.bits.uop.robIdx 488 sink.bits.intWen.foreach(_ := source.bits.uop.rfWen) 489 sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen) 490 sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen) 491 sink.bits.v0Wen.foreach(_ := source.bits.uop.v0Wen) 492 sink.bits.vlWen.foreach(_ := source.bits.uop.vlWen) 493 sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec) 494 sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe) 495 sink.bits.replay.foreach(_ := source.bits.uop.replayInst) 496 sink.bits.debug := source.bits.debug 497 sink.bits.debugInfo := source.bits.uop.debugInfo 498 sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx) 499 sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx) 500 sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo) 501 sink.bits.vls.foreach(x => { 502 x.vdIdx := source.bits.vdIdx.get 503 x.vdIdxInField := source.bits.vdIdxInField.get 504 x.vpu := source.bits.uop.vpu 505 x.oldVdPsrc := source.bits.uop.psrc(2) 506 x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType) 507 x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType) 508 }) 509 sink.bits.trigger.foreach(_ := source.bits.uop.trigger) 510 } 511 512 // to mem 513 private val memIssueParams = params.memSchdParams.get.issueBlockParams 514 private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu)) 515 private val memExuBlocksHasVecLoad = memIssueParams.map(_.exuBlockParams.map(x => x.hasVLoadFu)) 516 println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU") 517 println(s"[Backend] memExuBlocksHasVecLoad: $memExuBlocksHasVecLoad") 518 519 private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType) 520 for (i <- toMem.indices) { 521 for (j <- toMem(i).indices) { 522 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel) 523 val issueTimeout = 524 if (memExuBlocksHasLDU(i)(j)) 525 Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2 526 else 527 false.B 528 529 if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 530 memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout 531 memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 532 memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block 533 memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 534 memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx) 535 } 536 537 NewPipelineConnect( 538 bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire, 539 Mux( 540 bypassNetwork.io.toExus.mem(i)(j).fire, 541 bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 542 toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout 543 ), 544 Option("bypassNetwork2toMemExus") 545 ) 546 547 if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 548 memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType) 549 memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 550 memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 551 memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully 552 } 553 554 if (memScheduler.io.vecLoadIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) { 555 memScheduler.io.vecLoadIssueResp(i)(j) match { 556 case resp => 557 resp.valid := toMem(i)(j).fire && LSUOpType.isVecLd(toMem(i)(j).bits.fuOpType) 558 resp.bits.fuType := toMem(i)(j).bits.fuType 559 resp.bits.robIdx := toMem(i)(j).bits.robIdx 560 resp.bits.uopIdx.get := toMem(i)(j).bits.vpu.get.vuopIdx 561 resp.bits.resp := RespType.success 562 } 563 dontTouch(memScheduler.io.vecLoadIssueResp(i)(j)) 564 } 565 } 566 } 567 568 io.mem.redirect := ctrlBlock.io.redirect 569 io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) => 570 val enableMdp = Constantin.createRecord("EnableMdp", true) 571 sink.valid := source.valid 572 source.ready := sink.ready 573 sink.bits.iqIdx := source.bits.iqIdx 574 sink.bits.isFirstIssue := source.bits.isFirstIssue 575 sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 576 sink.bits.src := 0.U.asTypeOf(sink.bits.src) 577 sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r} 578 sink.bits.uop.fuType := source.bits.fuType 579 sink.bits.uop.fuOpType := source.bits.fuOpType 580 sink.bits.uop.imm := source.bits.imm 581 sink.bits.uop.robIdx := source.bits.robIdx 582 sink.bits.uop.pdest := source.bits.pdest 583 sink.bits.uop.rfWen := source.bits.rfWen.getOrElse(false.B) 584 sink.bits.uop.fpWen := source.bits.fpWen.getOrElse(false.B) 585 sink.bits.uop.vecWen := source.bits.vecWen.getOrElse(false.B) 586 sink.bits.uop.v0Wen := source.bits.v0Wen.getOrElse(false.B) 587 sink.bits.uop.vlWen := source.bits.vlWen.getOrElse(false.B) 588 sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B) 589 sink.bits.uop.pc := source.bits.pc.getOrElse(0.U) 590 sink.bits.uop.loadWaitBit := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B) 591 sink.bits.uop.waitForRobIdx := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr)) 592 sink.bits.uop.storeSetHit := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B) 593 sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B) 594 sink.bits.uop.ssid := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W)) 595 sink.bits.uop.lqIdx := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 596 sink.bits.uop.sqIdx := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 597 sink.bits.uop.ftqPtr := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr)) 598 sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U) 599 sink.bits.uop.debugInfo := source.bits.perfDebugInfo 600 sink.bits.uop.vpu := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals)) 601 sink.bits.uop.preDecodeInfo := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo)) 602 sink.bits.uop.numLsElem := source.bits.numLsElem.getOrElse(0.U) // Todo: remove this bundle, keep only the one below 603 sink.bits.flowNum.foreach(_ := source.bits.numLsElem.get) 604 } 605 io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch) 606 io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm) 607 io.mem.tlbCsr := csrio.tlb 608 io.mem.csrCtrl := csrio.customCtrl 609 io.mem.sfence := fenceio.sfence 610 io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType) 611 io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls 612 require(io.mem.loadPcRead.size == params.LduCnt) 613 io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) => 614 loadPcRead := ctrlBlock.io.memLdPcRead(i).data 615 ctrlBlock.io.memLdPcRead(i).vld := io.mem.issueLda(i).valid 616 ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr 617 ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset 618 } 619 620 io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) => 621 storePcRead := ctrlBlock.io.memStPcRead(i).data 622 ctrlBlock.io.memStPcRead(i).vld := io.mem.issueSta(i).valid 623 ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr 624 ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset 625 } 626 627 io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) => 628 hyuPcRead := ctrlBlock.io.memHyPcRead(i).data 629 ctrlBlock.io.memHyPcRead(i).vld := io.mem.issueHylda(i).valid 630 ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr 631 ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset 632 }) 633 634 ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _) 635 636 // mem io 637 io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO 638 io.mem.robLsqIO <> ctrlBlock.io.robio.lsq 639 640 io.frontendSfence := fenceio.sfence 641 io.frontendTlbCsr := csrio.tlb 642 io.frontendCsrCtrl := csrio.customCtrl 643 644 io.tlb <> csrio.tlb 645 646 io.csrCustomCtrl := csrio.customCtrl 647 648 io.toTop.cpuHalted := false.B // TODO: implement cpu halt 649 650 io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob 651 ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore 652 653 io.debugRolling := ctrlBlock.io.debugRolling 654 655 if(backendParams.debugEn) { 656 dontTouch(memScheduler.io) 657 dontTouch(dataPath.io.toMemExu) 658 dontTouch(wbDataPath.io.fromMemExu) 659 } 660} 661 662class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 663 // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts 664 val flippedLda = true 665 // params alias 666 private val LoadQueueSize = VirtualLoadQueueSize 667 // In/Out // Todo: split it into one-direction bundle 668 val lsqEnqIO = Flipped(new LsqEnqIO) 669 val robLsqIO = new RobLsqIO 670 val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO)) 671 val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO)) 672 val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO)) 673 val vstuIqFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO(isVector = true))) 674 val vlduIqFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO(isVector = true))) 675 val ldCancel = Vec(params.LdExuCnt, Flipped(new LoadCancelIO)) 676 val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst))) 677 val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W))) 678 val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W))) 679 val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W))) 680 // Input 681 val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput))) 682 val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput))) 683 val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput))) 684 val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 685 val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 686 val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true)))) 687 688 val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool())) 689 val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst()))) 690 val memoryViolation = Flipped(ValidIO(new Redirect)) 691 val exceptionAddr = Input(new Bundle { 692 val vaddr = UInt(VAddrBits.W) 693 val gpaddr = UInt(GPAddrBits.W) 694 }) 695 val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 696 val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W)) 697 val sqDeqPtr = Input(new SqPtr) 698 val lqDeqPtr = Input(new LqPtr) 699 700 val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 701 val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 702 703 val lqCanAccept = Input(Bool()) 704 val sqCanAccept = Input(Bool()) 705 706 val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst))) 707 val stIssuePtr = Input(new SqPtr()) 708 709 val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 710 711 val debugLS = Flipped(Output(new DebugLSIO)) 712 713 val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo))) 714 // Output 715 val redirect = ValidIO(new Redirect) // rob flush MemBlock 716 val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput()))) 717 val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput()))) 718 val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput()))) 719 val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 720 val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 721 val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true)))) 722 723 val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W))) 724 val loadFastImm = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I 725 726 val tlbCsr = Output(new TlbCsrBundle) 727 val csrCtrl = Output(new CustomCSRCtrlIO) 728 val sfence = Output(new SfenceBundle) 729 val isStoreException = Output(Bool()) 730 val isVlsException = Output(Bool()) 731 732 // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config 733 private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = { 734 issueSta ++ 735 issueHylda ++ issueHysta ++ 736 issueLda ++ 737 issueVldu ++ 738 issueStd 739 }.toSeq 740 741 // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config 742 private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = { 743 writebackSta ++ 744 writebackHyuLda ++ writebackHyuSta ++ 745 writebackLda ++ 746 writebackVldu ++ 747 writebackStd 748 } 749} 750 751class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 752 val fromTop = new Bundle { 753 val hartId = Input(UInt(hartIdLen.W)) 754 val externalInterrupt = new ExternalInterruptIO 755 } 756 757 val toTop = new Bundle { 758 val cpuHalted = Output(Bool()) 759 } 760 761 val fenceio = new FenceIO 762 // Todo: merge these bundles into BackendFrontendIO 763 val frontend = Flipped(new FrontendToCtrlIO) 764 val frontendSfence = Output(new SfenceBundle) 765 val frontendCsrCtrl = Output(new CustomCSRCtrlIO) 766 val frontendTlbCsr = Output(new TlbCsrBundle) 767 // distributed csr write 768 val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 769 770 val mem = new BackendMemIO 771 772 val perf = Input(new PerfCounterIO) 773 774 val tlb = Output(new TlbCsrBundle) 775 776 val csrCustomCtrl = Output(new CustomCSRCtrlIO) 777 778 val debugTopDown = new Bundle { 779 val fromRob = new RobCoreTopDownIO 780 val fromCore = new CoreDispatchTopDownIO 781 } 782 val debugRolling = new RobDebugRollingIO 783} 784