14e12f40bSzhanglinjuan/*************************************************************************************** 24e12f40bSzhanglinjuan* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 34e12f40bSzhanglinjuan* Copyright (c) 2020-2021 Peng Cheng Laboratory 44e12f40bSzhanglinjuan* 54e12f40bSzhanglinjuan* XiangShan is licensed under Mulan PSL v2. 64e12f40bSzhanglinjuan* You can use this software according to the terms and conditions of the Mulan PSL v2. 74e12f40bSzhanglinjuan* You may obtain a copy of Mulan PSL v2 at: 84e12f40bSzhanglinjuan* http://license.coscl.org.cn/MulanPSL2 94e12f40bSzhanglinjuan* 104e12f40bSzhanglinjuan* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 114e12f40bSzhanglinjuan* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 124e12f40bSzhanglinjuan* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 134e12f40bSzhanglinjuan* 144e12f40bSzhanglinjuan* See the Mulan PSL v2 for more details. 154e12f40bSzhanglinjuan***************************************************************************************/ 164e12f40bSzhanglinjuan 17730cfbc0SXuan Hupackage xiangshan.backend 18730cfbc0SXuan Hu 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20730cfbc0SXuan Huimport chisel3._ 21730cfbc0SXuan Huimport chisel3.util._ 22730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 2359a1db8aSHaojin Tangimport utility.{Constantin, ZeroExt} 24730cfbc0SXuan Huimport xiangshan._ 25f19cc441Szhanglinjuanimport xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals} 26870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo} 2760f0c5aeSxiaofeibaoimport xiangshan.backend.datapath.DataConfig.{IntData, VecData, FpData} 28c34b4b06SXuan Huimport xiangshan.backend.datapath.RdConfig.{IntRD, VfRD} 29730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 30*d8a50338SZiyue Zhangimport xiangshan.backend.datapath.DataConfig._ 31c34b4b06SXuan Huimport xiangshan.backend.datapath._ 3283ba63b3SXuan Huimport xiangshan.backend.dispatch.CoreDispatchTopDownIO 33730cfbc0SXuan Huimport xiangshan.backend.exu.ExuBlock 34a8db15d8Sfdyimport xiangshan.backend.fu.vector.Bundles.{VConfig, VType} 355b35049aSHaojin Tangimport xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO} 36aa2bcc31SzhanglyGitimport xiangshan.backend.issue.EntryBundles._ 3783ba63b3SXuan Huimport xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase} 381548ca99SHaojin Tangimport xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 399d8d7860SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo} 40730cfbc0SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 410c7ebb58Sxiaofeibao-xjtuimport scala.collection.mutable 42730cfbc0SXuan Hu 43730cfbc0SXuan Huclass Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule 44730cfbc0SXuan Hu with HasXSParameter { 45730cfbc0SXuan Hu 461ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 471ca4a39dSXuan Hu 488d035b8dSsinsanction // check read & write port config 498d035b8dSsinsanction params.configChecks 508d035b8dSsinsanction 519b258a00Sxgkiri /* Only update the idx in mem-scheduler here 529b258a00Sxgkiri * Idx in other schedulers can be updated the same way if needed 539b258a00Sxgkiri * 549b258a00Sxgkiri * Also note that we filter out the 'stData issue-queues' when counting 559b258a00Sxgkiri */ 56e07131b2Ssinsanction for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) { 579b258a00Sxgkiri ibp.updateIdx(idx) 589b258a00Sxgkiri } 599b258a00Sxgkiri 60bf35baadSXuan Hu println(params.iqWakeUpParams) 61bf35baadSXuan Hu 62dd473fffSXuan Hu for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) { 63dd473fffSXuan Hu schdCfg.bindBackendParam(params) 64dd473fffSXuan Hu } 65dd473fffSXuan Hu 66dd473fffSXuan Hu for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) { 67dd473fffSXuan Hu iqCfg.bindBackendParam(params) 68dd473fffSXuan Hu } 69dd473fffSXuan Hu 70bf35baadSXuan Hu for ((exuCfg, i) <- params.allExuParams.zipWithIndex) { 71b133b458SXuan Hu exuCfg.bindBackendParam(params) 72bf35baadSXuan Hu exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams) 73bf35baadSXuan Hu exuCfg.updateExuIdx(i) 74bf35baadSXuan Hu } 75bf35baadSXuan Hu 760655b1a0SXuan Hu println("[Backend] ExuConfigs:") 77730cfbc0SXuan Hu for (exuCfg <- params.allExuParams) { 78730cfbc0SXuan Hu val fuConfigs = exuCfg.fuConfigs 79730cfbc0SXuan Hu val wbPortConfigs = exuCfg.wbPortConfigs 80730cfbc0SXuan Hu val immType = exuCfg.immType 81bf44d649SXuan Hu 820655b1a0SXuan Hu println("[Backend] " + 830655b1a0SXuan Hu s"${exuCfg.name}: " + 84670870b3SXuan Hu (if (exuCfg.fakeUnit) "fake, " else "") + 8504c99ecaSXuan Hu (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") + 860655b1a0SXuan Hu s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " + 870655b1a0SXuan Hu s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " + 88bf44d649SXuan Hu s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " + 89670870b3SXuan Hu s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " + 90670870b3SXuan Hu s"srcReg(${exuCfg.numRegSrc})" 91c0be7f33SXuan Hu ) 92c0be7f33SXuan Hu require( 93c0be7f33SXuan Hu wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty == 94730cfbc0SXuan Hu fuConfigs.map(_.writeIntRf).reduce(_ || _), 954c7680e0SXuan Hu s"${exuCfg.name} int wb port has no priority" 96c0be7f33SXuan Hu ) 97c0be7f33SXuan Hu require( 9860f0c5aeSxiaofeibao wbPortConfigs.collectFirst { case x: FpWB => x }.nonEmpty == 9960f0c5aeSxiaofeibao fuConfigs.map(x => x.writeFpRf).reduce(_ || _), 10060f0c5aeSxiaofeibao s"${exuCfg.name} fp wb port has no priority" 10160f0c5aeSxiaofeibao ) 10260f0c5aeSxiaofeibao require( 103c0be7f33SXuan Hu wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty == 10460f0c5aeSxiaofeibao fuConfigs.map(x => x.writeVecRf).reduce(_ || _), 1054c7680e0SXuan Hu s"${exuCfg.name} vec wb port has no priority" 106c0be7f33SXuan Hu ) 107730cfbc0SXuan Hu } 108730cfbc0SXuan Hu 109c34b4b06SXuan Hu println(s"[Backend] all fu configs") 110b6b11f60SXuan Hu for (cfg <- FuConfig.allConfigs) { 111b6b11f60SXuan Hu println(s"[Backend] $cfg") 112b6b11f60SXuan Hu } 113b6b11f60SXuan Hu 114c34b4b06SXuan Hu println(s"[Backend] Int RdConfigs: ExuName(Priority)") 11539c59369SXuan Hu for ((port, seq) <- params.getRdPortParams(IntData())) { 116c34b4b06SXuan Hu println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 117c34b4b06SXuan Hu } 118c34b4b06SXuan Hu 119c34b4b06SXuan Hu println(s"[Backend] Int WbConfigs: ExuName(Priority)") 12039c59369SXuan Hu for ((port, seq) <- params.getWbPortParams(IntData())) { 121c34b4b06SXuan Hu println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 122c34b4b06SXuan Hu } 123c34b4b06SXuan Hu 12460f0c5aeSxiaofeibao println(s"[Backend] Fp RdConfigs: ExuName(Priority)") 12560f0c5aeSxiaofeibao for ((port, seq) <- params.getRdPortParams(FpData())) { 12660f0c5aeSxiaofeibao println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 12760f0c5aeSxiaofeibao } 12860f0c5aeSxiaofeibao 12960f0c5aeSxiaofeibao println(s"[Backend] Fp WbConfigs: ExuName(Priority)") 13060f0c5aeSxiaofeibao for ((port, seq) <- params.getWbPortParams(FpData())) { 13160f0c5aeSxiaofeibao println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 13260f0c5aeSxiaofeibao } 13360f0c5aeSxiaofeibao 134c34b4b06SXuan Hu println(s"[Backend] Vf RdConfigs: ExuName(Priority)") 13539c59369SXuan Hu for ((port, seq) <- params.getRdPortParams(VecData())) { 136c34b4b06SXuan Hu println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 137c34b4b06SXuan Hu } 138c34b4b06SXuan Hu 139c34b4b06SXuan Hu println(s"[Backend] Vf WbConfigs: ExuName(Priority)") 14039c59369SXuan Hu for ((port, seq) <- params.getWbPortParams(VecData())) { 141c34b4b06SXuan Hu println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 142c34b4b06SXuan Hu } 143c34b4b06SXuan Hu 144d97a1af7SXuan Hu println(s"[Backend] Dispatch Configs:") 145d97a1af7SXuan Hu println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})") 146d97a1af7SXuan Hu println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})") 147d97a1af7SXuan Hu 1480c7ebb58Sxiaofeibao-xjtu params.updateCopyPdestInfo 1490c7ebb58Sxiaofeibao-xjtu println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}") 1504c5a0d77Sxiaofeibao-xjtu params.allExuParams.map(_.copyNum) 151730cfbc0SXuan Hu val ctrlBlock = LazyModule(new CtrlBlock(params)) 152d8a24b06SzhanglyGit val pcTargetMem = LazyModule(new PcTargetMem(params)) 153730cfbc0SXuan Hu val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x))) 15460f0c5aeSxiaofeibao val fpScheduler = params.fpSchdParams.map(x => LazyModule(new Scheduler(x))) 155730cfbc0SXuan Hu val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x))) 156730cfbc0SXuan Hu val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x))) 157730cfbc0SXuan Hu val dataPath = LazyModule(new DataPath(params)) 158730cfbc0SXuan Hu val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x))) 15960f0c5aeSxiaofeibao val fpExuBlock = params.fpSchdParams.map(x => LazyModule(new ExuBlock(x))) 160730cfbc0SXuan Hu val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x))) 1617f847969SzhanglyGit val wbFuBusyTable = LazyModule(new WbFuBusyTable(params)) 162730cfbc0SXuan Hu 163730cfbc0SXuan Hu lazy val module = new BackendImp(this) 164730cfbc0SXuan Hu} 165730cfbc0SXuan Hu 166d91483a6Sfdyclass BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) 167d91483a6Sfdy with HasXSParameter { 168730cfbc0SXuan Hu implicit private val params = wrapper.params 169870f462dSXuan Hu 170730cfbc0SXuan Hu val io = IO(new BackendIO()(p, wrapper.params)) 171730cfbc0SXuan Hu 172730cfbc0SXuan Hu private val ctrlBlock = wrapper.ctrlBlock.module 173d8a24b06SzhanglyGit private val pcTargetMem = wrapper.pcTargetMem.module 17483ba63b3SXuan Hu private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module 17560f0c5aeSxiaofeibao private val fpScheduler = wrapper.fpScheduler.get.module 176730cfbc0SXuan Hu private val vfScheduler = wrapper.vfScheduler.get.module 177730cfbc0SXuan Hu private val memScheduler = wrapper.memScheduler.get.module 178730cfbc0SXuan Hu private val dataPath = wrapper.dataPath.module 179730cfbc0SXuan Hu private val intExuBlock = wrapper.intExuBlock.get.module 18060f0c5aeSxiaofeibao private val fpExuBlock = wrapper.fpExuBlock.get.module 181730cfbc0SXuan Hu private val vfExuBlock = wrapper.vfExuBlock.get.module 182c38df446SzhanglyGit private val og2ForVector = Module(new Og2ForVector(params)) 1835d2b9cadSXuan Hu private val bypassNetwork = Module(new BypassNetwork) 184730cfbc0SXuan Hu private val wbDataPath = Module(new WbDataPath(params)) 1857f847969SzhanglyGit private val wbFuBusyTable = wrapper.wbFuBusyTable.module 186730cfbc0SXuan Hu 187c0be7f33SXuan Hu private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = ( 188bf35baadSXuan Hu intScheduler.io.toSchedulers.wakeupVec ++ 18960f0c5aeSxiaofeibao fpScheduler.io.toSchedulers.wakeupVec ++ 190bf35baadSXuan Hu vfScheduler.io.toSchedulers.wakeupVec ++ 191bf35baadSXuan Hu memScheduler.io.toSchedulers.wakeupVec 192c0be7f33SXuan Hu ).map(x => (x.bits.exuIdx, x)).toMap 193bf35baadSXuan Hu 194bf35baadSXuan Hu println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}") 195bf35baadSXuan Hu 196dd970561SzhanglyGit wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable 19760f0c5aeSxiaofeibao wbFuBusyTable.io.in.fpSchdBusyTable := fpScheduler.io.wbFuBusyTable 198dd970561SzhanglyGit wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable 199dd970561SzhanglyGit wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable 200dd970561SzhanglyGit intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead 20160f0c5aeSxiaofeibao fpScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.fpRespRead 202dd970561SzhanglyGit vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead 203dd970561SzhanglyGit memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead 204dd970561SzhanglyGit dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead 2052e0a7dc5Sfdy 2067a96cc7fSHaojin Tang private val og1CancelOH: UInt = dataPath.io.og1CancelOH 2074fa00a44SzhanglyGit private val og0CancelOH: UInt = dataPath.io.og0CancelOH 208bc7d6943SzhanglyGit private val cancelToBusyTable = dataPath.io.cancelToBusyTable 209b6279fc6SZiyue Zhang private val vlIsZero = intExuBlock.io.vlIsZero.get 210b6279fc6SZiyue Zhang private val vlIsVlmax = intExuBlock.io.vlIsVlmax.get 211fb4849e5SXuan Hu 21282674533Sxiaofeibao ctrlBlock.io.intIQValidNumVec := intScheduler.io.intIQValidNumVec 21382674533Sxiaofeibao ctrlBlock.io.fpIQValidNumVec := fpScheduler.io.fpIQValidNumVec 214730cfbc0SXuan Hu ctrlBlock.io.fromTop.hartId := io.fromTop.hartId 215730cfbc0SXuan Hu ctrlBlock.io.frontend <> io.frontend 216730cfbc0SXuan Hu ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback 217730cfbc0SXuan Hu ctrlBlock.io.fromMem.stIn <> io.mem.stIn 218730cfbc0SXuan Hu ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation 21917b21f45SHaojin Tang ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept 22017b21f45SHaojin Tang ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept 221730cfbc0SXuan Hu ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl 222730cfbc0SXuan Hu ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt 223730cfbc0SXuan Hu ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget 224730cfbc0SXuan Hu ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet 225730cfbc0SXuan Hu ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event 226730cfbc0SXuan Hu ctrlBlock.io.robio.lsq <> io.mem.robLsqIO 22717b21f45SHaojin Tang ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo 22817b21f45SHaojin Tang ctrlBlock.io.robio.debug_ls <> io.mem.debugLS 22916782ac3SHaojin Tang ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm 2306ce10964SXuan Hu ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept 2316ce10964SXuan Hu ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp 2326ce10964SXuan Hu ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req 2336ce10964SXuan Hu ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc 2346ce10964SXuan Hu 235730cfbc0SXuan Hu intScheduler.io.fromTop.hartId := io.fromTop.hartId 236730cfbc0SXuan Hu intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 237730cfbc0SXuan Hu intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 238730cfbc0SXuan Hu intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops 239730cfbc0SXuan Hu intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 24060f0c5aeSxiaofeibao intScheduler.io.fpWriteBack := 0.U.asTypeOf(intScheduler.io.fpWriteBack) 241730cfbc0SXuan Hu intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack) 24245d40ce7Ssinsanction intScheduler.io.v0WriteBack := 0.U.asTypeOf(intScheduler.io.v0WriteBack) 24345d40ce7Ssinsanction intScheduler.io.vlWriteBack := 0.U.asTypeOf(intScheduler.io.vlWriteBack) 244c0be7f33SXuan Hu intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ 245c0be7f33SXuan Hu intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 2467a96cc7fSHaojin Tang intScheduler.io.fromDataPath.og0Cancel := og0CancelOH 2477a96cc7fSHaojin Tang intScheduler.io.fromDataPath.og1Cancel := og1CancelOH 2480f55a0d3SHaojin Tang intScheduler.io.ldCancel := io.mem.ldCancel 249bc7d6943SzhanglyGit intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 2502aa3a761Ssinsanction intScheduler.io.vlWriteBackInfo.vlIsZero := false.B 2512aa3a761Ssinsanction intScheduler.io.vlWriteBackInfo.vlIsVlmax := false.B 252730cfbc0SXuan Hu 25360f0c5aeSxiaofeibao fpScheduler.io.fromTop.hartId := io.fromTop.hartId 25460f0c5aeSxiaofeibao fpScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 25560f0c5aeSxiaofeibao fpScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 25660f0c5aeSxiaofeibao fpScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.fpUops 25760f0c5aeSxiaofeibao fpScheduler.io.intWriteBack := 0.U.asTypeOf(fpScheduler.io.intWriteBack) 25860f0c5aeSxiaofeibao fpScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg 25960f0c5aeSxiaofeibao fpScheduler.io.vfWriteBack := 0.U.asTypeOf(fpScheduler.io.vfWriteBack) 26045d40ce7Ssinsanction fpScheduler.io.v0WriteBack := 0.U.asTypeOf(fpScheduler.io.v0WriteBack) 26145d40ce7Ssinsanction fpScheduler.io.vlWriteBack := 0.U.asTypeOf(fpScheduler.io.vlWriteBack) 26260f0c5aeSxiaofeibao fpScheduler.io.fromDataPath.resp := dataPath.io.toFpIQ 26360f0c5aeSxiaofeibao fpScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 26460f0c5aeSxiaofeibao fpScheduler.io.fromDataPath.og0Cancel := og0CancelOH 26560f0c5aeSxiaofeibao fpScheduler.io.fromDataPath.og1Cancel := og1CancelOH 26660f0c5aeSxiaofeibao fpScheduler.io.ldCancel := io.mem.ldCancel 26760f0c5aeSxiaofeibao fpScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 2682aa3a761Ssinsanction fpScheduler.io.vlWriteBackInfo.vlIsZero := false.B 2692aa3a761Ssinsanction fpScheduler.io.vlWriteBackInfo.vlIsVlmax := false.B 27060f0c5aeSxiaofeibao 271730cfbc0SXuan Hu memScheduler.io.fromTop.hartId := io.fromTop.hartId 272730cfbc0SXuan Hu memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 273730cfbc0SXuan Hu memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 274730cfbc0SXuan Hu memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops 275730cfbc0SXuan Hu memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 27660f0c5aeSxiaofeibao memScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg 277730cfbc0SXuan Hu memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 27845d40ce7Ssinsanction memScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg 27945d40ce7Ssinsanction memScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg 280730cfbc0SXuan Hu memScheduler.io.fromMem.get.scommit := io.mem.sqDeq 281e450f9ecSXuan Hu memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq 282596af5d2SHaojin Tang memScheduler.io.fromMem.get.wakeup := io.mem.wakeup 2832d270511Ssinsanction memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr 2842d270511Ssinsanction memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr 285730cfbc0SXuan Hu memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt 286730cfbc0SXuan Hu memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt 287730cfbc0SXuan Hu memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr 288272ec6b1SHaojin Tang require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length) 28906083203SHaojin Tang memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) => 290730cfbc0SXuan Hu sink.valid := source.valid 29106083203SHaojin Tang sink.bits := source.bits.robIdx 292730cfbc0SXuan Hu } 29306083203SHaojin Tang memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO 294c0be7f33SXuan Hu memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ 295fb4849e5SXuan Hu memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback 296fb4849e5SXuan Hu memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback 2978f1fa9b1Ssfencevma memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback 298ebb914e7Sweiding liu memScheduler.io.fromMem.get.vstuFeedback := io.mem.vstuIqFeedback 299ebb914e7Sweiding liu memScheduler.io.fromMem.get.vlduFeedback := io.mem.vlduIqFeedback 300c0be7f33SXuan Hu memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 3017a96cc7fSHaojin Tang memScheduler.io.fromDataPath.og0Cancel := og0CancelOH 3027a96cc7fSHaojin Tang memScheduler.io.fromDataPath.og1Cancel := og1CancelOH 3030f55a0d3SHaojin Tang memScheduler.io.ldCancel := io.mem.ldCancel 304bc7d6943SzhanglyGit memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 3052aa3a761Ssinsanction memScheduler.io.vlWriteBackInfo.vlIsZero := vlIsZero 3062aa3a761Ssinsanction memScheduler.io.vlWriteBackInfo.vlIsVlmax := vlIsVlmax 307730cfbc0SXuan Hu 308730cfbc0SXuan Hu vfScheduler.io.fromTop.hartId := io.fromTop.hartId 309730cfbc0SXuan Hu vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 310730cfbc0SXuan Hu vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 311730cfbc0SXuan Hu vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops 312730cfbc0SXuan Hu vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack) 31360f0c5aeSxiaofeibao vfScheduler.io.fpWriteBack := 0.U.asTypeOf(vfScheduler.io.fpWriteBack) 314730cfbc0SXuan Hu vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 31545d40ce7Ssinsanction vfScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg 31645d40ce7Ssinsanction vfScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg 317c0be7f33SXuan Hu vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ 318c0be7f33SXuan Hu vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 3197a96cc7fSHaojin Tang vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH 3207a96cc7fSHaojin Tang vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH 3210f55a0d3SHaojin Tang vfScheduler.io.ldCancel := io.mem.ldCancel 322bc7d6943SzhanglyGit vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 3232aa3a761Ssinsanction vfScheduler.io.vlWriteBackInfo.vlIsZero := vlIsZero 3242aa3a761Ssinsanction vfScheduler.io.vlWriteBackInfo.vlIsVlmax := vlIsVlmax 325c38df446SzhanglyGit vfScheduler.io.fromOg2.get := og2ForVector.io.toVfIQ 326730cfbc0SXuan Hu 3277eea175bSHaojin Tang dataPath.io.hartId := io.fromTop.hartId 328730cfbc0SXuan Hu dataPath.io.flush := ctrlBlock.io.toDataPath.flush 329fb4849e5SXuan Hu 33059ef6009Sxiaofeibao-xjtu dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay 33160f0c5aeSxiaofeibao dataPath.io.fromFpIQ <> fpScheduler.io.toDataPathAfterDelay 33259ef6009Sxiaofeibao-xjtu dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay 33359ef6009Sxiaofeibao-xjtu dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay 334730cfbc0SXuan Hu 3350f55a0d3SHaojin Tang dataPath.io.ldCancel := io.mem.ldCancel 3360f55a0d3SHaojin Tang 337730cfbc0SXuan Hu println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}") 338730cfbc0SXuan Hu println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}") 339730cfbc0SXuan Hu dataPath.io.fromIntWb := wbDataPath.io.toIntPreg 34060f0c5aeSxiaofeibao dataPath.io.fromFpWb := wbDataPath.io.toFpPreg 341730cfbc0SXuan Hu dataPath.io.fromVfWb := wbDataPath.io.toVfPreg 34245d40ce7Ssinsanction dataPath.io.fromV0Wb := wbDataPath.io.toV0Preg 34345d40ce7Ssinsanction dataPath.io.fromVlWb := wbDataPath.io.toVlPreg 344b7d9e8d5Sxiaofeibao-xjtu dataPath.io.debugIntRat .foreach(_ := ctrlBlock.io.debug_int_rat.get) 345b7d9e8d5Sxiaofeibao-xjtu dataPath.io.debugFpRat .foreach(_ := ctrlBlock.io.debug_fp_rat.get) 346b7d9e8d5Sxiaofeibao-xjtu dataPath.io.debugVecRat .foreach(_ := ctrlBlock.io.debug_vec_rat.get) 347e4e52e7dSsinsanction dataPath.io.debugV0Rat .foreach(_ := ctrlBlock.io.debug_v0_rat.get) 348e4e52e7dSsinsanction dataPath.io.debugVlRat .foreach(_ := ctrlBlock.io.debug_vl_rat.get) 349730cfbc0SXuan Hu 350c38df446SzhanglyGit og2ForVector.io.flush := ctrlBlock.io.toDataPath.flush 351c38df446SzhanglyGit og2ForVector.io.ldCancel := io.mem.ldCancel 35260f0c5aeSxiaofeibao og2ForVector.io.fromOg1NoReg <> dataPath.io.toVecExu 353c38df446SzhanglyGit 3545d2b9cadSXuan Hu bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu 35560f0c5aeSxiaofeibao bypassNetwork.io.fromDataPath.fp <> dataPath.io.toFpExu 356c38df446SzhanglyGit bypassNetwork.io.fromDataPath.vf <> og2ForVector.io.toVfExu 3575d2b9cadSXuan Hu bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu 358712a039eSxiaofeibao-xjtu bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo 3595d2b9cadSXuan Hu bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out) 36060f0c5aeSxiaofeibao bypassNetwork.io.fromExus.connectExuOutput(_.fp)(fpExuBlock.io.out) 3615d2b9cadSXuan Hu bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out) 362f9f1abd7SXuan Hu 363c838dea1SXuan Hu require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size, 364670870b3SXuan Hu s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " + 365c838dea1SXuan Hu s"io.mem.writeback(${io.mem.writeBack.size})" 366670870b3SXuan Hu ) 367c838dea1SXuan Hu bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 3685d2b9cadSXuan Hu sink.valid := source.valid 3695d2b9cadSXuan Hu sink.bits.pdest := source.bits.uop.pdest 3705d2b9cadSXuan Hu sink.bits.data := source.bits.data 3715d2b9cadSXuan Hu } 3725d2b9cadSXuan Hu 373d8a24b06SzhanglyGit 374730cfbc0SXuan Hu intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 375730cfbc0SXuan Hu for (i <- 0 until intExuBlock.io.in.length) { 376730cfbc0SXuan Hu for (j <- 0 until intExuBlock.io.in(i).length) { 3770f55a0d3SHaojin Tang val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel) 378c0be7f33SXuan Hu NewPipelineConnect( 379c0be7f33SXuan Hu bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire, 380c0be7f33SXuan Hu Mux( 381c0be7f33SXuan Hu bypassNetwork.io.toExus.int(i)(j).fire, 3820f55a0d3SHaojin Tang bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 383c0be7f33SXuan Hu intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 3841f35da39Sxiaofeibao-xjtu ), 38560f0c5aeSxiaofeibao Option("bypassNetwork2intExuBlock") 386c0be7f33SXuan Hu ) 387730cfbc0SXuan Hu } 388730cfbc0SXuan Hu } 389730cfbc0SXuan Hu 390d8a24b06SzhanglyGit pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq 391ce95ff3aSsinsanction pcTargetMem.io.toDataPath <> dataPath.io.fromPcTargetMem 39281535d7bSsinsanction 393730cfbc0SXuan Hu private val csrio = intExuBlock.io.csrio.get 394730cfbc0SXuan Hu csrio.hartId := io.fromTop.hartId 395730cfbc0SXuan Hu csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags 396730cfbc0SXuan Hu csrio.fpu.isIllegal := false.B // Todo: remove it 397730cfbc0SXuan Hu csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs 398730cfbc0SXuan Hu csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo 399a8db15d8Sfdy 4000f423558SZiyue-Zhang val fromIntExuVsetVType = intExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType)))) 4010f423558SZiyue-Zhang val fromVfExuVsetVType = vfExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType)))) 4020f423558SZiyue-Zhang val fromVsetVType = Mux(fromIntExuVsetVType.valid, fromIntExuVsetVType.bits, fromVfExuVsetVType.bits) 4030f423558SZiyue-Zhang val vsetvlVType = RegEnable(fromVsetVType, 0.U.asTypeOf(new VType), fromIntExuVsetVType.valid || fromVfExuVsetVType.valid) 404*d8a50338SZiyue Zhang ctrlBlock.io.toDecode.vsetvlVType := vsetvlVType 4057e4f0b19SZiyue-Zhang 4067e4f0b19SZiyue-Zhang val commitVType = ctrlBlock.io.robio.commitVType.vtype 4077e4f0b19SZiyue-Zhang val hasVsetvl = ctrlBlock.io.robio.commitVType.hasVsetvl 4087e4f0b19SZiyue-Zhang val vtype = VType.toVtypeStruct(Mux(hasVsetvl, vsetvlVType, commitVType.bits)).asUInt 409*d8a50338SZiyue Zhang 410*d8a50338SZiyue Zhang // csr not store the value of vl, so when using difftest we assign the value of vl to debugVl 411*d8a50338SZiyue Zhang val debugVl_s0 = WireInit(UInt(VlData().dataWidth.W), 0.U) 412*d8a50338SZiyue Zhang val debugVl_s1 = WireInit(UInt(VlData().dataWidth.W), 0.U) 413*d8a50338SZiyue Zhang debugVl_s0 := dataPath.io.debugVl.getOrElse(0.U.asTypeOf(UInt(VlData().dataWidth.W))) 414*d8a50338SZiyue Zhang debugVl_s1 := RegNext(debugVl_s0) 41501ceb97cSZiyue Zhang csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat 416e703da02SzhanglyGit csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid 417e703da02SzhanglyGit csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits 418b7d9e8d5Sxiaofeibao-xjtu //Todo here need change design 4197e4f0b19SZiyue-Zhang csrio.vpu.set_vtype.valid := commitVType.valid 4207e4f0b19SZiyue-Zhang csrio.vpu.set_vtype.bits := ZeroExt(vtype, XLEN) 421*d8a50338SZiyue Zhang csrio.vpu.vl := ZeroExt(debugVl_s1, XLEN) 4223af3539fSZiyue Zhang csrio.vpu.dirty_vs := ctrlBlock.io.robio.csr.dirty_vs 423730cfbc0SXuan Hu csrio.exception := ctrlBlock.io.robio.exception 424e25e4d90SXuan Hu csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr 425e25e4d90SXuan Hu csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr 426730cfbc0SXuan Hu csrio.externalInterrupt := io.fromTop.externalInterrupt 427730cfbc0SXuan Hu csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate 428730cfbc0SXuan Hu csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate 429730cfbc0SXuan Hu csrio.perf <> io.perf 43086e04cc0SHaojin Tang csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr 43186e04cc0SHaojin Tang csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo 43286e04cc0SHaojin Tang csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf 433730cfbc0SXuan Hu private val fenceio = intExuBlock.io.fenceio.get 434730cfbc0SXuan Hu io.fenceio <> fenceio 435fa3c7ee7SHaojin Tang fenceio.disableSfence := csrio.disableSfence 436e25e4d90SXuan Hu fenceio.disableHfenceg := csrio.disableHfenceg 437e25e4d90SXuan Hu fenceio.disableHfencev := csrio.disableHfencev 438e25e4d90SXuan Hu fenceio.virtMode := csrio.customCtrl.virtMode 439730cfbc0SXuan Hu 44060f0c5aeSxiaofeibao // to fpExuBlock 44160f0c5aeSxiaofeibao fpExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 44260f0c5aeSxiaofeibao for (i <- 0 until fpExuBlock.io.in.length) { 44360f0c5aeSxiaofeibao for (j <- 0 until fpExuBlock.io.in(i).length) { 44460f0c5aeSxiaofeibao val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.fp(i)(j).bits.loadDependency, io.mem.ldCancel) 44560f0c5aeSxiaofeibao NewPipelineConnect( 44660f0c5aeSxiaofeibao bypassNetwork.io.toExus.fp(i)(j), fpExuBlock.io.in(i)(j), fpExuBlock.io.in(i)(j).fire, 44760f0c5aeSxiaofeibao Mux( 44860f0c5aeSxiaofeibao bypassNetwork.io.toExus.fp(i)(j).fire, 44960f0c5aeSxiaofeibao bypassNetwork.io.toExus.fp(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 45060f0c5aeSxiaofeibao fpExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 45160f0c5aeSxiaofeibao ), 45260f0c5aeSxiaofeibao Option("bypassNetwork2fpExuBlock") 45360f0c5aeSxiaofeibao ) 45460f0c5aeSxiaofeibao } 45560f0c5aeSxiaofeibao } 45660f0c5aeSxiaofeibao 457730cfbc0SXuan Hu vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 458730cfbc0SXuan Hu for (i <- 0 until vfExuBlock.io.in.size) { 459730cfbc0SXuan Hu for (j <- 0 until vfExuBlock.io.in(i).size) { 4600f55a0d3SHaojin Tang val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel) 461c0be7f33SXuan Hu NewPipelineConnect( 462c0be7f33SXuan Hu bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire, 463c0be7f33SXuan Hu Mux( 464c0be7f33SXuan Hu bypassNetwork.io.toExus.vf(i)(j).fire, 4650f55a0d3SHaojin Tang bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 466c0be7f33SXuan Hu vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 4671f35da39Sxiaofeibao-xjtu ), 46860f0c5aeSxiaofeibao Option("bypassNetwork2vfExuBlock") 469c0be7f33SXuan Hu ) 47085f2adbfSsinsanction 47185f2adbfSsinsanction vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart) 472730cfbc0SXuan Hu } 473730cfbc0SXuan Hu } 474b0507133SHaojin Tang 475b0507133SHaojin Tang intExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 47660f0c5aeSxiaofeibao fpExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 47760f0c5aeSxiaofeibao fpExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 478b6b11f60SXuan Hu vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 47917985fbbSZiyue Zhang vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 480730cfbc0SXuan Hu 481730cfbc0SXuan Hu wbDataPath.io.flush := ctrlBlock.io.redirect 482730cfbc0SXuan Hu wbDataPath.io.fromTop.hartId := io.fromTop.hartId 483730cfbc0SXuan Hu wbDataPath.io.fromIntExu <> intExuBlock.io.out 48460f0c5aeSxiaofeibao wbDataPath.io.fromFpExu <> fpExuBlock.io.out 485730cfbc0SXuan Hu wbDataPath.io.fromVfExu <> vfExuBlock.io.out 486c838dea1SXuan Hu wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 487730cfbc0SXuan Hu sink.valid := source.valid 488730cfbc0SXuan Hu source.ready := sink.ready 489618b89e6Slewislzh sink.bits.data := VecInit(Seq.fill(sink.bits.params.wbPathNum)(source.bits.data)) 490730cfbc0SXuan Hu sink.bits.pdest := source.bits.uop.pdest 491730cfbc0SXuan Hu sink.bits.robIdx := source.bits.uop.robIdx 492730cfbc0SXuan Hu sink.bits.intWen.foreach(_ := source.bits.uop.rfWen) 493730cfbc0SXuan Hu sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen) 494730cfbc0SXuan Hu sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen) 495db7becb6Sxiaofeibao sink.bits.v0Wen.foreach(_ := source.bits.uop.v0Wen) 496db7becb6Sxiaofeibao sink.bits.vlWen.foreach(_ := source.bits.uop.vlWen) 497730cfbc0SXuan Hu sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec) 498730cfbc0SXuan Hu sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe) 499730cfbc0SXuan Hu sink.bits.replay.foreach(_ := source.bits.uop.replayInst) 500730cfbc0SXuan Hu sink.bits.debug := source.bits.debug 50196e858baSXuan Hu sink.bits.debugInfo := source.bits.uop.debugInfo 502730cfbc0SXuan Hu sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx) 503730cfbc0SXuan Hu sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx) 5049d8d7860SXuan Hu sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo) 50598d3cb16SXuan Hu sink.bits.vls.foreach(x => { 5067ca7ad94Szhanglinjuan x.vdIdx := source.bits.vdIdx.get 507dbc1c7fcSzhanglinjuan x.vdIdxInField := source.bits.vdIdxInField.get 50898d3cb16SXuan Hu x.vpu := source.bits.uop.vpu 50998d3cb16SXuan Hu x.oldVdPsrc := source.bits.uop.psrc(2) 51092c6b7edSzhanglinjuan x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType) 511c90e3eacSZiyue Zhang x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType) 51298d3cb16SXuan Hu }) 513f7af4c74Schengguanghui sink.bits.trigger.foreach(_ := source.bits.uop.trigger) 514730cfbc0SXuan Hu } 515730cfbc0SXuan Hu 516730cfbc0SXuan Hu // to mem 5170f55a0d3SHaojin Tang private val memIssueParams = params.memSchdParams.get.issueBlockParams 5188a66c02cSXuan Hu private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu)) 5197e471bf8SXuan Hu private val memExuBlocksHasVecLoad = memIssueParams.map(_.exuBlockParams.map(x => x.hasVLoadFu)) 520b133b458SXuan Hu println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU") 5217e471bf8SXuan Hu println(s"[Backend] memExuBlocksHasVecLoad: $memExuBlocksHasVecLoad") 522b133b458SXuan Hu 5235d2b9cadSXuan Hu private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType) 5245d2b9cadSXuan Hu for (i <- toMem.indices) { 5255d2b9cadSXuan Hu for (j <- toMem(i).indices) { 5260f55a0d3SHaojin Tang val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel) 5270f55a0d3SHaojin Tang val issueTimeout = 5280f55a0d3SHaojin Tang if (memExuBlocksHasLDU(i)(j)) 5290f55a0d3SHaojin Tang Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2 5300f55a0d3SHaojin Tang else 5310f55a0d3SHaojin Tang false.B 5320f55a0d3SHaojin Tang 533ecfc6f16SXuan Hu if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 5340f55a0d3SHaojin Tang memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout 5350f55a0d3SHaojin Tang memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 536f08a822fSzhanglyGit memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block 5370f55a0d3SHaojin Tang memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 538aa2bcc31SzhanglyGit memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx) 5390f55a0d3SHaojin Tang } 5400f55a0d3SHaojin Tang 5415d2b9cadSXuan Hu NewPipelineConnect( 5425d2b9cadSXuan Hu bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire, 5435d2b9cadSXuan Hu Mux( 5445d2b9cadSXuan Hu bypassNetwork.io.toExus.mem(i)(j).fire, 5450f55a0d3SHaojin Tang bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 5460f55a0d3SHaojin Tang toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout 5471f35da39Sxiaofeibao-xjtu ), 5481f35da39Sxiaofeibao-xjtu Option("bypassNetwork2toMemExus") 5495d2b9cadSXuan Hu ) 550e8800897SXuan Hu 551c838dea1SXuan Hu if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 5525b35049aSHaojin Tang memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType) 553e8800897SXuan Hu memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 554e8800897SXuan Hu memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 555145dfe39SXuan Hu memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully 556e8800897SXuan Hu } 5577e471bf8SXuan Hu 5587e471bf8SXuan Hu if (memScheduler.io.vecLoadIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) { 5597e471bf8SXuan Hu memScheduler.io.vecLoadIssueResp(i)(j) match { 5607e471bf8SXuan Hu case resp => 5617e471bf8SXuan Hu resp.valid := toMem(i)(j).fire && LSUOpType.isVecLd(toMem(i)(j).bits.fuOpType) 5627e471bf8SXuan Hu resp.bits.fuType := toMem(i)(j).bits.fuType 5637e471bf8SXuan Hu resp.bits.robIdx := toMem(i)(j).bits.robIdx 5647e471bf8SXuan Hu resp.bits.uopIdx.get := toMem(i)(j).bits.vpu.get.vuopIdx 5657e471bf8SXuan Hu resp.bits.resp := RespType.success 5667e471bf8SXuan Hu } 5677e471bf8SXuan Hu dontTouch(memScheduler.io.vecLoadIssueResp(i)(j)) 5687e471bf8SXuan Hu } 5695d2b9cadSXuan Hu } 5705d2b9cadSXuan Hu } 5715d2b9cadSXuan Hu 572730cfbc0SXuan Hu io.mem.redirect := ctrlBlock.io.redirect 573c838dea1SXuan Hu io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) => 574c686adcdSYinan Xu val enableMdp = Constantin.createRecord("EnableMdp", true) 575730cfbc0SXuan Hu sink.valid := source.valid 576730cfbc0SXuan Hu source.ready := sink.ready 577730cfbc0SXuan Hu sink.bits.iqIdx := source.bits.iqIdx 578730cfbc0SXuan Hu sink.bits.isFirstIssue := source.bits.isFirstIssue 579730cfbc0SXuan Hu sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 580730cfbc0SXuan Hu sink.bits.src := 0.U.asTypeOf(sink.bits.src) 581730cfbc0SXuan Hu sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r} 582730cfbc0SXuan Hu sink.bits.uop.fuType := source.bits.fuType 583730cfbc0SXuan Hu sink.bits.uop.fuOpType := source.bits.fuOpType 584730cfbc0SXuan Hu sink.bits.uop.imm := source.bits.imm 585730cfbc0SXuan Hu sink.bits.uop.robIdx := source.bits.robIdx 586730cfbc0SXuan Hu sink.bits.uop.pdest := source.bits.pdest 587730cfbc0SXuan Hu sink.bits.uop.rfWen := source.bits.rfWen.getOrElse(false.B) 588730cfbc0SXuan Hu sink.bits.uop.fpWen := source.bits.fpWen.getOrElse(false.B) 589730cfbc0SXuan Hu sink.bits.uop.vecWen := source.bits.vecWen.getOrElse(false.B) 590e4355ab5Sxiaofeibao sink.bits.uop.v0Wen := source.bits.v0Wen.getOrElse(false.B) 591e4355ab5Sxiaofeibao sink.bits.uop.vlWen := source.bits.vlWen.getOrElse(false.B) 592730cfbc0SXuan Hu sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B) 593730cfbc0SXuan Hu sink.bits.uop.pc := source.bits.pc.getOrElse(0.U) 5941548ca99SHaojin Tang sink.bits.uop.loadWaitBit := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B) 5951548ca99SHaojin Tang sink.bits.uop.waitForRobIdx := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr)) 59659a1db8aSHaojin Tang sink.bits.uop.storeSetHit := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B) 59759a1db8aSHaojin Tang sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B) 59859a1db8aSHaojin Tang sink.bits.uop.ssid := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W)) 599730cfbc0SXuan Hu sink.bits.uop.lqIdx := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 600730cfbc0SXuan Hu sink.bits.uop.sqIdx := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 601730cfbc0SXuan Hu sink.bits.uop.ftqPtr := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr)) 602730cfbc0SXuan Hu sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U) 60396e858baSXuan Hu sink.bits.uop.debugInfo := source.bits.perfDebugInfo 604f19cc441Szhanglinjuan sink.bits.uop.vpu := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals)) 6059d8d7860SXuan Hu sink.bits.uop.preDecodeInfo := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo)) 6066dbb4e08SXuan Hu sink.bits.uop.numLsElem := source.bits.numLsElem.getOrElse(0.U) // Todo: remove this bundle, keep only the one below 6076dbb4e08SXuan Hu sink.bits.flowNum.foreach(_ := source.bits.numLsElem.get) 608730cfbc0SXuan Hu } 609730cfbc0SXuan Hu io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch) 610730cfbc0SXuan Hu io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm) 611730cfbc0SXuan Hu io.mem.tlbCsr := csrio.tlb 612730cfbc0SXuan Hu io.mem.csrCtrl := csrio.customCtrl 613730cfbc0SXuan Hu io.mem.sfence := fenceio.sfence 614730cfbc0SXuan Hu io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType) 61531c51290Szhanglinjuan io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls 616730cfbc0SXuan Hu require(io.mem.loadPcRead.size == params.LduCnt) 617730cfbc0SXuan Hu io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) => 6188044e48cSHaojin Tang loadPcRead := ctrlBlock.io.memLdPcRead(i).data 6199477429fSsinceforYy ctrlBlock.io.memLdPcRead(i).vld := io.mem.issueLda(i).valid 620b133b458SXuan Hu ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr 621b133b458SXuan Hu ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset 622730cfbc0SXuan Hu } 62317b21f45SHaojin Tang 6246ce10964SXuan Hu io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) => 6256ce10964SXuan Hu storePcRead := ctrlBlock.io.memStPcRead(i).data 6269477429fSsinceforYy ctrlBlock.io.memStPcRead(i).vld := io.mem.issueSta(i).valid 627b133b458SXuan Hu ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr 628b133b458SXuan Hu ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset 6296ce10964SXuan Hu } 6306ce10964SXuan Hu 631b133b458SXuan Hu io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) => 632b133b458SXuan Hu hyuPcRead := ctrlBlock.io.memHyPcRead(i).data 6339477429fSsinceforYy ctrlBlock.io.memHyPcRead(i).vld := io.mem.issueHylda(i).valid 634670870b3SXuan Hu ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr 635670870b3SXuan Hu ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset 636b133b458SXuan Hu }) 637b133b458SXuan Hu 63817b21f45SHaojin Tang ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _) 63917b21f45SHaojin Tang 640730cfbc0SXuan Hu // mem io 641730cfbc0SXuan Hu io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO 642730cfbc0SXuan Hu io.mem.robLsqIO <> ctrlBlock.io.robio.lsq 643730cfbc0SXuan Hu 644730cfbc0SXuan Hu io.frontendSfence := fenceio.sfence 645730cfbc0SXuan Hu io.frontendTlbCsr := csrio.tlb 646730cfbc0SXuan Hu io.frontendCsrCtrl := csrio.customCtrl 647730cfbc0SXuan Hu 648730cfbc0SXuan Hu io.tlb <> csrio.tlb 649730cfbc0SXuan Hu 650730cfbc0SXuan Hu io.csrCustomCtrl := csrio.customCtrl 651730cfbc0SXuan Hu 65236a293c0SHaojin Tang io.toTop.cpuHalted := false.B // TODO: implement cpu halt 65336a293c0SHaojin Tang 6546ce10964SXuan Hu io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob 6556ce10964SXuan Hu ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore 6566ce10964SXuan Hu 6576ce10964SXuan Hu io.debugRolling := ctrlBlock.io.debugRolling 6586ce10964SXuan Hu 6598d081717Sszw_kaixin if(backendParams.debugEn) { 660730cfbc0SXuan Hu dontTouch(memScheduler.io) 661730cfbc0SXuan Hu dontTouch(dataPath.io.toMemExu) 662730cfbc0SXuan Hu dontTouch(wbDataPath.io.fromMemExu) 663730cfbc0SXuan Hu } 6648d081717Sszw_kaixin} 665730cfbc0SXuan Hu 666730cfbc0SXuan Huclass BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 66711ed75efSXuan Hu // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts 66811ed75efSXuan Hu val flippedLda = true 66968d13085SXuan Hu // params alias 67068d13085SXuan Hu private val LoadQueueSize = VirtualLoadQueueSize 671730cfbc0SXuan Hu // In/Out // Todo: split it into one-direction bundle 672730cfbc0SXuan Hu val lsqEnqIO = Flipped(new LsqEnqIO) 673730cfbc0SXuan Hu val robLsqIO = new RobLsqIO 6747b753bebSXuan Hu val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO)) 6757b753bebSXuan Hu val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO)) 6768f1fa9b1Ssfencevma val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO)) 677fd490615Sweiding liu val vstuIqFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO(isVector = true))) 678fd490615Sweiding liu val vlduIqFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO(isVector = true))) 679596af5d2SHaojin Tang val ldCancel = Vec(params.LdExuCnt, Flipped(new LoadCancelIO)) 680596af5d2SHaojin Tang val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst))) 6818044e48cSHaojin Tang val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W))) 6826ce10964SXuan Hu val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W))) 683b133b458SXuan Hu val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W))) 684730cfbc0SXuan Hu // Input 685f9f1abd7SXuan Hu val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput))) 686f9f1abd7SXuan Hu val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput))) 687f9f1abd7SXuan Hu val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput))) 6883ad3585eSXuan Hu val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 6893ad3585eSXuan Hu val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 69020a5248fSzhanglinjuan val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true)))) 691730cfbc0SXuan Hu 692730cfbc0SXuan Hu val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool())) 693272ec6b1SHaojin Tang val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst()))) 694730cfbc0SXuan Hu val memoryViolation = Flipped(ValidIO(new Redirect)) 695e25e4d90SXuan Hu val exceptionAddr = Input(new Bundle { 696e25e4d90SXuan Hu val vaddr = UInt(VAddrBits.W) 697e25e4d90SXuan Hu val gpaddr = UInt(GPAddrBits.W) 698e25e4d90SXuan Hu }) 69960f1a5feSzhanglyGit val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 70060f1a5feSzhanglyGit val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W)) 7012d270511Ssinsanction val sqDeqPtr = Input(new SqPtr) 7022d270511Ssinsanction val lqDeqPtr = Input(new LqPtr) 703730cfbc0SXuan Hu 70460f1a5feSzhanglyGit val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 705730cfbc0SXuan Hu val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 706730cfbc0SXuan Hu 70717b21f45SHaojin Tang val lqCanAccept = Input(Bool()) 70817b21f45SHaojin Tang val sqCanAccept = Input(Bool()) 70917b21f45SHaojin Tang 710a81cda24Ssfencevma val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst))) 711730cfbc0SXuan Hu val stIssuePtr = Input(new SqPtr()) 712730cfbc0SXuan Hu 713730cfbc0SXuan Hu val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 714730cfbc0SXuan Hu 715870f462dSXuan Hu val debugLS = Flipped(Output(new DebugLSIO)) 716870f462dSXuan Hu 7176810d1e8Ssfencevma val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo))) 718730cfbc0SXuan Hu // Output 719730cfbc0SXuan Hu val redirect = ValidIO(new Redirect) // rob flush MemBlock 720b133b458SXuan Hu val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput()))) 721b133b458SXuan Hu val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput()))) 722f9f1abd7SXuan Hu val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput()))) 723670870b3SXuan Hu val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 724670870b3SXuan Hu val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 72520a5248fSzhanglinjuan val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true)))) 72611ed75efSXuan Hu 727730cfbc0SXuan Hu val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W))) 728730cfbc0SXuan Hu val loadFastImm = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I 729730cfbc0SXuan Hu 730730cfbc0SXuan Hu val tlbCsr = Output(new TlbCsrBundle) 731730cfbc0SXuan Hu val csrCtrl = Output(new CustomCSRCtrlIO) 732730cfbc0SXuan Hu val sfence = Output(new SfenceBundle) 733730cfbc0SXuan Hu val isStoreException = Output(Bool()) 73431c51290Szhanglinjuan val isVlsException = Output(Bool()) 73511ed75efSXuan Hu 736c838dea1SXuan Hu // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config 737c838dea1SXuan Hu private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = { 738e77d3114SHaojin Tang issueSta ++ 739546a0d46SXuan Hu issueHylda ++ issueHysta ++ 740e77d3114SHaojin Tang issueLda ++ 741546a0d46SXuan Hu issueVldu ++ 742546a0d46SXuan Hu issueStd 743e77d3114SHaojin Tang }.toSeq 744f9f1abd7SXuan Hu 745c838dea1SXuan Hu // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config 746c838dea1SXuan Hu private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = { 747e77d3114SHaojin Tang writebackSta ++ 74814525be7SXuan Hu writebackHyuLda ++ writebackHyuSta ++ 749e77d3114SHaojin Tang writebackLda ++ 75020a5248fSzhanglinjuan writebackVldu ++ 75114525be7SXuan Hu writebackStd 75211ed75efSXuan Hu } 753730cfbc0SXuan Hu} 754730cfbc0SXuan Hu 755730cfbc0SXuan Huclass BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 756730cfbc0SXuan Hu val fromTop = new Bundle { 757e25e4d90SXuan Hu val hartId = Input(UInt(hartIdLen.W)) 758730cfbc0SXuan Hu val externalInterrupt = new ExternalInterruptIO 759730cfbc0SXuan Hu } 760730cfbc0SXuan Hu 761730cfbc0SXuan Hu val toTop = new Bundle { 762730cfbc0SXuan Hu val cpuHalted = Output(Bool()) 763730cfbc0SXuan Hu } 764730cfbc0SXuan Hu 765730cfbc0SXuan Hu val fenceio = new FenceIO 766730cfbc0SXuan Hu // Todo: merge these bundles into BackendFrontendIO 767730cfbc0SXuan Hu val frontend = Flipped(new FrontendToCtrlIO) 768730cfbc0SXuan Hu val frontendSfence = Output(new SfenceBundle) 769730cfbc0SXuan Hu val frontendCsrCtrl = Output(new CustomCSRCtrlIO) 770730cfbc0SXuan Hu val frontendTlbCsr = Output(new TlbCsrBundle) 771730cfbc0SXuan Hu // distributed csr write 772730cfbc0SXuan Hu val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 773730cfbc0SXuan Hu 774730cfbc0SXuan Hu val mem = new BackendMemIO 775730cfbc0SXuan Hu 776730cfbc0SXuan Hu val perf = Input(new PerfCounterIO) 777730cfbc0SXuan Hu 778730cfbc0SXuan Hu val tlb = Output(new TlbCsrBundle) 779730cfbc0SXuan Hu 780730cfbc0SXuan Hu val csrCustomCtrl = Output(new CustomCSRCtrlIO) 78183ba63b3SXuan Hu 78283ba63b3SXuan Hu val debugTopDown = new Bundle { 78383ba63b3SXuan Hu val fromRob = new RobCoreTopDownIO 78483ba63b3SXuan Hu val fromCore = new CoreDispatchTopDownIO 78583ba63b3SXuan Hu } 78683ba63b3SXuan Hu val debugRolling = new RobDebugRollingIO 787730cfbc0SXuan Hu} 788