xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision 145dfe3971cf19beb22f3f6a667824fb1056cc58)
1730cfbc0SXuan Hupackage xiangshan.backend
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
5730cfbc0SXuan Huimport chisel3.util._
6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
759a1db8aSHaojin Tangimport utility.{Constantin, ZeroExt}
8730cfbc0SXuan Huimport xiangshan._
9f19cc441Szhanglinjuanimport xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals}
10870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
1139c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.{IntData, VecData}
12c34b4b06SXuan Huimport xiangshan.backend.datapath.RdConfig.{IntRD, VfRD}
13730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._
14c34b4b06SXuan Huimport xiangshan.backend.datapath._
1583ba63b3SXuan Huimport xiangshan.backend.dispatch.CoreDispatchTopDownIO
16730cfbc0SXuan Huimport xiangshan.backend.exu.ExuBlock
17a8db15d8Sfdyimport xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
185b35049aSHaojin Tangimport xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO}
19aa2bcc31SzhanglyGitimport xiangshan.backend.issue.EntryBundles._
2083ba63b3SXuan Huimport xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase}
211548ca99SHaojin Tangimport xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
229d8d7860SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo}
23730cfbc0SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
240c7ebb58Sxiaofeibao-xjtuimport scala.collection.mutable
25730cfbc0SXuan Hu
26730cfbc0SXuan Huclass Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
27730cfbc0SXuan Hu  with HasXSParameter {
28730cfbc0SXuan Hu
291ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
301ca4a39dSXuan Hu
319b258a00Sxgkiri  /* Only update the idx in mem-scheduler here
329b258a00Sxgkiri   * Idx in other schedulers can be updated the same way if needed
339b258a00Sxgkiri   *
349b258a00Sxgkiri   * Also note that we filter out the 'stData issue-queues' when counting
359b258a00Sxgkiri   */
362d270511Ssinsanction  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0 && iq.VstdCnt == 0).zipWithIndex) {
379b258a00Sxgkiri    ibp.updateIdx(idx)
389b258a00Sxgkiri  }
399b258a00Sxgkiri
40bf35baadSXuan Hu  println(params.iqWakeUpParams)
41bf35baadSXuan Hu
42dd473fffSXuan Hu  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
43dd473fffSXuan Hu    schdCfg.bindBackendParam(params)
44dd473fffSXuan Hu  }
45dd473fffSXuan Hu
46dd473fffSXuan Hu  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
47dd473fffSXuan Hu    iqCfg.bindBackendParam(params)
48dd473fffSXuan Hu  }
49dd473fffSXuan Hu
50bf35baadSXuan Hu  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
51b133b458SXuan Hu    exuCfg.bindBackendParam(params)
52bf35baadSXuan Hu    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
53bf35baadSXuan Hu    exuCfg.updateExuIdx(i)
54bf35baadSXuan Hu  }
55bf35baadSXuan Hu
560655b1a0SXuan Hu  println("[Backend] ExuConfigs:")
57730cfbc0SXuan Hu  for (exuCfg <- params.allExuParams) {
58730cfbc0SXuan Hu    val fuConfigs = exuCfg.fuConfigs
59730cfbc0SXuan Hu    val wbPortConfigs = exuCfg.wbPortConfigs
60730cfbc0SXuan Hu    val immType = exuCfg.immType
61bf44d649SXuan Hu
620655b1a0SXuan Hu    println("[Backend]   " +
630655b1a0SXuan Hu      s"${exuCfg.name}: " +
64670870b3SXuan Hu      (if (exuCfg.fakeUnit) "fake, " else "") +
6504c99ecaSXuan Hu      (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") +
660655b1a0SXuan Hu      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
670655b1a0SXuan Hu      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
68bf44d649SXuan Hu      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
69670870b3SXuan Hu      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " +
70670870b3SXuan Hu      s"srcReg(${exuCfg.numRegSrc})"
71c0be7f33SXuan Hu    )
72c0be7f33SXuan Hu    require(
73c0be7f33SXuan Hu      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
74730cfbc0SXuan Hu        fuConfigs.map(_.writeIntRf).reduce(_ || _),
754c7680e0SXuan Hu      s"${exuCfg.name} int wb port has no priority"
76c0be7f33SXuan Hu    )
77c0be7f33SXuan Hu    require(
78c0be7f33SXuan Hu      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
79730cfbc0SXuan Hu        fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _),
804c7680e0SXuan Hu      s"${exuCfg.name} vec wb port has no priority"
81c0be7f33SXuan Hu    )
82730cfbc0SXuan Hu  }
83730cfbc0SXuan Hu
84c34b4b06SXuan Hu  println(s"[Backend] all fu configs")
85b6b11f60SXuan Hu  for (cfg <- FuConfig.allConfigs) {
86b6b11f60SXuan Hu    println(s"[Backend]   $cfg")
87b6b11f60SXuan Hu  }
88b6b11f60SXuan Hu
89c34b4b06SXuan Hu  println(s"[Backend] Int RdConfigs: ExuName(Priority)")
9039c59369SXuan Hu  for ((port, seq) <- params.getRdPortParams(IntData())) {
91c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
92c34b4b06SXuan Hu  }
93c34b4b06SXuan Hu
94c34b4b06SXuan Hu  println(s"[Backend] Int WbConfigs: ExuName(Priority)")
9539c59369SXuan Hu  for ((port, seq) <- params.getWbPortParams(IntData())) {
96c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
97c34b4b06SXuan Hu  }
98c34b4b06SXuan Hu
99c34b4b06SXuan Hu  println(s"[Backend] Vf RdConfigs: ExuName(Priority)")
10039c59369SXuan Hu  for ((port, seq) <- params.getRdPortParams(VecData())) {
101c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
102c34b4b06SXuan Hu  }
103c34b4b06SXuan Hu
104c34b4b06SXuan Hu  println(s"[Backend] Vf WbConfigs: ExuName(Priority)")
10539c59369SXuan Hu  for ((port, seq) <- params.getWbPortParams(VecData())) {
106c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
107c34b4b06SXuan Hu  }
108c34b4b06SXuan Hu
109d97a1af7SXuan Hu  println(s"[Backend] Dispatch Configs:")
110d97a1af7SXuan Hu  println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})")
111d97a1af7SXuan Hu  println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})")
112d97a1af7SXuan Hu
1130c7ebb58Sxiaofeibao-xjtu  params.updateCopyPdestInfo
1140c7ebb58Sxiaofeibao-xjtu  println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}")
1154c5a0d77Sxiaofeibao-xjtu  params.allExuParams.map(_.copyNum)
116730cfbc0SXuan Hu  val ctrlBlock = LazyModule(new CtrlBlock(params))
117d8a24b06SzhanglyGit  val pcTargetMem = LazyModule(new PcTargetMem(params))
118730cfbc0SXuan Hu  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
119730cfbc0SXuan Hu  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
120730cfbc0SXuan Hu  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
121730cfbc0SXuan Hu  val dataPath = LazyModule(new DataPath(params))
122730cfbc0SXuan Hu  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
123730cfbc0SXuan Hu  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
1247f847969SzhanglyGit  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
125730cfbc0SXuan Hu
126730cfbc0SXuan Hu  lazy val module = new BackendImp(this)
127730cfbc0SXuan Hu}
128730cfbc0SXuan Hu
129d91483a6Sfdyclass BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper)
130d91483a6Sfdy  with HasXSParameter {
131730cfbc0SXuan Hu  implicit private val params = wrapper.params
132870f462dSXuan Hu
133730cfbc0SXuan Hu  val io = IO(new BackendIO()(p, wrapper.params))
134730cfbc0SXuan Hu
135730cfbc0SXuan Hu  private val ctrlBlock = wrapper.ctrlBlock.module
136d8a24b06SzhanglyGit  private val pcTargetMem = wrapper.pcTargetMem.module
13783ba63b3SXuan Hu  private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module
138730cfbc0SXuan Hu  private val vfScheduler = wrapper.vfScheduler.get.module
139730cfbc0SXuan Hu  private val memScheduler = wrapper.memScheduler.get.module
140730cfbc0SXuan Hu  private val dataPath = wrapper.dataPath.module
141730cfbc0SXuan Hu  private val intExuBlock = wrapper.intExuBlock.get.module
142730cfbc0SXuan Hu  private val vfExuBlock = wrapper.vfExuBlock.get.module
1435d2b9cadSXuan Hu  private val bypassNetwork = Module(new BypassNetwork)
144730cfbc0SXuan Hu  private val wbDataPath = Module(new WbDataPath(params))
1457f847969SzhanglyGit  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
146730cfbc0SXuan Hu
147c0be7f33SXuan Hu  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
148bf35baadSXuan Hu    intScheduler.io.toSchedulers.wakeupVec ++
149bf35baadSXuan Hu      vfScheduler.io.toSchedulers.wakeupVec ++
150bf35baadSXuan Hu      memScheduler.io.toSchedulers.wakeupVec
151c0be7f33SXuan Hu    ).map(x => (x.bits.exuIdx, x)).toMap
152bf35baadSXuan Hu
153bf35baadSXuan Hu  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
154bf35baadSXuan Hu
155dd970561SzhanglyGit  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
156dd970561SzhanglyGit  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
157dd970561SzhanglyGit  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
158dd970561SzhanglyGit  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
159dd970561SzhanglyGit  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
160dd970561SzhanglyGit  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
161dd970561SzhanglyGit  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
1622e0a7dc5Sfdy
1638d29ec32Sczw  wbDataPath.io.fromIntExu.flatten.filter(x => x.bits.params.writeIntRf)
1642e0a7dc5Sfdy
165fb4849e5SXuan Hu  private val vconfig = dataPath.io.vconfigReadPort.data
1667a96cc7fSHaojin Tang  private val og1CancelOH: UInt = dataPath.io.og1CancelOH
1674fa00a44SzhanglyGit  private val og0CancelOH: UInt = dataPath.io.og0CancelOH
168bc7d6943SzhanglyGit  private val cancelToBusyTable = dataPath.io.cancelToBusyTable
169fb4849e5SXuan Hu
170730cfbc0SXuan Hu  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
171730cfbc0SXuan Hu  ctrlBlock.io.frontend <> io.frontend
172730cfbc0SXuan Hu  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
173730cfbc0SXuan Hu  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
174730cfbc0SXuan Hu  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
17517b21f45SHaojin Tang  ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept
17617b21f45SHaojin Tang  ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept
177730cfbc0SXuan Hu  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
178730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
179730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
180730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
181730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
182730cfbc0SXuan Hu  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
18317b21f45SHaojin Tang  ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo
18417b21f45SHaojin Tang  ctrlBlock.io.robio.debug_ls <> io.mem.debugLS
185fb4849e5SXuan Hu  ctrlBlock.io.fromDataPath.vtype := vconfig(7, 0).asTypeOf(new VType)
18616782ac3SHaojin Tang  ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm
1876ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept
1886ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp
1896ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req
1906ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc
1916ce10964SXuan Hu
192730cfbc0SXuan Hu
193730cfbc0SXuan Hu  intScheduler.io.fromTop.hartId := io.fromTop.hartId
194730cfbc0SXuan Hu  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
195730cfbc0SXuan Hu  intScheduler.io.fromCtrlBlock.pcVec := ctrlBlock.io.toIssueBlock.pcVec
196730cfbc0SXuan Hu  intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
197730cfbc0SXuan Hu  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
198730cfbc0SXuan Hu  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
199730cfbc0SXuan Hu  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
200c0be7f33SXuan Hu  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
201c0be7f33SXuan Hu  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
2027a96cc7fSHaojin Tang  intScheduler.io.fromDataPath.og0Cancel := og0CancelOH
2037a96cc7fSHaojin Tang  intScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2040f55a0d3SHaojin Tang  intScheduler.io.ldCancel := io.mem.ldCancel
205bc7d6943SzhanglyGit  intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
206730cfbc0SXuan Hu
207730cfbc0SXuan Hu  memScheduler.io.fromTop.hartId := io.fromTop.hartId
208730cfbc0SXuan Hu  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
209730cfbc0SXuan Hu  memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
210730cfbc0SXuan Hu  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
211730cfbc0SXuan Hu  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
212730cfbc0SXuan Hu  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
213730cfbc0SXuan Hu  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
214e450f9ecSXuan Hu  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
215596af5d2SHaojin Tang  memScheduler.io.fromMem.get.wakeup := io.mem.wakeup
2162d270511Ssinsanction  memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr
2172d270511Ssinsanction  memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr
218730cfbc0SXuan Hu  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
219730cfbc0SXuan Hu  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
220730cfbc0SXuan Hu  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
221272ec6b1SHaojin Tang  require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length)
22206083203SHaojin Tang  memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) =>
223730cfbc0SXuan Hu    sink.valid := source.valid
22406083203SHaojin Tang    sink.bits  := source.bits.robIdx
225730cfbc0SXuan Hu  }
22606083203SHaojin Tang  memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO
227c0be7f33SXuan Hu  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
228fb4849e5SXuan Hu  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
229fb4849e5SXuan Hu  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
2308f1fa9b1Ssfencevma  memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback
231c0be7f33SXuan Hu  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
2327a96cc7fSHaojin Tang  memScheduler.io.fromDataPath.og0Cancel := og0CancelOH
2337a96cc7fSHaojin Tang  memScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2340f55a0d3SHaojin Tang  memScheduler.io.ldCancel := io.mem.ldCancel
235bc7d6943SzhanglyGit  memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
236730cfbc0SXuan Hu
237730cfbc0SXuan Hu  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
238730cfbc0SXuan Hu  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
239730cfbc0SXuan Hu  vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
240730cfbc0SXuan Hu  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
241730cfbc0SXuan Hu  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
242730cfbc0SXuan Hu  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
243c0be7f33SXuan Hu  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
244c0be7f33SXuan Hu  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
2457a96cc7fSHaojin Tang  vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH
2467a96cc7fSHaojin Tang  vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2470f55a0d3SHaojin Tang  vfScheduler.io.ldCancel := io.mem.ldCancel
248bc7d6943SzhanglyGit  vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
249730cfbc0SXuan Hu
2507eea175bSHaojin Tang  dataPath.io.hartId := io.fromTop.hartId
251730cfbc0SXuan Hu  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
252d91483a6Sfdy  dataPath.io.vconfigReadPort.addr := ctrlBlock.io.toDataPath.vtypeAddr
253e703da02SzhanglyGit  dataPath.io.vldReadPort.addr := wbDataPath.io.oldVdAddrToDataPath
254fb4849e5SXuan Hu
25559ef6009Sxiaofeibao-xjtu  dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay
25659ef6009Sxiaofeibao-xjtu  dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay
25759ef6009Sxiaofeibao-xjtu  dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay
258730cfbc0SXuan Hu
2590f55a0d3SHaojin Tang  dataPath.io.ldCancel := io.mem.ldCancel
2600f55a0d3SHaojin Tang
261730cfbc0SXuan Hu  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
262730cfbc0SXuan Hu  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
263730cfbc0SXuan Hu  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
264730cfbc0SXuan Hu  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
265b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugIntRat    .foreach(_ := ctrlBlock.io.debug_int_rat.get)
266b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugFpRat     .foreach(_ := ctrlBlock.io.debug_fp_rat.get)
267b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugVecRat    .foreach(_ := ctrlBlock.io.debug_vec_rat.get)
268b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugVconfigRat.foreach(_ := ctrlBlock.io.debug_vconfig_rat.get)
269730cfbc0SXuan Hu
2705d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
2715d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.vf <> dataPath.io.toFpExu
2725d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu
2735d2b9cadSXuan Hu  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
2745d2b9cadSXuan Hu  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
275f9f1abd7SXuan Hu
276c838dea1SXuan Hu  require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size,
277670870b3SXuan Hu    s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " +
278c838dea1SXuan Hu    s"io.mem.writeback(${io.mem.writeBack.size})"
279670870b3SXuan Hu  )
280c838dea1SXuan Hu  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
2815d2b9cadSXuan Hu    sink.valid := source.valid
2825d2b9cadSXuan Hu    sink.bits.pdest := source.bits.uop.pdest
2835d2b9cadSXuan Hu    sink.bits.data := source.bits.data
2845d2b9cadSXuan Hu  }
2855d2b9cadSXuan Hu
286d8a24b06SzhanglyGit
287730cfbc0SXuan Hu  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
288730cfbc0SXuan Hu  for (i <- 0 until intExuBlock.io.in.length) {
289730cfbc0SXuan Hu    for (j <- 0 until intExuBlock.io.in(i).length) {
2900f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel)
291c0be7f33SXuan Hu      NewPipelineConnect(
292c0be7f33SXuan Hu        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
293c0be7f33SXuan Hu        Mux(
294c0be7f33SXuan Hu          bypassNetwork.io.toExus.int(i)(j).fire,
2950f55a0d3SHaojin Tang          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
296c0be7f33SXuan Hu          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
2971f35da39Sxiaofeibao-xjtu        ),
2981f35da39Sxiaofeibao-xjtu        Option("intExuBlock2bypassNetwork")
299c0be7f33SXuan Hu      )
300730cfbc0SXuan Hu    }
301730cfbc0SXuan Hu  }
302730cfbc0SXuan Hu
303d8a24b06SzhanglyGit  pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq
3049d8d7860SXuan Hu  pcTargetMem.io.fromDataPathFtq := bypassNetwork.io.toExus.int.flatten.filter(_.bits.params.needTarget).map(_.bits.ftqIdx.get).toSeq
3059d8d7860SXuan Hu  intExuBlock.io.in.flatten.filter(_.bits.params.needTarget).map(_.bits.predictInfo.get.target).zipWithIndex.foreach {
306d8a24b06SzhanglyGit    case (sink, i) =>
307d8a24b06SzhanglyGit      sink := pcTargetMem.io.toExus(i)
308d8a24b06SzhanglyGit  }
3095f80df32Sxiaofeibao-xjtu  pcTargetMem.io.pcToDataPath <> dataPath.io.pcFromPcTargetMem
310730cfbc0SXuan Hu  private val csrio = intExuBlock.io.csrio.get
311730cfbc0SXuan Hu  csrio.hartId := io.fromTop.hartId
312730cfbc0SXuan Hu  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
313730cfbc0SXuan Hu  csrio.fpu.isIllegal := false.B // Todo: remove it
314730cfbc0SXuan Hu  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
315730cfbc0SXuan Hu  csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo
316a8db15d8Sfdy
317cda1c534Sxiaofeibao-xjtu//  val debugVconfig = dataPath.io.debugVconfig.get.asTypeOf(new VConfig)
318cda1c534Sxiaofeibao-xjtu//  val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt
319cda1c534Sxiaofeibao-xjtu//  val debugVl = debugVconfig.vl
32001ceb97cSZiyue Zhang  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
321e703da02SzhanglyGit  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid
322e703da02SzhanglyGit  csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits
323a8db15d8Sfdy  csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag
324b7d9e8d5Sxiaofeibao-xjtu  //Todo here need change design
325cda1c534Sxiaofeibao-xjtu  csrio.vpu.set_vtype.bits := 0.U//ZeroExt(debugVtype, XLEN)
326a8db15d8Sfdy  csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag
327cda1c534Sxiaofeibao-xjtu  csrio.vpu.set_vl.bits := 0.U//ZeroExt(debugVl, XLEN)
328730cfbc0SXuan Hu  csrio.exception := ctrlBlock.io.robio.exception
329730cfbc0SXuan Hu  csrio.memExceptionVAddr := io.mem.exceptionVAddr
330730cfbc0SXuan Hu  csrio.externalInterrupt := io.fromTop.externalInterrupt
331730cfbc0SXuan Hu  csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate
332730cfbc0SXuan Hu  csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate
333730cfbc0SXuan Hu  csrio.perf <> io.perf
33486e04cc0SHaojin Tang  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
33586e04cc0SHaojin Tang  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
33686e04cc0SHaojin Tang  csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf
337730cfbc0SXuan Hu  private val fenceio = intExuBlock.io.fenceio.get
338730cfbc0SXuan Hu  io.fenceio <> fenceio
339fa3c7ee7SHaojin Tang  fenceio.disableSfence := csrio.disableSfence
340730cfbc0SXuan Hu
341730cfbc0SXuan Hu  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
342730cfbc0SXuan Hu  for (i <- 0 until vfExuBlock.io.in.size) {
343730cfbc0SXuan Hu    for (j <- 0 until vfExuBlock.io.in(i).size) {
3440f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel)
345c0be7f33SXuan Hu      NewPipelineConnect(
346c0be7f33SXuan Hu        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
347c0be7f33SXuan Hu        Mux(
348c0be7f33SXuan Hu          bypassNetwork.io.toExus.vf(i)(j).fire,
3490f55a0d3SHaojin Tang          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
350c0be7f33SXuan Hu          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
3511f35da39Sxiaofeibao-xjtu        ),
3521f35da39Sxiaofeibao-xjtu        Option("vfExuBlock2bypassNetwork")
353c0be7f33SXuan Hu      )
35485f2adbfSsinsanction
35585f2adbfSsinsanction      vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart)
356730cfbc0SXuan Hu    }
357730cfbc0SXuan Hu  }
358b0507133SHaojin Tang
359b0507133SHaojin Tang  intExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
360b6b11f60SXuan Hu  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
361730cfbc0SXuan Hu
362730cfbc0SXuan Hu  wbDataPath.io.flush := ctrlBlock.io.redirect
363e703da02SzhanglyGit  wbDataPath.io.oldVdDataFromDataPath := dataPath.io.vldReadPort.data
364730cfbc0SXuan Hu  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
365730cfbc0SXuan Hu  wbDataPath.io.fromIntExu <> intExuBlock.io.out
366730cfbc0SXuan Hu  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
367c838dea1SXuan Hu  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
368730cfbc0SXuan Hu    sink.valid := source.valid
369730cfbc0SXuan Hu    source.ready := sink.ready
370730cfbc0SXuan Hu    sink.bits.data   := source.bits.data
371730cfbc0SXuan Hu    sink.bits.pdest  := source.bits.uop.pdest
372730cfbc0SXuan Hu    sink.bits.robIdx := source.bits.uop.robIdx
373730cfbc0SXuan Hu    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
374730cfbc0SXuan Hu    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
375730cfbc0SXuan Hu    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
376730cfbc0SXuan Hu    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
377730cfbc0SXuan Hu    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
378730cfbc0SXuan Hu    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
379730cfbc0SXuan Hu    sink.bits.debug := source.bits.debug
38096e858baSXuan Hu    sink.bits.debugInfo := source.bits.uop.debugInfo
381730cfbc0SXuan Hu    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
382730cfbc0SXuan Hu    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
3839d8d7860SXuan Hu    sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo)
38498d3cb16SXuan Hu    sink.bits.vls.foreach(x => {
3857ca7ad94Szhanglinjuan      x.vdIdx := source.bits.vdIdx.get
386dbc1c7fcSzhanglinjuan      x.vdIdxInField := source.bits.vdIdxInField.get
38798d3cb16SXuan Hu      x.vpu   := source.bits.uop.vpu
38898d3cb16SXuan Hu      x.oldVdPsrc := source.bits.uop.psrc(2)
38992c6b7edSzhanglinjuan      x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType)
39098d3cb16SXuan Hu    })
391f7af4c74Schengguanghui    sink.bits.trigger.foreach(_ := source.bits.uop.trigger)
392730cfbc0SXuan Hu  }
393730cfbc0SXuan Hu
394730cfbc0SXuan Hu  // to mem
3950f55a0d3SHaojin Tang  private val memIssueParams = params.memSchdParams.get.issueBlockParams
3968a66c02cSXuan Hu  private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu))
397b133b458SXuan Hu  println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU")
398b133b458SXuan Hu
3995d2b9cadSXuan Hu  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
4005d2b9cadSXuan Hu  for (i <- toMem.indices) {
4015d2b9cadSXuan Hu    for (j <- toMem(i).indices) {
4020f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel)
4030f55a0d3SHaojin Tang      val issueTimeout =
4040f55a0d3SHaojin Tang        if (memExuBlocksHasLDU(i)(j))
4050f55a0d3SHaojin Tang          Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2
4060f55a0d3SHaojin Tang        else
4070f55a0d3SHaojin Tang          false.B
4080f55a0d3SHaojin Tang
409ecfc6f16SXuan Hu      if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
4100f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout
4110f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
412f08a822fSzhanglyGit        memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block
4130f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
414aa2bcc31SzhanglyGit        memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx)
4150f55a0d3SHaojin Tang      }
4160f55a0d3SHaojin Tang
4175d2b9cadSXuan Hu      NewPipelineConnect(
4185d2b9cadSXuan Hu        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
4195d2b9cadSXuan Hu        Mux(
4205d2b9cadSXuan Hu          bypassNetwork.io.toExus.mem(i)(j).fire,
4210f55a0d3SHaojin Tang          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
4220f55a0d3SHaojin Tang          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout
4231f35da39Sxiaofeibao-xjtu        ),
4241f35da39Sxiaofeibao-xjtu        Option("bypassNetwork2toMemExus")
4255d2b9cadSXuan Hu      )
426e8800897SXuan Hu
427c838dea1SXuan Hu      if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
4285b35049aSHaojin Tang        memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType)
429e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
430e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
431*145dfe39SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully
432e8800897SXuan Hu      }
4335d2b9cadSXuan Hu    }
4345d2b9cadSXuan Hu  }
4355d2b9cadSXuan Hu
436730cfbc0SXuan Hu  io.mem.redirect := ctrlBlock.io.redirect
437c838dea1SXuan Hu  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
43859a1db8aSHaojin Tang    val enableMdp = Constantin.createRecord("EnableMdp", true.B)(0)
439730cfbc0SXuan Hu    sink.valid := source.valid
440730cfbc0SXuan Hu    source.ready := sink.ready
441730cfbc0SXuan Hu    sink.bits.iqIdx              := source.bits.iqIdx
442730cfbc0SXuan Hu    sink.bits.isFirstIssue       := source.bits.isFirstIssue
443730cfbc0SXuan Hu    sink.bits.uop                := 0.U.asTypeOf(sink.bits.uop)
444730cfbc0SXuan Hu    sink.bits.src                := 0.U.asTypeOf(sink.bits.src)
445730cfbc0SXuan Hu    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
446730cfbc0SXuan Hu    sink.bits.uop.fuType         := source.bits.fuType
447730cfbc0SXuan Hu    sink.bits.uop.fuOpType       := source.bits.fuOpType
448730cfbc0SXuan Hu    sink.bits.uop.imm            := source.bits.imm
449730cfbc0SXuan Hu    sink.bits.uop.robIdx         := source.bits.robIdx
450730cfbc0SXuan Hu    sink.bits.uop.pdest          := source.bits.pdest
451730cfbc0SXuan Hu    sink.bits.uop.rfWen          := source.bits.rfWen.getOrElse(false.B)
452730cfbc0SXuan Hu    sink.bits.uop.fpWen          := source.bits.fpWen.getOrElse(false.B)
453730cfbc0SXuan Hu    sink.bits.uop.vecWen         := source.bits.vecWen.getOrElse(false.B)
454730cfbc0SXuan Hu    sink.bits.uop.flushPipe      := source.bits.flushPipe.getOrElse(false.B)
455730cfbc0SXuan Hu    sink.bits.uop.pc             := source.bits.pc.getOrElse(0.U)
4561548ca99SHaojin Tang    sink.bits.uop.loadWaitBit    := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B)
4571548ca99SHaojin Tang    sink.bits.uop.waitForRobIdx  := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr))
45859a1db8aSHaojin Tang    sink.bits.uop.storeSetHit    := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B)
45959a1db8aSHaojin Tang    sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B)
46059a1db8aSHaojin Tang    sink.bits.uop.ssid           := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W))
461730cfbc0SXuan Hu    sink.bits.uop.lqIdx          := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
462730cfbc0SXuan Hu    sink.bits.uop.sqIdx          := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
463730cfbc0SXuan Hu    sink.bits.uop.ftqPtr         := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
464730cfbc0SXuan Hu    sink.bits.uop.ftqOffset      := source.bits.ftqOffset.getOrElse(0.U)
46596e858baSXuan Hu    sink.bits.uop.debugInfo      := source.bits.perfDebugInfo
466f19cc441Szhanglinjuan    sink.bits.uop.vpu            := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals))
4679d8d7860SXuan Hu    sink.bits.uop.preDecodeInfo  := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo))
468730cfbc0SXuan Hu  }
469730cfbc0SXuan Hu  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
470730cfbc0SXuan Hu  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
471730cfbc0SXuan Hu  io.mem.tlbCsr := csrio.tlb
472730cfbc0SXuan Hu  io.mem.csrCtrl := csrio.customCtrl
473730cfbc0SXuan Hu  io.mem.sfence := fenceio.sfence
474730cfbc0SXuan Hu  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
47531c51290Szhanglinjuan  io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls
476730cfbc0SXuan Hu  require(io.mem.loadPcRead.size == params.LduCnt)
477730cfbc0SXuan Hu  io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) =>
4788044e48cSHaojin Tang    loadPcRead := ctrlBlock.io.memLdPcRead(i).data
479b133b458SXuan Hu    ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr
480b133b458SXuan Hu    ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset
481730cfbc0SXuan Hu  }
48217b21f45SHaojin Tang
4836ce10964SXuan Hu  io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) =>
4846ce10964SXuan Hu    storePcRead := ctrlBlock.io.memStPcRead(i).data
485b133b458SXuan Hu    ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr
486b133b458SXuan Hu    ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset
4876ce10964SXuan Hu  }
4886ce10964SXuan Hu
489b133b458SXuan Hu  io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) =>
490b133b458SXuan Hu    hyuPcRead := ctrlBlock.io.memHyPcRead(i).data
491670870b3SXuan Hu    ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr
492670870b3SXuan Hu    ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset
493b133b458SXuan Hu  })
494b133b458SXuan Hu
49517b21f45SHaojin Tang  ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _)
49617b21f45SHaojin Tang
497730cfbc0SXuan Hu  // mem io
498730cfbc0SXuan Hu  io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO
499730cfbc0SXuan Hu  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
500730cfbc0SXuan Hu
501730cfbc0SXuan Hu  io.frontendSfence := fenceio.sfence
502730cfbc0SXuan Hu  io.frontendTlbCsr := csrio.tlb
503730cfbc0SXuan Hu  io.frontendCsrCtrl := csrio.customCtrl
504730cfbc0SXuan Hu
505730cfbc0SXuan Hu  io.tlb <> csrio.tlb
506730cfbc0SXuan Hu
507730cfbc0SXuan Hu  io.csrCustomCtrl := csrio.customCtrl
508730cfbc0SXuan Hu
50936a293c0SHaojin Tang  io.toTop.cpuHalted := false.B // TODO: implement cpu halt
51036a293c0SHaojin Tang
5116ce10964SXuan Hu  io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob
5126ce10964SXuan Hu  ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore
5136ce10964SXuan Hu
5146ce10964SXuan Hu  io.debugRolling := ctrlBlock.io.debugRolling
5156ce10964SXuan Hu
5168d081717Sszw_kaixin  if(backendParams.debugEn) {
517730cfbc0SXuan Hu    dontTouch(memScheduler.io)
518730cfbc0SXuan Hu    dontTouch(dataPath.io.toMemExu)
519730cfbc0SXuan Hu    dontTouch(wbDataPath.io.fromMemExu)
520730cfbc0SXuan Hu  }
5218d081717Sszw_kaixin}
522730cfbc0SXuan Hu
523730cfbc0SXuan Huclass BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
52411ed75efSXuan Hu  // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts
52511ed75efSXuan Hu  val flippedLda = true
52668d13085SXuan Hu  // params alias
52768d13085SXuan Hu  private val LoadQueueSize = VirtualLoadQueueSize
528730cfbc0SXuan Hu  // In/Out // Todo: split it into one-direction bundle
529730cfbc0SXuan Hu  val lsqEnqIO = Flipped(new LsqEnqIO)
530730cfbc0SXuan Hu  val robLsqIO = new RobLsqIO
5317b753bebSXuan Hu  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
5327b753bebSXuan Hu  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
5338f1fa9b1Ssfencevma  val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO))
534596af5d2SHaojin Tang  val ldCancel = Vec(params.LdExuCnt, Flipped(new LoadCancelIO))
535596af5d2SHaojin Tang  val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst)))
5368044e48cSHaojin Tang  val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W)))
5376ce10964SXuan Hu  val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W)))
538b133b458SXuan Hu  val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W)))
539730cfbc0SXuan Hu  // Input
540f9f1abd7SXuan Hu  val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput)))
541f9f1abd7SXuan Hu  val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput)))
542f9f1abd7SXuan Hu  val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput)))
5433ad3585eSXuan Hu  val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
5443ad3585eSXuan Hu  val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
54520a5248fSzhanglinjuan  val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true))))
546730cfbc0SXuan Hu
547730cfbc0SXuan Hu  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
548272ec6b1SHaojin Tang  val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst())))
549730cfbc0SXuan Hu  val memoryViolation = Flipped(ValidIO(new Redirect))
550730cfbc0SXuan Hu  val exceptionVAddr = Input(UInt(VAddrBits.W))
55160f1a5feSzhanglyGit  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
55260f1a5feSzhanglyGit  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
5532d270511Ssinsanction  val sqDeqPtr = Input(new SqPtr)
5542d270511Ssinsanction  val lqDeqPtr = Input(new LqPtr)
555730cfbc0SXuan Hu
55660f1a5feSzhanglyGit  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
557730cfbc0SXuan Hu  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
558730cfbc0SXuan Hu
55917b21f45SHaojin Tang  val lqCanAccept = Input(Bool())
56017b21f45SHaojin Tang  val sqCanAccept = Input(Bool())
56117b21f45SHaojin Tang
562a81cda24Ssfencevma  val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst)))
563730cfbc0SXuan Hu  val stIssuePtr = Input(new SqPtr())
564730cfbc0SXuan Hu
565730cfbc0SXuan Hu  val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
566730cfbc0SXuan Hu
567870f462dSXuan Hu  val debugLS = Flipped(Output(new DebugLSIO))
568870f462dSXuan Hu
5696810d1e8Ssfencevma  val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo)))
570730cfbc0SXuan Hu  // Output
571730cfbc0SXuan Hu  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
572b133b458SXuan Hu  val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput())))
573b133b458SXuan Hu  val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput())))
574f9f1abd7SXuan Hu  val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput())))
575670870b3SXuan Hu  val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
576670870b3SXuan Hu  val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
57720a5248fSzhanglinjuan  val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
57811ed75efSXuan Hu
579730cfbc0SXuan Hu  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
580730cfbc0SXuan Hu  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
581730cfbc0SXuan Hu
582730cfbc0SXuan Hu  val tlbCsr = Output(new TlbCsrBundle)
583730cfbc0SXuan Hu  val csrCtrl = Output(new CustomCSRCtrlIO)
584730cfbc0SXuan Hu  val sfence = Output(new SfenceBundle)
585730cfbc0SXuan Hu  val isStoreException = Output(Bool())
58631c51290Szhanglinjuan  val isVlsException = Output(Bool())
58711ed75efSXuan Hu
588c838dea1SXuan Hu  // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config
589c838dea1SXuan Hu  private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = {
590e77d3114SHaojin Tang    issueSta ++
591546a0d46SXuan Hu      issueHylda ++ issueHysta ++
592e77d3114SHaojin Tang      issueLda ++
593546a0d46SXuan Hu      issueVldu ++
594546a0d46SXuan Hu      issueStd
595e77d3114SHaojin Tang  }.toSeq
596f9f1abd7SXuan Hu
597c838dea1SXuan Hu  // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config
598c838dea1SXuan Hu  private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
599e77d3114SHaojin Tang    writebackSta ++
60014525be7SXuan Hu      writebackHyuLda ++ writebackHyuSta ++
601e77d3114SHaojin Tang      writebackLda ++
60220a5248fSzhanglinjuan      writebackVldu ++
60314525be7SXuan Hu      writebackStd
60411ed75efSXuan Hu  }
605730cfbc0SXuan Hu}
606730cfbc0SXuan Hu
607730cfbc0SXuan Huclass BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
608730cfbc0SXuan Hu  val fromTop = new Bundle {
609730cfbc0SXuan Hu    val hartId = Input(UInt(8.W))
610730cfbc0SXuan Hu    val externalInterrupt = new ExternalInterruptIO
611730cfbc0SXuan Hu  }
612730cfbc0SXuan Hu
613730cfbc0SXuan Hu  val toTop = new Bundle {
614730cfbc0SXuan Hu    val cpuHalted = Output(Bool())
615730cfbc0SXuan Hu  }
616730cfbc0SXuan Hu
617730cfbc0SXuan Hu  val fenceio = new FenceIO
618730cfbc0SXuan Hu  // Todo: merge these bundles into BackendFrontendIO
619730cfbc0SXuan Hu  val frontend = Flipped(new FrontendToCtrlIO)
620730cfbc0SXuan Hu  val frontendSfence = Output(new SfenceBundle)
621730cfbc0SXuan Hu  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
622730cfbc0SXuan Hu  val frontendTlbCsr = Output(new TlbCsrBundle)
623730cfbc0SXuan Hu  // distributed csr write
624730cfbc0SXuan Hu  val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
625730cfbc0SXuan Hu
626730cfbc0SXuan Hu  val mem = new BackendMemIO
627730cfbc0SXuan Hu
628730cfbc0SXuan Hu  val perf = Input(new PerfCounterIO)
629730cfbc0SXuan Hu
630730cfbc0SXuan Hu  val tlb = Output(new TlbCsrBundle)
631730cfbc0SXuan Hu
632730cfbc0SXuan Hu  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
63383ba63b3SXuan Hu
63483ba63b3SXuan Hu  val debugTopDown = new Bundle {
63583ba63b3SXuan Hu    val fromRob = new RobCoreTopDownIO
63683ba63b3SXuan Hu    val fromCore = new CoreDispatchTopDownIO
63783ba63b3SXuan Hu  }
63883ba63b3SXuan Hu  val debugRolling = new RobDebugRollingIO
639730cfbc0SXuan Hu}
640