1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 222225d46eSJiawei Linimport xiangshan.backend.exu._ 232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters 241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 26c5e28a9aSLingrui98import xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 2898c71602SJiawei Linimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 302f30d658SYinan Xuimport system.SoCParamsKey 3198c71602SJiawei Linimport huancun._ 3298c71602SJiawei Linimport huancun.debug._ 3304665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters 3415ee59e4Swakafaimport coupledL2._ 35289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 36289fc2f9SLinJiawei 37dd6c0695SLingrui98import scala.math.min 3834ab1ae9SJiawei Lin 3934ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 4034ab1ae9SJiawei Lin 412225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 422225d46eSJiawei Lin 432225d46eSJiawei Lincase class XSCoreParameters 442225d46eSJiawei Lin( 452225d46eSJiawei Lin HasPrefetch: Boolean = false, 462225d46eSJiawei Lin HartId: Int = 0, 472225d46eSJiawei Lin XLEN: Int = 64, 48cdbff57cSHaoyuan Feng VLEN: Int = 128, 492225d46eSJiawei Lin HasMExtension: Boolean = true, 502225d46eSJiawei Lin HasCExtension: Boolean = true, 512225d46eSJiawei Lin HasDiv: Boolean = true, 522225d46eSJiawei Lin HasICache: Boolean = true, 532225d46eSJiawei Lin HasDCache: Boolean = true, 542225d46eSJiawei Lin AddrBits: Int = 64, 552225d46eSJiawei Lin VAddrBits: Int = 39, 562225d46eSJiawei Lin HasFPU: Boolean = true, 57ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 582225d46eSJiawei Lin FetchWidth: Int = 8, 5945f497a4Shappy-lx AsidLength: Int = 16, 602225d46eSJiawei Lin EnableBPU: Boolean = true, 612225d46eSJiawei Lin EnableBPD: Boolean = true, 622225d46eSJiawei Lin EnableRAS: Boolean = true, 632225d46eSJiawei Lin EnableLB: Boolean = false, 642225d46eSJiawei Lin EnableLoop: Boolean = true, 65e0f3968cSzoujr EnableSC: Boolean = true, 662225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 672225d46eSJiawei Lin EnableJal: Boolean = false, 6811d0c81dSLingrui98 EnableFauFTB: Boolean = true, 69f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 70c7fabd05SSteve Gou // HistoryLength: Int = 512, 712f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 72ab0200c8SEaston Man EnableCommitGHistDiff: Boolean = true, 73edc18578SLingrui98 UbtbSize: Int = 256, 74b37e4b45SLingrui98 FtbSize: Int = 2048, 75ba4cf515SLingrui98 RasSize: Int = 32, 762225d46eSJiawei Lin CacheLineSize: Int = 512, 77b37e4b45SLingrui98 FtbWays: Int = 4, 78dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 79dd6c0695SLingrui98 // Sets Hist Tag 8051e26c03SLingrui98 // Seq(( 2048, 2, 8), 8151e26c03SLingrui98 // ( 2048, 9, 8), 8251e26c03SLingrui98 // ( 2048, 13, 8), 8351e26c03SLingrui98 // ( 2048, 20, 8), 8451e26c03SLingrui98 // ( 2048, 26, 8), 8551e26c03SLingrui98 // ( 2048, 44, 8), 8651e26c03SLingrui98 // ( 2048, 73, 8), 8751e26c03SLingrui98 // ( 2048, 256, 8)), 8851e26c03SLingrui98 Seq(( 4096, 8, 8), 8951e26c03SLingrui98 ( 4096, 13, 8), 9051e26c03SLingrui98 ( 4096, 32, 8), 9151e26c03SLingrui98 ( 4096, 119, 8)), 92dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 93dd6c0695SLingrui98 // Sets Hist Tag 9403c81005SLingrui98 Seq(( 256, 4, 9), 95527dc111SLingrui98 ( 256, 8, 9), 963581d7d3SLingrui98 ( 512, 13, 9), 97527dc111SLingrui98 ( 512, 16, 9), 98f2aabf0dSLingrui98 ( 512, 32, 9)), 9982dc6ff8SLingrui98 SCNRows: Int = 512, 10082dc6ff8SLingrui98 SCNTables: Int = 4, 101dd6c0695SLingrui98 SCCtrBits: Int = 6, 10282dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 103dd6c0695SLingrui98 numBr: Int = 2, 104bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 105bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 10616a1cc4bSzoujr val ftb = Module(new FTB()(p)) 107c5e28a9aSLingrui98 val ubtb =Module(new FauFTB()(p)) 1084813e060SLingrui98 // val bim = Module(new BIM()(p)) 109bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1104cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 11160f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1124813e060SLingrui98 val preds = Seq(ubtb, tage, ftb, ittage, ras) 11316a1cc4bSzoujr preds.map(_.io := DontCare) 11416a1cc4bSzoujr 11516a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 11616a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 11716a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 11816a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 11916a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 1204813e060SLingrui98 ubtb.io.in.bits.resp_in(0) := resp_in 121c2d1ec7dSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out 122c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 123c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 124c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 12516a1cc4bSzoujr 126c2d1ec7dSLingrui98 (preds, ras.io.out) 12716a1cc4bSzoujr }), 1282225d46eSJiawei Lin IBufSize: Int = 48, 1292225d46eSJiawei Lin DecodeWidth: Int = 6, 1302225d46eSJiawei Lin RenameWidth: Int = 6, 1312225d46eSJiawei Lin CommitWidth: Int = 6, 132fa7f2c26STang Haojin EnableRenameSnapshot: Boolean = true, 133fa7f2c26STang Haojin RenameSnapshotNum: Int = 4, 1345df4db2aSLingrui98 FtqSize: Int = 64, 1352225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 1362225d46eSJiawei Lin IssQueSize: Int = 16, 1377154d65eSYinan Xu NRPhyRegs: Int = 192, 138e4f69d78Ssfencevma VirtualLoadQueueSize: Int = 80, 139e4f69d78Ssfencevma LoadQueueRARSize: Int = 80, 140e4f69d78Ssfencevma LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 141e4f69d78Ssfencevma RollbackGroupSize: Int = 8, 14244cbc983Ssfencevma LoadQueueReplaySize: Int = 72, 143e4f69d78Ssfencevma LoadUncacheBufferSize: Int = 20, 144e4f69d78Ssfencevma LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 1452b4e8253SYinan Xu StoreQueueSize: Int = 64, 146e4f69d78Ssfencevma StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 147e4f69d78Ssfencevma StoreQueueForwardWithMask: Boolean = true, 148cea88ff8SWilliam Wang VlsQueueSize: Int = 8, 1497154d65eSYinan Xu RobSize: Int = 256, 1502225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1512225d46eSJiawei Lin IntDqSize = 16, 1522225d46eSJiawei Lin FpDqSize = 16, 1532225d46eSJiawei Lin LsDqSize = 16, 1542225d46eSJiawei Lin IntDqDeqWidth = 4, 1552225d46eSJiawei Lin FpDqDeqWidth = 4, 1562225d46eSJiawei Lin LsDqDeqWidth = 4 1572225d46eSJiawei Lin ), 1582225d46eSJiawei Lin exuParameters: ExuParameters = ExuParameters( 1592225d46eSJiawei Lin JmpCnt = 1, 1602225d46eSJiawei Lin AluCnt = 4, 1612225d46eSJiawei Lin MulCnt = 0, 1622225d46eSJiawei Lin MduCnt = 2, 1632225d46eSJiawei Lin FmacCnt = 4, 1642225d46eSJiawei Lin FmiscCnt = 2, 1652225d46eSJiawei Lin FmiscDivSqrtCnt = 0, 1662225d46eSJiawei Lin LduCnt = 2, 1672225d46eSJiawei Lin StuCnt = 2 1682225d46eSJiawei Lin ), 169289fc2f9SLinJiawei prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 1702225d46eSJiawei Lin LoadPipelineWidth: Int = 2, 1712225d46eSJiawei Lin StorePipelineWidth: Int = 2, 172cea88ff8SWilliam Wang VecMemSrcInWidth: Int = 2, 173cea88ff8SWilliam Wang VecMemInstWbWidth: Int = 1, 174cea88ff8SWilliam Wang VecMemDispatchWidth: Int = 1, 1752225d46eSJiawei Lin StoreBufferSize: Int = 16, 17605f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 17746f74b57SHaojin Tang EnsbufferWidth: Int = 2, 17837225120Ssfencevma UncacheBufferSize: Int = 4, 179c837faaaSWilliam Wang EnableLoadToLoadForward: Boolean = true, 18014a67055Ssfencevma EnableFastForward: Boolean = true, 181beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 182026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 183026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 1846786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 185e32bafbaSbugGenerator EnableUncacheWriteOutstanding: Boolean = false, 1860d32f713Shappy-lx EnableStorePrefetchAtIssue: Boolean = false, 1870d32f713Shappy-lx EnableStorePrefetchAtCommit: Boolean = false, 1880d32f713Shappy-lx EnableAtCommitMissTrigger: Boolean = true, 1890d32f713Shappy-lx EnableStorePrefetchSMS: Boolean = false, 1900d32f713Shappy-lx EnableStorePrefetchSPB: Boolean = false, 19145f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 19262dfd6c3Shappy-lx ReSelectLen: Int = 7, // load replay queue replay select counter len 19304665835SMaxpicca-Li iwpuParameters: WPUParameters = WPUParameters( 19404665835SMaxpicca-Li enWPU = false, 19504665835SMaxpicca-Li algoName = "mmru", 19604665835SMaxpicca-Li isICache = true, 19704665835SMaxpicca-Li ), 19804665835SMaxpicca-Li dwpuParameters: WPUParameters = WPUParameters( 19904665835SMaxpicca-Li enWPU = false, 20004665835SMaxpicca-Li algoName = "mmru", 20104665835SMaxpicca-Li enCfPred = false, 20204665835SMaxpicca-Li isICache = false, 20304665835SMaxpicca-Li ), 204a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 205a0301c0dSLemover name = "itlb", 206a0301c0dSLemover fetchi = true, 207a0301c0dSLemover useDmode = false, 208*f9ac118cSHaoyuan Feng NWays = 48, 209a0301c0dSLemover ), 21034f9624dSguohongyu itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 21134f9624dSguohongyu ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 212a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 213a0301c0dSLemover name = "ldtlb", 214*f9ac118cSHaoyuan Feng NWays = 48, 21553b8f1a7SLemover outReplace = false, 2165b7ef044SLemover partialStaticPMP = true, 217f1fe8698SLemover outsideRecvFlush = true, 2185cf62c1aSLemover saveLevel = true 219a0301c0dSLemover ), 220a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 221a0301c0dSLemover name = "sttlb", 222*f9ac118cSHaoyuan Feng NWays = 48, 22353b8f1a7SLemover outReplace = false, 2245b7ef044SLemover partialStaticPMP = true, 225f1fe8698SLemover outsideRecvFlush = true, 2265cf62c1aSLemover saveLevel = true 227a0301c0dSLemover ), 228c8309e8aSHaoyuan Feng pftlbParameters: TLBParameters = TLBParameters( 229c8309e8aSHaoyuan Feng name = "pftlb", 230*f9ac118cSHaoyuan Feng NWays = 48, 231c8309e8aSHaoyuan Feng outReplace = false, 232c8309e8aSHaoyuan Feng partialStaticPMP = true, 233c8309e8aSHaoyuan Feng outsideRecvFlush = true, 234c8309e8aSHaoyuan Feng saveLevel = true 235c8309e8aSHaoyuan Feng ), 236bf08468cSLemover refillBothTlb: Boolean = false, 237a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 238a0301c0dSLemover name = "btlb", 239*f9ac118cSHaoyuan Feng NWays = 48, 240a0301c0dSLemover ), 2415854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 2422225d46eSJiawei Lin NumPerfCounters: Int = 16, 24305f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 24405f23f57SWilliam Wang tagECC = Some("parity"), 24505f23f57SWilliam Wang dataECC = Some("parity"), 24605f23f57SWilliam Wang replacer = Some("setplru"), 2471d8f4dcbSJay nMissEntries = 2, 2487052722fSJay nProbeEntries = 2, 249cb93f2f2Sguohongyu nPrefetchEntries = 12, 2509bba777eSssszwic nPrefBufferEntries = 32, 251a108d429SJay hasPrefetch = true, 25205f23f57SWilliam Wang ), 2534f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 25405f23f57SWilliam Wang tagECC = Some("secded"), 25505f23f57SWilliam Wang dataECC = Some("secded"), 25605f23f57SWilliam Wang replacer = Some("setplru"), 25705f23f57SWilliam Wang nMissEntries = 16, 258300ded30SWilliam Wang nProbeEntries = 8, 2590d32f713Shappy-lx nReleaseEntries = 18, 2600d32f713Shappy-lx nMaxPrefetchEntry = 6, 2614f94c0c6SJiawei Lin )), 26215ee59e4Swakafa L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 263a1ea7f76SJiawei Lin name = "l2", 264a1ea7f76SJiawei Lin ways = 8, 265a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 26615ee59e4Swakafa prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()) 2674f94c0c6SJiawei Lin )), 268d5be5d19SJiawei Lin L2NBanks: Int = 1, 269a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 270e0374b1cSHaoyuan Feng softTLB: Boolean = false, // dpi-c l1tlb debug only 271e0374b1cSHaoyuan Feng softPTW: Boolean = false, // dpi-c l2tlb debug only 2725afdf73cSHaoyuan Feng softPTWDelay: Int = 1 2732225d46eSJiawei Lin){ 274c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 275c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 276c7fabd05SSteve Gou 2772225d46eSJiawei Lin val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg) 2787154d65eSYinan Xu val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg) 2792225d46eSJiawei Lin 28085b4cd54SYinan Xu val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++ 2817154d65eSYinan Xu Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg) 2822225d46eSJiawei Lin 2832225d46eSJiawei Lin val fpExuConfigs = 2842225d46eSJiawei Lin Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++ 2852225d46eSJiawei Lin Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg) 2862225d46eSJiawei Lin 2872225d46eSJiawei Lin val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs 2882225d46eSJiawei Lin} 2892225d46eSJiawei Lin 2902225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 2912225d46eSJiawei Lin 2922225d46eSJiawei Lincase class DebugOptions 2932225d46eSJiawei Lin( 2941545277aSYinan Xu FPGAPlatform: Boolean = false, 2951545277aSYinan Xu EnableDifftest: Boolean = false, 296cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 2971545277aSYinan Xu EnableDebug: Boolean = false, 2982225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 299eb163ef0SHaojin Tang UseDRAMSim: Boolean = false, 30062129679Swakafa EnableConstantin: Boolean = false, 30162129679Swakafa EnableChiselDB: Boolean = false, 30262129679Swakafa AlwaysBasicDB: Boolean = true, 303ec9e6512Swakafa EnableRollingDB: Boolean = false 3042225d46eSJiawei Lin) 3052225d46eSJiawei Lin 3062225d46eSJiawei Lintrait HasXSParameter { 3072225d46eSJiawei Lin 3082225d46eSJiawei Lin implicit val p: Parameters 3092225d46eSJiawei Lin 3102f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 3112f30d658SYinan Xu 3122225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 3132225d46eSJiawei Lin val env = p(DebugOptionsKey) 3142225d46eSJiawei Lin 3152225d46eSJiawei Lin val XLEN = coreParams.XLEN 316cdbff57cSHaoyuan Feng val VLEN = coreParams.VLEN 3172225d46eSJiawei Lin val minFLen = 32 3182225d46eSJiawei Lin val fLen = 64 3192225d46eSJiawei Lin def xLen = XLEN 3202225d46eSJiawei Lin 3212225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 3222225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 3232225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 3242225d46eSJiawei Lin val HasIcache = coreParams.HasICache 3252225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 3262225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 3272225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 32845f497a4Shappy-lx val AsidLength = coreParams.AsidLength 329a760aeb0Shappy-lx val ReSelectLen = coreParams.ReSelectLen 3302225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 3312225d46eSJiawei Lin val DataBits = XLEN 3322225d46eSJiawei Lin val DataBytes = DataBits / 8 333cdbff57cSHaoyuan Feng val VDataBytes = VLEN / 8 3342225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 335ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 3362225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 3372225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 3382225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 3392225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 3402225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 3412225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 3422225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 3432225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 3442225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 3452225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 34686d9c530SLingrui98 val EnableGHistDiff = coreParams.EnableGHistDiff 347ab0200c8SEaston Man val EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 348f2aabf0dSLingrui98 val UbtbGHRLength = coreParams.UbtbGHRLength 349b37e4b45SLingrui98 val UbtbSize = coreParams.UbtbSize 35011d0c81dSLingrui98 val EnableFauFTB = coreParams.EnableFauFTB 351b37e4b45SLingrui98 val FtbSize = coreParams.FtbSize 352b37e4b45SLingrui98 val FtbWays = coreParams.FtbWays 3532225d46eSJiawei Lin val RasSize = coreParams.RasSize 35416a1cc4bSzoujr 355bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 356bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 35716a1cc4bSzoujr } 358dd6c0695SLingrui98 val numBr = coreParams.numBr 359dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 360cb4f77ceSLingrui98 val TageBanks = coreParams.numBr 361dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 362dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 36334ed6fbcSLingrui98 val SCHistLens = coreParams.SCHistLens 36434ed6fbcSLingrui98 val SCNTables = coreParams.SCNTables 365dd6c0695SLingrui98 36634ed6fbcSLingrui98 val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 36734ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 368dd6c0695SLingrui98 } 369dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 370dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 371dd6c0695SLingrui98 val foldedGHistInfos = 3724813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 373dd6c0695SLingrui98 if (h > 0) 3744813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 375dd6c0695SLingrui98 else 376dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 3774813e060SLingrui98 }.reduce(_++_).toSet ++ 37834ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 379dd6c0695SLingrui98 if (h > 0) 380e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 381dd6c0695SLingrui98 else 382dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 38334ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 384dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 385dd6c0695SLingrui98 if (h > 0) 386dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 387dd6c0695SLingrui98 else 388dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 389527dc111SLingrui98 }.reduce(_++_) ++ 390527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 391527dc111SLingrui98 ).toList 39216a1cc4bSzoujr 393c7fabd05SSteve Gou 394c7fabd05SSteve Gou 3952225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 3962225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 3972225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 3982225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 3992225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 4002225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 4012225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 402fa7f2c26STang Haojin val EnableRenameSnapshot = coreParams.EnableRenameSnapshot 403fa7f2c26STang Haojin val RenameSnapshotNum = coreParams.RenameSnapshotNum 4042225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 4052225d46eSJiawei Lin val IssQueSize = coreParams.IssQueSize 4062225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 4072225d46eSJiawei Lin val NRPhyRegs = coreParams.NRPhyRegs 4082225d46eSJiawei Lin val PhyRegIdxWidth = log2Up(NRPhyRegs) 4099aca92b9SYinan Xu val RobSize = coreParams.RobSize 41070224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 411e4f69d78Ssfencevma val VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 412e4f69d78Ssfencevma val LoadQueueRARSize = coreParams.LoadQueueRARSize 413e4f69d78Ssfencevma val LoadQueueRAWSize = coreParams.LoadQueueRAWSize 414e4f69d78Ssfencevma val RollbackGroupSize = coreParams.RollbackGroupSize 415e4f69d78Ssfencevma val LoadQueueReplaySize = coreParams.LoadQueueReplaySize 416e4f69d78Ssfencevma val LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 4170a992150SWilliam Wang val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 4182225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 4190a992150SWilliam Wang val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 420e4f69d78Ssfencevma val StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 421cea88ff8SWilliam Wang val VlsQueueSize = coreParams.VlsQueueSize 4222225d46eSJiawei Lin val dpParams = coreParams.dpParams 4232225d46eSJiawei Lin val exuParameters = coreParams.exuParameters 4242225d46eSJiawei Lin val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt 425acd4a4e3SYinan Xu val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts 426acd4a4e3SYinan Xu val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt 427acd4a4e3SYinan Xu val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt 428acd4a4e3SYinan Xu val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt 4292225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 4302225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 431cea88ff8SWilliam Wang val VecMemSrcInWidth = coreParams.VecMemSrcInWidth 432cea88ff8SWilliam Wang val VecMemInstWbWidth = coreParams.VecMemInstWbWidth 433cea88ff8SWilliam Wang val VecMemDispatchWidth = coreParams.VecMemDispatchWidth 4342225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 43505f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 43646f74b57SHaojin Tang val EnsbufferWidth = coreParams.EnsbufferWidth 43737225120Ssfencevma val UncacheBufferSize = coreParams.UncacheBufferSize 43864886eefSWilliam Wang val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 4393db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 44067682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 441026615fcSWilliam Wang val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 442026615fcSWilliam Wang val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 4436786cfb7SWilliam Wang val EnableAccurateLoadError = coreParams.EnableAccurateLoadError 44437225120Ssfencevma val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 4450d32f713Shappy-lx val EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 4460d32f713Shappy-lx val EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 4470d32f713Shappy-lx val EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 4480d32f713Shappy-lx val EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 4490d32f713Shappy-lx val EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 45045f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 451a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 452bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 45304665835SMaxpicca-Li val iwpuParam = coreParams.iwpuParameters 45404665835SMaxpicca-Li val dwpuParam = coreParams.dwpuParameters 455a0301c0dSLemover val itlbParams = coreParams.itlbParameters 456a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 457a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 458c8309e8aSHaoyuan Feng val pftlbParams = coreParams.pftlbParameters 459a0301c0dSLemover val btlbParams = coreParams.btlbParameters 4605854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 4612225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 4622225d46eSJiawei Lin 463cd365d4cSrvcoresjw val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 + 464cd365d4cSrvcoresjw (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 + + (exuParameters.FmiscCnt+1)/2 + 465cd365d4cSrvcoresjw (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 + 46646f74b57SHaojin Tang (exuParameters.StuCnt+1)/2 + (exuParameters.StuCnt+1)/2 467cd365d4cSrvcoresjw 4682225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 4692225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 4702225d46eSJiawei Lin 47105f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 4724f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 4732225d46eSJiawei Lin 474b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 475b899def8SWilliam Wang // for constrained LR/SC loop 476b899def8SWilliam Wang val LRSCCycles = 64 477b899def8SWilliam Wang // for lr storm 478b899def8SWilliam Wang val LRSCBackOff = 8 4792225d46eSJiawei Lin 4802225d46eSJiawei Lin // cache hierarchy configurations 4812225d46eSJiawei Lin val l1BusDataWidth = 256 4822225d46eSJiawei Lin 483de169c67SWilliam Wang // load violation predict 484de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 485de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 486de169c67SWilliam Wang // wait table parameters 487de169c67SWilliam Wang val WaitTableSize = 1024 488de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 489de169c67SWilliam Wang val LWTUse2BitCounter = true 490de169c67SWilliam Wang // store set parameters 491de169c67SWilliam Wang val SSITSize = WaitTableSize 492de169c67SWilliam Wang val LFSTSize = 32 493de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 494de169c67SWilliam Wang val LFSTWidth = 4 495de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 496159372ddSsfencevma val LFSTEnable = false 4972225d46eSJiawei Lin val loadExuConfigs = coreParams.loadExuConfigs 4982225d46eSJiawei Lin val storeExuConfigs = coreParams.storeExuConfigs 4992225d46eSJiawei Lin 5002225d46eSJiawei Lin val intExuConfigs = coreParams.intExuConfigs 5012225d46eSJiawei Lin 5022225d46eSJiawei Lin val fpExuConfigs = coreParams.fpExuConfigs 5032225d46eSJiawei Lin 5042225d46eSJiawei Lin val exuConfigs = coreParams.exuConfigs 5059d5a2027SYinan Xu 506cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 507cd365d4cSrvcoresjw val numPCntHc: Int = 25 508cd365d4cSrvcoresjw val numPCntPtw: Int = 19 509cd365d4cSrvcoresjw 510cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 511cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 512cd365d4cSrvcoresjw val numCSRPCntLsu = 8 513cd365d4cSrvcoresjw val numCSRPCntHc = 5 5142225d46eSJiawei Lin} 515