1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 2298c71602SJiawei Linimport huancun._ 233b739f49SXuan Huimport system.SoCParamsKey 24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._ 29730cfbc0SXuan Huimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler} 30730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, PregParams, VfPregParams} 31730cfbc0SXuan Huimport xiangshan.backend.BackendParams 323b739f49SXuan Huimport xiangshan.cache.DCacheParameters 33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters 363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 373b739f49SXuan Huimport xiangshan.frontend._ 383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 393b739f49SXuan Hu 40d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 412f30d658SYinan Xuimport system.SoCParamsKey 4298c71602SJiawei Linimport huancun._ 4398c71602SJiawei Linimport huancun.debug._ 4404665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters 4515ee59e4Swakafaimport coupledL2._ 46bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig 47289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 48289fc2f9SLinJiawei 49dd6c0695SLingrui98import scala.math.min 5034ab1ae9SJiawei Lin 5134ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 5234ab1ae9SJiawei Lin 532225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 542225d46eSJiawei Lin 552225d46eSJiawei Lincase class XSCoreParameters 562225d46eSJiawei Lin( 572225d46eSJiawei Lin HasPrefetch: Boolean = false, 582225d46eSJiawei Lin HartId: Int = 0, 592225d46eSJiawei Lin XLEN: Int = 64, 60deb6421eSHaojin Tang VLEN: Int = 128, 61a8db15d8Sfdy ELEN: Int = 64, 622225d46eSJiawei Lin HasMExtension: Boolean = true, 632225d46eSJiawei Lin HasCExtension: Boolean = true, 642225d46eSJiawei Lin HasDiv: Boolean = true, 652225d46eSJiawei Lin HasICache: Boolean = true, 662225d46eSJiawei Lin HasDCache: Boolean = true, 672225d46eSJiawei Lin AddrBits: Int = 64, 682225d46eSJiawei Lin VAddrBits: Int = 39, 692225d46eSJiawei Lin HasFPU: Boolean = true, 7035d1557aSZiyue Zhang HasVPU: Boolean = true, 71ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 722225d46eSJiawei Lin FetchWidth: Int = 8, 7345f497a4Shappy-lx AsidLength: Int = 16, 742225d46eSJiawei Lin EnableBPU: Boolean = true, 752225d46eSJiawei Lin EnableBPD: Boolean = true, 762225d46eSJiawei Lin EnableRAS: Boolean = true, 772225d46eSJiawei Lin EnableLB: Boolean = false, 782225d46eSJiawei Lin EnableLoop: Boolean = true, 79e0f3968cSzoujr EnableSC: Boolean = true, 802225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 812225d46eSJiawei Lin EnableJal: Boolean = false, 8211d0c81dSLingrui98 EnableFauFTB: Boolean = true, 83f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 84c7fabd05SSteve Gou // HistoryLength: Int = 512, 852f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 86ab0200c8SEaston Man EnableCommitGHistDiff: Boolean = true, 87edc18578SLingrui98 UbtbSize: Int = 256, 88b37e4b45SLingrui98 FtbSize: Int = 2048, 89ba4cf515SLingrui98 RasSize: Int = 32, 90c89b4642SGuokai Chen RasSpecSize: Int = 64, 91c89b4642SGuokai Chen RasCtrSize: Int = 8, 922225d46eSJiawei Lin CacheLineSize: Int = 512, 93b37e4b45SLingrui98 FtbWays: Int = 4, 94dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 95dd6c0695SLingrui98 // Sets Hist Tag 9651e26c03SLingrui98 // Seq(( 2048, 2, 8), 9751e26c03SLingrui98 // ( 2048, 9, 8), 9851e26c03SLingrui98 // ( 2048, 13, 8), 9951e26c03SLingrui98 // ( 2048, 20, 8), 10051e26c03SLingrui98 // ( 2048, 26, 8), 10151e26c03SLingrui98 // ( 2048, 44, 8), 10251e26c03SLingrui98 // ( 2048, 73, 8), 10351e26c03SLingrui98 // ( 2048, 256, 8)), 10451e26c03SLingrui98 Seq(( 4096, 8, 8), 10551e26c03SLingrui98 ( 4096, 13, 8), 10651e26c03SLingrui98 ( 4096, 32, 8), 10751e26c03SLingrui98 ( 4096, 119, 8)), 108dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 109dd6c0695SLingrui98 // Sets Hist Tag 11003c81005SLingrui98 Seq(( 256, 4, 9), 111527dc111SLingrui98 ( 256, 8, 9), 1123581d7d3SLingrui98 ( 512, 13, 9), 113527dc111SLingrui98 ( 512, 16, 9), 114f2aabf0dSLingrui98 ( 512, 32, 9)), 11582dc6ff8SLingrui98 SCNRows: Int = 512, 11682dc6ff8SLingrui98 SCNTables: Int = 4, 117dd6c0695SLingrui98 SCCtrBits: Int = 6, 11882dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 119dd6c0695SLingrui98 numBr: Int = 2, 120bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 121bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 12216a1cc4bSzoujr val ftb = Module(new FTB()(p)) 123c5e28a9aSLingrui98 val ubtb =Module(new FauFTB()(p)) 1244813e060SLingrui98 // val bim = Module(new BIM()(p)) 125bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1264cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 12760f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1284813e060SLingrui98 val preds = Seq(ubtb, tage, ftb, ittage, ras) 12916a1cc4bSzoujr preds.map(_.io := DontCare) 13016a1cc4bSzoujr 13116a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 13216a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 13316a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 13416a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 13516a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 1364813e060SLingrui98 ubtb.io.in.bits.resp_in(0) := resp_in 137c2d1ec7dSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out 138c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 139c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 140c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 14116a1cc4bSzoujr 142c2d1ec7dSLingrui98 (preds, ras.io.out) 14316a1cc4bSzoujr }), 1442225d46eSJiawei Lin IBufSize: Int = 48, 1452225d46eSJiawei Lin DecodeWidth: Int = 6, 1462225d46eSJiawei Lin RenameWidth: Int = 6, 1472225d46eSJiawei Lin CommitWidth: Int = 6, 14865df1368Sczw MaxUopSize: Int = 65, 149fa7f2c26STang Haojin EnableRenameSnapshot: Boolean = true, 150fa7f2c26STang Haojin RenameSnapshotNum: Int = 4, 1515df4db2aSLingrui98 FtqSize: Int = 64, 1522225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 153a8db15d8Sfdy IntLogicRegs: Int = 32, 154f2ea741cSzhanglinjuan FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride 155189ec863SzhanglyGit VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig 156189ec863SzhanglyGit VCONFIG_IDX: Int = 32, 1577154d65eSYinan Xu NRPhyRegs: Int = 192, 158e4f69d78Ssfencevma VirtualLoadQueueSize: Int = 80, 159e4f69d78Ssfencevma LoadQueueRARSize: Int = 80, 160e4f69d78Ssfencevma LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 161e4f69d78Ssfencevma RollbackGroupSize: Int = 8, 16244cbc983Ssfencevma LoadQueueReplaySize: Int = 72, 163e4f69d78Ssfencevma LoadUncacheBufferSize: Int = 20, 164e4f69d78Ssfencevma LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 1652b4e8253SYinan Xu StoreQueueSize: Int = 64, 166e4f69d78Ssfencevma StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 167e4f69d78Ssfencevma StoreQueueForwardWithMask: Boolean = true, 168cea88ff8SWilliam Wang VlsQueueSize: Int = 8, 1697154d65eSYinan Xu RobSize: Int = 256, 170a8db15d8Sfdy RabSize: Int = 256, 171e66fe2b1SZifei Zhang IssueQueueSize: Int = 32, 1722225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1732225d46eSJiawei Lin IntDqSize = 16, 1742225d46eSJiawei Lin FpDqSize = 16, 175b1a9bf2eSXuan Hu LsDqSize = 18, 1763b739f49SXuan Hu IntDqDeqWidth = 6, 1773b739f49SXuan Hu FpDqDeqWidth = 6, 1783b739f49SXuan Hu LsDqDeqWidth = 6, 1792225d46eSJiawei Lin ), 1803b739f49SXuan Hu intPreg: PregParams = IntPregParams( 1816f7be84aSXuan Hu numEntries = 224, 18239c59369SXuan Hu numRead = None, 18339c59369SXuan Hu numWrite = None, 1842225d46eSJiawei Lin ), 1853b739f49SXuan Hu vfPreg: VfPregParams = VfPregParams( 18639c59369SXuan Hu numEntries = 192, 18720a5248fSzhanglinjuan numRead = Some(14), 18839c59369SXuan Hu numWrite = None, 1893b739f49SXuan Hu ), 190289fc2f9SLinJiawei prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 191a81cda24Ssfencevma LoadPipelineWidth: Int = 3, 1922225d46eSJiawei Lin StorePipelineWidth: Int = 2, 19320a5248fSzhanglinjuan VecLoadPipelineWidth: Int = 2, 19420a5248fSzhanglinjuan VecStorePipelineWidth: Int = 2, 195cea88ff8SWilliam Wang VecMemSrcInWidth: Int = 2, 196cea88ff8SWilliam Wang VecMemInstWbWidth: Int = 1, 197cea88ff8SWilliam Wang VecMemDispatchWidth: Int = 1, 1982225d46eSJiawei Lin StoreBufferSize: Int = 16, 19905f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 20046f74b57SHaojin Tang EnsbufferWidth: Int = 2, 20120a5248fSzhanglinjuan // ============ VLSU ============ 20220a5248fSzhanglinjuan UsQueueSize: Int = 8, 20320a5248fSzhanglinjuan VlFlowSize: Int = 32, 20420a5248fSzhanglinjuan VlUopSize: Int = 32, 205876b71fdSzhanglinjuan VsFlowL1Size: Int = 128, 206876b71fdSzhanglinjuan VsFlowL2Size: Int = 32, 20720a5248fSzhanglinjuan VsUopSize: Int = 32, 20820a5248fSzhanglinjuan // ============================== 20937225120Ssfencevma UncacheBufferSize: Int = 4, 210c837faaaSWilliam Wang EnableLoadToLoadForward: Boolean = true, 21114a67055Ssfencevma EnableFastForward: Boolean = true, 212beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 213026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 214026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 2156786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 216e32bafbaSbugGenerator EnableUncacheWriteOutstanding: Boolean = false, 2170d32f713Shappy-lx EnableStorePrefetchAtIssue: Boolean = false, 2180d32f713Shappy-lx EnableStorePrefetchAtCommit: Boolean = false, 2190d32f713Shappy-lx EnableAtCommitMissTrigger: Boolean = true, 2200d32f713Shappy-lx EnableStorePrefetchSMS: Boolean = false, 2210d32f713Shappy-lx EnableStorePrefetchSPB: Boolean = false, 22245f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 22362dfd6c3Shappy-lx ReSelectLen: Int = 7, // load replay queue replay select counter len 22404665835SMaxpicca-Li iwpuParameters: WPUParameters = WPUParameters( 22504665835SMaxpicca-Li enWPU = false, 22604665835SMaxpicca-Li algoName = "mmru", 22704665835SMaxpicca-Li isICache = true, 22804665835SMaxpicca-Li ), 22904665835SMaxpicca-Li dwpuParameters: WPUParameters = WPUParameters( 23004665835SMaxpicca-Li enWPU = false, 23104665835SMaxpicca-Li algoName = "mmru", 23204665835SMaxpicca-Li enCfPred = false, 23304665835SMaxpicca-Li isICache = false, 23404665835SMaxpicca-Li ), 235a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 236a0301c0dSLemover name = "itlb", 237a0301c0dSLemover fetchi = true, 238a0301c0dSLemover useDmode = false, 239f9ac118cSHaoyuan Feng NWays = 48, 240a0301c0dSLemover ), 24134f9624dSguohongyu itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 24234f9624dSguohongyu ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 243a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 244a0301c0dSLemover name = "ldtlb", 245f9ac118cSHaoyuan Feng NWays = 48, 24653b8f1a7SLemover outReplace = false, 2475b7ef044SLemover partialStaticPMP = true, 248f1fe8698SLemover outsideRecvFlush = true, 2495cf62c1aSLemover saveLevel = true 250a0301c0dSLemover ), 251a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 252a0301c0dSLemover name = "sttlb", 253f9ac118cSHaoyuan Feng NWays = 48, 25453b8f1a7SLemover outReplace = false, 2555b7ef044SLemover partialStaticPMP = true, 256f1fe8698SLemover outsideRecvFlush = true, 2575cf62c1aSLemover saveLevel = true 258a0301c0dSLemover ), 2598f1fa9b1Ssfencevma hytlbParameters: TLBParameters = TLBParameters( 2608f1fa9b1Ssfencevma name = "hytlb", 2618f1fa9b1Ssfencevma NWays = 4, 2628f1fa9b1Ssfencevma partialStaticPMP = true, 2638f1fa9b1Ssfencevma outsideRecvFlush = true, 2648f1fa9b1Ssfencevma outReplace = false 2658f1fa9b1Ssfencevma ), 266c8309e8aSHaoyuan Feng pftlbParameters: TLBParameters = TLBParameters( 267c8309e8aSHaoyuan Feng name = "pftlb", 268f9ac118cSHaoyuan Feng NWays = 48, 269c8309e8aSHaoyuan Feng outReplace = false, 270c8309e8aSHaoyuan Feng partialStaticPMP = true, 271c8309e8aSHaoyuan Feng outsideRecvFlush = true, 272c8309e8aSHaoyuan Feng saveLevel = true 273c8309e8aSHaoyuan Feng ), 274bf08468cSLemover refillBothTlb: Boolean = false, 275a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 276a0301c0dSLemover name = "btlb", 277f9ac118cSHaoyuan Feng NWays = 48, 278a0301c0dSLemover ), 2795854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 2802225d46eSJiawei Lin NumPerfCounters: Int = 16, 28105f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 28205f23f57SWilliam Wang tagECC = Some("parity"), 28305f23f57SWilliam Wang dataECC = Some("parity"), 28405f23f57SWilliam Wang replacer = Some("setplru"), 2851d8f4dcbSJay nMissEntries = 2, 2867052722fSJay nProbeEntries = 2, 287cb93f2f2Sguohongyu nPrefetchEntries = 12, 2889bba777eSssszwic nPrefBufferEntries = 32, 28905f23f57SWilliam Wang ), 2904f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 29105f23f57SWilliam Wang tagECC = Some("secded"), 29205f23f57SWilliam Wang dataECC = Some("secded"), 29305f23f57SWilliam Wang replacer = Some("setplru"), 29405f23f57SWilliam Wang nMissEntries = 16, 295300ded30SWilliam Wang nProbeEntries = 8, 2960d32f713Shappy-lx nReleaseEntries = 18, 2970d32f713Shappy-lx nMaxPrefetchEntry = 6, 2984f94c0c6SJiawei Lin )), 29915ee59e4Swakafa L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 300a1ea7f76SJiawei Lin name = "l2", 301a1ea7f76SJiawei Lin ways = 8, 302a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 30315ee59e4Swakafa prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()) 3044f94c0c6SJiawei Lin )), 305d5be5d19SJiawei Lin L2NBanks: Int = 1, 306a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 307e0374b1cSHaoyuan Feng softTLB: Boolean = false, // dpi-c l1tlb debug only 308e0374b1cSHaoyuan Feng softPTW: Boolean = false, // dpi-c l2tlb debug only 3095afdf73cSHaoyuan Feng softPTWDelay: Int = 1 3102225d46eSJiawei Lin){ 311b52d4755SXuan Hu def vlWidth = log2Up(VLEN) + 1 312b52d4755SXuan Hu 313c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 314c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 315c7fabd05SSteve Gou 31639c59369SXuan Hu val intSchdParams = { 3173b739f49SXuan Hu implicit val schdType: SchedulerType = IntScheduler() 3183b739f49SXuan Hu SchdBlockParams(Seq( 3193b739f49SXuan Hu IssueBlockParams(Seq( 320e66fe2b1SZifei Zhang ExeUnitParams("ALU0", Seq(AluCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0)))), 321e66fe2b1SZifei Zhang ExeUnitParams("ALU1", Seq(AluCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0)))), 322c3f2c6faSXuan Hu ), numEntries = IssueQueueSize, numEnq = 2), 323cde70b38SzhanglyGit IssueBlockParams(Seq( 324e66fe2b1SZifei Zhang ExeUnitParams("MUL0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0)))), 325e66fe2b1SZifei Zhang ExeUnitParams("MUL1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0)))), 326c3f2c6faSXuan Hu ), numEntries = IssueQueueSize, numEnq = 2), 3273b739f49SXuan Hu IssueBlockParams(Seq( 3288e07eff1SXuan Hu ExeUnitParams("BJU0", Seq(BrhCfg), Seq(), Seq(Seq(IntRD(8, 0)), Seq(IntRD(9, 0)))), 329ee44d327SXuan Hu ExeUnitParams("BJU1", Seq(BrhCfg), Seq(), Seq(Seq(IntRD(10, 0)), Seq(IntRD(12, 1)))), 330c3f2c6faSXuan Hu ), numEntries = IssueQueueSize, numEnq = 2), 3313b739f49SXuan Hu IssueBlockParams(Seq( 332c838dea1SXuan Hu ExeUnitParams("BJU2", Seq(BrhCfg), Seq(), Seq(Seq(IntRD(11, 0)), Seq(IntRD(7, 1)))), 333e869f1f3SXuan Hu ), numEntries = IssueQueueSize / 2, numEnq = 1), 3343b739f49SXuan Hu IssueBlockParams(Seq( 335ee44d327SXuan Hu ExeUnitParams("IMISC0", Seq(VSetRiWiCfg, I2fCfg, I2vCfg, VSetRiWvfCfg, JmpCfg, CsrCfg, FenceCfg), Seq(IntWB(port = 4, 1), VfWB(2, 0)), Seq(Seq(IntRD(5, 1)), Seq(IntRD(3, 1)))), 336ee44d327SXuan Hu ExeUnitParams("IDIV0", Seq(DivCfg), Seq(IntWB(port = 7, 1)), Seq(Seq(IntRD(1, Int.MaxValue)), Seq(IntRD(9, Int.MaxValue)))), 337c3f2c6faSXuan Hu ), numEntries = IssueQueueSize, numEnq = 2), 3383b739f49SXuan Hu ), 3393b739f49SXuan Hu numPregs = intPreg.numEntries, 3403b739f49SXuan Hu numDeqOutside = 0, 3413b739f49SXuan Hu schdType = schdType, 3423b739f49SXuan Hu rfDataWidth = intPreg.dataCfg.dataWidth, 3433b739f49SXuan Hu numUopIn = dpParams.IntDqDeqWidth, 3443b739f49SXuan Hu ) 3453b739f49SXuan Hu } 34639c59369SXuan Hu val vfSchdParams = { 3473b739f49SXuan Hu implicit val schdType: SchedulerType = VfScheduler() 3483b739f49SXuan Hu SchdBlockParams(Seq( 3493b739f49SXuan Hu IssueBlockParams(Seq( 350148571c9SZiyue Zhang ExeUnitParams("VFEX0", Seq(VfaluCfg, VfmaCfg, VialuCfg, VppuCfg, F2fCfg, F2iCfg, VSetRvfWvfCfg), Seq(VfWB(port = 0, 0), IntWB(port = 4, 0)), Seq(Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)))), 351148571c9SZiyue Zhang ExeUnitParams("VFEX1", Seq(VfaluCfg, VfmaCfg, VimacCfg, VipuCfg, VfcvtCfg), Seq(VfWB(port = 1, 0), IntWB(port = 8, 0)), Seq(Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)))), 352c3f2c6faSXuan Hu ), numEntries = IssueQueueSize, numEnq = 2), 3533b739f49SXuan Hu IssueBlockParams(Seq( 3543907c338Szhanglinjuan ExeUnitParams("VFEX2", Seq(VfdivCfg), Seq(VfWB(port = 5, 0)), Seq(Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)))), 3559d3cebe7Schengguanghui ), numEntries = IssueQueueSize, numEnq = 2), 3563b739f49SXuan Hu ), 3573b739f49SXuan Hu numPregs = vfPreg.numEntries, 3583b739f49SXuan Hu numDeqOutside = 0, 3593b739f49SXuan Hu schdType = schdType, 3603b739f49SXuan Hu rfDataWidth = vfPreg.dataCfg.dataWidth, 3613b739f49SXuan Hu numUopIn = dpParams.FpDqDeqWidth, 3623b739f49SXuan Hu ) 3633b739f49SXuan Hu } 36439c59369SXuan Hu 36539c59369SXuan Hu val memSchdParams = { 3663b739f49SXuan Hu implicit val schdType: SchedulerType = MemScheduler() 3673b739f49SXuan Hu val rfDataWidth = 64 3682225d46eSJiawei Lin 3693b739f49SXuan Hu SchdBlockParams(Seq( 3703b739f49SXuan Hu IssueBlockParams(Seq( 371148571c9SZiyue Zhang ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(6, 0), VfWB(3, 0)), Seq(Seq(IntRD(12, 0)))), 372b133b458SXuan Hu ExeUnitParams("STA0", Seq(StaCfg), Seq(), Seq(Seq(IntRD(3, 1)))), 3738f1fa9b1Ssfencevma ), numEntries = IssueQueueSize, numEnq = 2), 374b133b458SXuan Hu IssueBlockParams(Seq( 375670870b3SXuan Hu ExeUnitParams("HYU0", Seq(HyldaCfg, HystaCfg, MouCfg), Seq(IntWB(5, 0), VfWB(5, 0)), Seq(Seq(IntRD(6, 0)))), 376670870b3SXuan Hu ExeUnitParams("HYU1", Seq(FakeHystaCfg), Seq(), Seq()), // fake unit, used to create a new writeback port 3778f1fa9b1Ssfencevma ), numEntries = IssueQueueSize, numEnq = 2), 3783b739f49SXuan Hu IssueBlockParams(Seq( 379ecfc6f16SXuan Hu ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(7, 0), VfWB(4, 0)), Seq(Seq(IntRD(13, 0)))), 380ecfc6f16SXuan Hu ), numEntries = IssueQueueSize, numEnq = 2), 381a81cda24Ssfencevma IssueBlockParams(Seq( 38220a5248fSzhanglinjuan ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg), Seq(VfWB(3, 1)), Seq(Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)))), 383c3f2c6faSXuan Hu ), numEntries = IssueQueueSize, numEnq = 2), 384ecfc6f16SXuan Hu IssueBlockParams(Seq( 38540324d61SXuan Hu ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(13, 1), VfRD(6, 0)))), 386ecfc6f16SXuan Hu ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(5, 1), VfRD(10, Int.MaxValue)))), 38797b279b9SXuan Hu ), numEntries = IssueQueueSize, numEnq = 4), 3883b739f49SXuan Hu ), 389141a6449SXuan Hu numPregs = intPreg.numEntries max vfPreg.numEntries, 3903b739f49SXuan Hu numDeqOutside = 0, 3913b739f49SXuan Hu schdType = schdType, 3923b739f49SXuan Hu rfDataWidth = rfDataWidth, 3933b739f49SXuan Hu numUopIn = dpParams.LsDqDeqWidth, 3943b739f49SXuan Hu ) 3953b739f49SXuan Hu } 3962225d46eSJiawei Lin 397bf35baadSXuan Hu def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth 398bf35baadSXuan Hu 399bf35baadSXuan Hu def iqWakeUpParams = { 400bf35baadSXuan Hu Seq( 401c0b91ca1SHaojin Tang WakeUpConfig( 4028f1fa9b1Ssfencevma Seq("ALU0", "ALU1", "MUL0", "MUL1", "BJU0", "LDU0", "LDU1", "HYU0") -> 4038f1fa9b1Ssfencevma Seq("ALU0", "ALU1", "MUL0", "MUL1", "BJU0", "BJU1", "BJU2", "LDU0", "LDU1", "STA0", "STD0", "STD1", "HYU0") 404c0b91ca1SHaojin Tang ), 405148571c9SZiyue Zhang WakeUpConfig(Seq("IMISC0") -> Seq("VFEX0")), 406c0b91ca1SHaojin Tang ).flatten 407bf35baadSXuan Hu } 408bf35baadSXuan Hu 409bf35baadSXuan Hu def backendParams: BackendParams = backend.BackendParams( 410bf35baadSXuan Hu Map( 4113b739f49SXuan Hu IntScheduler() -> intSchdParams, 4123b739f49SXuan Hu VfScheduler() -> vfSchdParams, 4133b739f49SXuan Hu MemScheduler() -> memSchdParams, 414bf35baadSXuan Hu ), 415bf35baadSXuan Hu Seq( 4163b739f49SXuan Hu intPreg, 4173b739f49SXuan Hu vfPreg, 418bf35baadSXuan Hu ), 419bf35baadSXuan Hu iqWakeUpParams, 420bf35baadSXuan Hu ) 4212225d46eSJiawei Lin} 4222225d46eSJiawei Lin 4232225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 4242225d46eSJiawei Lin 4252225d46eSJiawei Lincase class DebugOptions 4262225d46eSJiawei Lin( 4271545277aSYinan Xu FPGAPlatform: Boolean = false, 4281545277aSYinan Xu EnableDifftest: Boolean = false, 429cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 4301545277aSYinan Xu EnableDebug: Boolean = false, 4312225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 432eb163ef0SHaojin Tang UseDRAMSim: Boolean = false, 433047e34f9SMaxpicca-Li EnableConstantin: Boolean = false, 43462129679Swakafa EnableChiselDB: Boolean = false, 43562129679Swakafa AlwaysBasicDB: Boolean = true, 436e66fe2b1SZifei Zhang EnableTopDown: Boolean = false, 437ec9e6512Swakafa EnableRollingDB: Boolean = false 4382225d46eSJiawei Lin) 4392225d46eSJiawei Lin 4402225d46eSJiawei Lintrait HasXSParameter { 4412225d46eSJiawei Lin 4422225d46eSJiawei Lin implicit val p: Parameters 4432225d46eSJiawei Lin 4442f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 4452f30d658SYinan Xu 4462225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 4472225d46eSJiawei Lin val env = p(DebugOptionsKey) 4482225d46eSJiawei Lin 4492225d46eSJiawei Lin val XLEN = coreParams.XLEN 450deb6421eSHaojin Tang val VLEN = coreParams.VLEN 451a8db15d8Sfdy val ELEN = coreParams.ELEN 4522225d46eSJiawei Lin val minFLen = 32 4532225d46eSJiawei Lin val fLen = 64 4542225d46eSJiawei Lin def xLen = XLEN 4552225d46eSJiawei Lin 4562225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 4572225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 4582225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 4592225d46eSJiawei Lin val HasIcache = coreParams.HasICache 4602225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 4612225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 4622225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 46345f497a4Shappy-lx val AsidLength = coreParams.AsidLength 464a760aeb0Shappy-lx val ReSelectLen = coreParams.ReSelectLen 4652225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 4662225d46eSJiawei Lin val DataBits = XLEN 4672225d46eSJiawei Lin val DataBytes = DataBits / 8 468cdbff57cSHaoyuan Feng val VDataBytes = VLEN / 8 4692225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 4700ba52110SZiyue Zhang val HasVPU = coreParams.HasVPU 471ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 4722225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 4732225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 4742225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 4752225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 4762225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 4772225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 4782225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 4792225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 4802225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 4812225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 48286d9c530SLingrui98 val EnableGHistDiff = coreParams.EnableGHistDiff 483ab0200c8SEaston Man val EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 484f2aabf0dSLingrui98 val UbtbGHRLength = coreParams.UbtbGHRLength 485b37e4b45SLingrui98 val UbtbSize = coreParams.UbtbSize 48611d0c81dSLingrui98 val EnableFauFTB = coreParams.EnableFauFTB 487b37e4b45SLingrui98 val FtbSize = coreParams.FtbSize 488b37e4b45SLingrui98 val FtbWays = coreParams.FtbWays 4892225d46eSJiawei Lin val RasSize = coreParams.RasSize 490c89b4642SGuokai Chen val RasSpecSize = coreParams.RasSpecSize 491c89b4642SGuokai Chen val RasCtrSize = coreParams.RasCtrSize 49216a1cc4bSzoujr 493bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 494bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 49516a1cc4bSzoujr } 496dd6c0695SLingrui98 val numBr = coreParams.numBr 497dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 498cb4f77ceSLingrui98 val TageBanks = coreParams.numBr 499dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 500dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 50134ed6fbcSLingrui98 val SCHistLens = coreParams.SCHistLens 50234ed6fbcSLingrui98 val SCNTables = coreParams.SCNTables 503dd6c0695SLingrui98 50434ed6fbcSLingrui98 val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 50534ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 506dd6c0695SLingrui98 } 507dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 508dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 509dd6c0695SLingrui98 val foldedGHistInfos = 5104813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 511dd6c0695SLingrui98 if (h > 0) 5124813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 513dd6c0695SLingrui98 else 514dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 5154813e060SLingrui98 }.reduce(_++_).toSet ++ 51634ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 517dd6c0695SLingrui98 if (h > 0) 518e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 519dd6c0695SLingrui98 else 520dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 52134ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 522dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 523dd6c0695SLingrui98 if (h > 0) 524dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 525dd6c0695SLingrui98 else 526dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 527527dc111SLingrui98 }.reduce(_++_) ++ 528527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 529527dc111SLingrui98 ).toList 53016a1cc4bSzoujr 531c7fabd05SSteve Gou 532c7fabd05SSteve Gou 5332225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 5342225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 5352225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 5362225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 5372225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 5382225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 5392225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 540d91483a6Sfdy val MaxUopSize = coreParams.MaxUopSize 541fa7f2c26STang Haojin val EnableRenameSnapshot = coreParams.EnableRenameSnapshot 542fa7f2c26STang Haojin val RenameSnapshotNum = coreParams.RenameSnapshotNum 5432225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 5442225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 545d91483a6Sfdy val IntLogicRegs = coreParams.IntLogicRegs 546d91483a6Sfdy val FpLogicRegs = coreParams.FpLogicRegs 547d91483a6Sfdy val VecLogicRegs = coreParams.VecLogicRegs 548fe60541bSXuan Hu val VCONFIG_IDX = coreParams.VCONFIG_IDX 54939c59369SXuan Hu val IntPhyRegs = coreParams.intPreg.numEntries 55039c59369SXuan Hu val VfPhyRegs = coreParams.vfPreg.numEntries 55183ba63b3SXuan Hu val MaxPhyPregs = IntPhyRegs max VfPhyRegs 55239c59369SXuan Hu val PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs) 5539aca92b9SYinan Xu val RobSize = coreParams.RobSize 554a8db15d8Sfdy val RabSize = coreParams.RabSize 55570224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 55654dc1a5aSXuan Hu val LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth 557e4f69d78Ssfencevma val VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 558e4f69d78Ssfencevma val LoadQueueRARSize = coreParams.LoadQueueRARSize 559e4f69d78Ssfencevma val LoadQueueRAWSize = coreParams.LoadQueueRAWSize 560e4f69d78Ssfencevma val RollbackGroupSize = coreParams.RollbackGroupSize 561e4f69d78Ssfencevma val LoadQueueReplaySize = coreParams.LoadQueueReplaySize 562e4f69d78Ssfencevma val LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 5630a992150SWilliam Wang val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 5642225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 5650a992150SWilliam Wang val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 566e4f69d78Ssfencevma val StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 567cea88ff8SWilliam Wang val VlsQueueSize = coreParams.VlsQueueSize 5682225d46eSJiawei Lin val dpParams = coreParams.dpParams 5693b739f49SXuan Hu 5703b739f49SXuan Hu def backendParams: BackendParams = coreParams.backendParams 571351e22f2SXuan Hu def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max 572351e22f2SXuan Hu def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max 573c7d010e5SXuan Hu 5746ce10964SXuan Hu val NumRedirect = backendParams.numRedirect 5759342624fSGao-Zeyu val BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception 5762225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 5772225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 57820a5248fSzhanglinjuan val VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth 57920a5248fSzhanglinjuan val VecStorePipelineWidth = coreParams.VecStorePipelineWidth 580cea88ff8SWilliam Wang val VecMemSrcInWidth = coreParams.VecMemSrcInWidth 581cea88ff8SWilliam Wang val VecMemInstWbWidth = coreParams.VecMemInstWbWidth 582cea88ff8SWilliam Wang val VecMemDispatchWidth = coreParams.VecMemDispatchWidth 5832225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 58405f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 58546f74b57SHaojin Tang val EnsbufferWidth = coreParams.EnsbufferWidth 58620a5248fSzhanglinjuan val UsQueueSize = coreParams.UsQueueSize 58720a5248fSzhanglinjuan val VlFlowSize = coreParams.VlFlowSize 58820a5248fSzhanglinjuan val VlUopSize = coreParams.VlUopSize 589876b71fdSzhanglinjuan val VsFlowL1Size = coreParams.VsFlowL1Size 590876b71fdSzhanglinjuan val VsFlowL2Size = coreParams.VsFlowL2Size 59120a5248fSzhanglinjuan val VsUopSize = coreParams.VsUopSize 59237225120Ssfencevma val UncacheBufferSize = coreParams.UncacheBufferSize 59364886eefSWilliam Wang val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 5943db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 59567682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 596026615fcSWilliam Wang val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 597026615fcSWilliam Wang val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 5986786cfb7SWilliam Wang val EnableAccurateLoadError = coreParams.EnableAccurateLoadError 59937225120Ssfencevma val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 6000d32f713Shappy-lx val EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 6010d32f713Shappy-lx val EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 6020d32f713Shappy-lx val EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 6030d32f713Shappy-lx val EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 6040d32f713Shappy-lx val EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 60545f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 606a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 607bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 60804665835SMaxpicca-Li val iwpuParam = coreParams.iwpuParameters 60904665835SMaxpicca-Li val dwpuParam = coreParams.dwpuParameters 610a0301c0dSLemover val itlbParams = coreParams.itlbParameters 611a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 612a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 6138f1fa9b1Ssfencevma val hytlbParams = coreParams.hytlbParameters 614c8309e8aSHaoyuan Feng val pftlbParams = coreParams.pftlbParameters 615a0301c0dSLemover val btlbParams = coreParams.btlbParameters 6165854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 6172225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 6182225d46eSJiawei Lin 6192225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 6202225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 6212225d46eSJiawei Lin 62205f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 6234f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 6242225d46eSJiawei Lin 625b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 626b899def8SWilliam Wang // for constrained LR/SC loop 627b899def8SWilliam Wang val LRSCCycles = 64 628b899def8SWilliam Wang // for lr storm 629b899def8SWilliam Wang val LRSCBackOff = 8 6302225d46eSJiawei Lin 6312225d46eSJiawei Lin // cache hierarchy configurations 6322225d46eSJiawei Lin val l1BusDataWidth = 256 6332225d46eSJiawei Lin 634de169c67SWilliam Wang // load violation predict 635de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 636de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 637de169c67SWilliam Wang // wait table parameters 638de169c67SWilliam Wang val WaitTableSize = 1024 639de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 640de169c67SWilliam Wang val LWTUse2BitCounter = true 641de169c67SWilliam Wang // store set parameters 642de169c67SWilliam Wang val SSITSize = WaitTableSize 643de169c67SWilliam Wang val LFSTSize = 32 644de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 645de169c67SWilliam Wang val LFSTWidth = 4 646de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 647cc4fb544Ssfencevma val LFSTEnable = false 648cc4fb544Ssfencevma 649cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 650cd365d4cSrvcoresjw val numPCntHc: Int = 25 651cd365d4cSrvcoresjw val numPCntPtw: Int = 19 652cd365d4cSrvcoresjw 653cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 654cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 655cd365d4cSrvcoresjw val numCSRPCntLsu = 8 656cd365d4cSrvcoresjw val numCSRPCntHc = 5 657*f7af4c74Schengguanghui 658*f7af4c74Schengguanghui // Parameters for Sdtrig extension 659*f7af4c74Schengguanghui protected val TriggerNum = 4 660*f7af4c74Schengguanghui protected val TriggerChainMaxLength = 2 6612225d46eSJiawei Lin} 662