xref: /XiangShan/src/main/scala/xiangshan/Parameters.scala (revision e3ed843c893c828b23ee7fcd704c86ba858798b6)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172225d46eSJiawei Linpackage xiangshan
182225d46eSJiawei Lin
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
202225d46eSJiawei Linimport chisel3._
212225d46eSJiawei Linimport chisel3.util._
2298c71602SJiawei Linimport huancun._
233b739f49SXuan Huimport system.SoCParamsKey
24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._
25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._
263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters
27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._
2960f0c5aeSxiaofeibaoimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler, FpScheduler}
302aa3a761Ssinsanctionimport xiangshan.backend.regfile._
31730cfbc0SXuan Huimport xiangshan.backend.BackendParams
323b739f49SXuan Huimport xiangshan.cache.DCacheParameters
33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._
34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB}
3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters
363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
373b739f49SXuan Huimport xiangshan.frontend._
383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters
39d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet
40f57f7f2aSYangyu Chenimport freechips.rocketchip.tile.MaxHartIdBits
412f30d658SYinan Xuimport system.SoCParamsKey
4298c71602SJiawei Linimport huancun._
4398c71602SJiawei Linimport huancun.debug._
4404665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters
4515ee59e4Swakafaimport coupledL2._
468537b88aSTang Haojinimport coupledL2.tl2chi._
47bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig
48289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams}
49289fc2f9SLinJiawei
50ad5c9e6eSJunxiong Jiimport scala.math.{max, min}
5134ab1ae9SJiawei Lin
5234ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]]
5334ab1ae9SJiawei Lin
542225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters]
552225d46eSJiawei Lin
562225d46eSJiawei Lincase class XSCoreParameters
572225d46eSJiawei Lin(
582225d46eSJiawei Lin  HasPrefetch: Boolean = false,
592225d46eSJiawei Lin  HartId: Int = 0,
602225d46eSJiawei Lin  XLEN: Int = 64,
61deb6421eSHaojin Tang  VLEN: Int = 128,
62a8db15d8Sfdy  ELEN: Int = 64,
63d0de7e4aSpeixiaokun  HSXLEN: Int = 64,
642225d46eSJiawei Lin  HasMExtension: Boolean = true,
652225d46eSJiawei Lin  HasCExtension: Boolean = true,
66d0de7e4aSpeixiaokun  HasHExtension: Boolean = true,
672225d46eSJiawei Lin  HasDiv: Boolean = true,
682225d46eSJiawei Lin  HasICache: Boolean = true,
692225d46eSJiawei Lin  HasDCache: Boolean = true,
702225d46eSJiawei Lin  AddrBits: Int = 64,
7197929664SXiaokun-Pei  VAddrBitsSv39: Int = 39,
7297929664SXiaokun-Pei  GPAddrBitsSv39x4: Int = 41,
7397929664SXiaokun-Pei  VAddrBitsSv48: Int = 48,
7497929664SXiaokun-Pei  GPAddrBitsSv48x4: Int = 50,
752225d46eSJiawei Lin  HasFPU: Boolean = true,
7635d1557aSZiyue Zhang  HasVPU: Boolean = true,
77ad3ba452Szhanglinjuan  HasCustomCSRCacheOp: Boolean = true,
782225d46eSJiawei Lin  FetchWidth: Int = 8,
7945f497a4Shappy-lx  AsidLength: Int = 16,
80d0de7e4aSpeixiaokun  VmidLength: Int = 14,
812225d46eSJiawei Lin  EnableBPU: Boolean = true,
822225d46eSJiawei Lin  EnableBPD: Boolean = true,
832225d46eSJiawei Lin  EnableRAS: Boolean = true,
842225d46eSJiawei Lin  EnableLB: Boolean = false,
852225d46eSJiawei Lin  EnableLoop: Boolean = true,
86e0f3968cSzoujr  EnableSC: Boolean = true,
872225d46eSJiawei Lin  EnbaleTlbDebug: Boolean = false,
88918d87f2SsinceforYy  EnableClockGate: Boolean = true,
892225d46eSJiawei Lin  EnableJal: Boolean = false,
9011d0c81dSLingrui98  EnableFauFTB: Boolean = true,
913ea4388cSHaoyuan Feng  EnableSv48: Boolean = true,
92f2aabf0dSLingrui98  UbtbGHRLength: Int = 4,
93c7fabd05SSteve Gou  // HistoryLength: Int = 512,
942f7b35ceSLingrui98  EnableGHistDiff: Boolean = true,
95ab0200c8SEaston Man  EnableCommitGHistDiff: Boolean = true,
96edc18578SLingrui98  UbtbSize: Int = 256,
97b37e4b45SLingrui98  FtbSize: Int = 2048,
980b8e1fd0SGuokai Chen  RasSize: Int = 16,
990b8e1fd0SGuokai Chen  RasSpecSize: Int = 32,
10077bef50aSGuokai Chen  RasCtrSize: Int = 3,
1012225d46eSJiawei Lin  CacheLineSize: Int = 512,
102b37e4b45SLingrui98  FtbWays: Int = 4,
103dd6c0695SLingrui98  TageTableInfos: Seq[Tuple3[Int,Int,Int]] =
104dd6c0695SLingrui98  //       Sets  Hist   Tag
10551e26c03SLingrui98    Seq(( 4096,    8,    8),
10651e26c03SLingrui98        ( 4096,   13,    8),
10751e26c03SLingrui98        ( 4096,   32,    8),
10851e26c03SLingrui98        ( 4096,  119,    8)),
109dd6c0695SLingrui98  ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] =
110dd6c0695SLingrui98  //      Sets  Hist   Tag
11103c81005SLingrui98    Seq(( 256,    4,    9),
112527dc111SLingrui98        ( 256,    8,    9),
1133581d7d3SLingrui98        ( 512,   13,    9),
114527dc111SLingrui98        ( 512,   16,    9),
115f2aabf0dSLingrui98        ( 512,   32,    9)),
11682dc6ff8SLingrui98  SCNRows: Int = 512,
11782dc6ff8SLingrui98  SCNTables: Int = 4,
118dd6c0695SLingrui98  SCCtrBits: Int = 6,
11982dc6ff8SLingrui98  SCHistLens: Seq[Int] = Seq(0, 4, 10, 16),
120dd6c0695SLingrui98  numBr: Int = 2,
121dc5a9185SEaston Man  branchPredictor: (BranchPredictionResp, Parameters) => Tuple2[Seq[BasePredictor], BranchPredictionResp] =
122dc5a9185SEaston Man  (resp_in: BranchPredictionResp, p: Parameters) => {
12316a1cc4bSzoujr    val ftb = Module(new FTB()(p))
124dc5a9185SEaston Man    val uftb = Module(new FauFTB()(p))
125bf358e08SLingrui98    val tage = Module(new Tage_SC()(p))
1264cd08aa8SLingrui98    val ras = Module(new RAS()(p))
12760f966c8SGuokai Chen    val ittage = Module(new ITTage()(p))
128dc5a9185SEaston Man    val preds = Seq(uftb, tage, ftb, ittage, ras)
12916a1cc4bSzoujr    preds.map(_.io := DontCare)
13016a1cc4bSzoujr
131fd3aa057SYuandongliang    ftb.io.fauftb_entry_in  := uftb.io.fauftb_entry_out
132fd3aa057SYuandongliang    ftb.io.fauftb_entry_hit_in := uftb.io.fauftb_entry_hit_out
133fd3aa057SYuandongliang
134dc5a9185SEaston Man    uftb.io.in.bits.resp_in(0) := resp_in
135dc5a9185SEaston Man    tage.io.in.bits.resp_in(0) := uftb.io.out
136c2d1ec7dSLingrui98    ftb.io.in.bits.resp_in(0) := tage.io.out
137c2d1ec7dSLingrui98    ittage.io.in.bits.resp_in(0) := ftb.io.out
138c2d1ec7dSLingrui98    ras.io.in.bits.resp_in(0) := ittage.io.out
13916a1cc4bSzoujr
140c2d1ec7dSLingrui98    (preds, ras.io.out)
141dc5a9185SEaston Man  },
142b92f8445Sssszwic  ICacheForceMetaECCError: Boolean = false,
143b92f8445Sssszwic  ICacheForceDataECCError: Boolean = false,
1442225d46eSJiawei Lin  IBufSize: Int = 48,
14544c9c1deSEaston Man  IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize
1462225d46eSJiawei Lin  DecodeWidth: Int = 6,
1472225d46eSJiawei Lin  RenameWidth: Int = 6,
148780712aaSxiaofeibao-xjtu  CommitWidth: Int = 8,
149780712aaSxiaofeibao-xjtu  RobCommitWidth: Int = 8,
150780712aaSxiaofeibao-xjtu  RabCommitWidth: Int = 6,
15165df1368Sczw  MaxUopSize: Int = 65,
152fa7f2c26STang Haojin  EnableRenameSnapshot: Boolean = true,
153fa7f2c26STang Haojin  RenameSnapshotNum: Int = 4,
1545df4db2aSLingrui98  FtqSize: Int = 64,
1552225d46eSJiawei Lin  EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false
156a8db15d8Sfdy  IntLogicRegs: Int = 32,
157f2ea741cSzhanglinjuan  FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride
1582cf47c6eSxiaofeibao  VecLogicRegs: Int = 32 + 15, // 15: tmp
159435f48a8Sxiaofeibao  V0LogicRegs: Int = 1, // V0
160dbe071d2Sxiaofeibao  VlLogicRegs: Int = 1, // Vl
1619c5a1080Sxiaofeibao  V0_IDX: Int = 0,
1629c5a1080Sxiaofeibao  Vl_IDX: Int = 0,
1637154d65eSYinan Xu  NRPhyRegs: Int = 192,
1648ff9f385SHaojin Tang  VirtualLoadQueueSize: Int = 72,
1658ff9f385SHaojin Tang  LoadQueueRARSize: Int = 72,
166e4f69d78Ssfencevma  LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2.
167e4f69d78Ssfencevma  RollbackGroupSize: Int = 8,
16844cbc983Ssfencevma  LoadQueueReplaySize: Int = 72,
169e4f69d78Ssfencevma  LoadUncacheBufferSize: Int = 20,
170e4f69d78Ssfencevma  LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks
1712b4e8253SYinan Xu  StoreQueueSize: Int = 64,
172e4f69d78Ssfencevma  StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
173e4f69d78Ssfencevma  StoreQueueForwardWithMask: Boolean = true,
174cea88ff8SWilliam Wang  VlsQueueSize: Int = 8,
1751f35da39Sxiaofeibao-xjtu  RobSize: Int = 160,
176a8db15d8Sfdy  RabSize: Int = 256,
1774c7680e0SXuan Hu  VTypeBufferSize: Int = 64, // used to reorder vtype
1781f35da39Sxiaofeibao-xjtu  IssueQueueSize: Int = 24,
17928607074Ssinsanction  IssueQueueCompEntrySize: Int = 16,
1802225d46eSJiawei Lin  dpParams: DispatchParameters = DispatchParameters(
1812225d46eSJiawei Lin    IntDqSize = 16,
1822225d46eSJiawei Lin    FpDqSize = 16,
183b1a9bf2eSXuan Hu    LsDqSize = 18,
184ff3fcdf1Sxiaofeibao-xjtu    IntDqDeqWidth = 8,
1853b739f49SXuan Hu    FpDqDeqWidth = 6,
18660f0c5aeSxiaofeibao    VecDqDeqWidth = 6,
1873b739f49SXuan Hu    LsDqDeqWidth = 6,
1882225d46eSJiawei Lin  ),
1893b739f49SXuan Hu  intPreg: PregParams = IntPregParams(
1906f7be84aSXuan Hu    numEntries = 224,
19139c59369SXuan Hu    numRead = None,
19239c59369SXuan Hu    numWrite = None,
1932225d46eSJiawei Lin  ),
19460f0c5aeSxiaofeibao  fpPreg: PregParams = FpPregParams(
19539c59369SXuan Hu    numEntries = 192,
196fc605fcfSsinsanction    numRead = None,
19739c59369SXuan Hu    numWrite = None,
1983b739f49SXuan Hu  ),
19960f0c5aeSxiaofeibao  vfPreg: VfPregParams = VfPregParams(
20060f0c5aeSxiaofeibao    numEntries = 128,
20160f0c5aeSxiaofeibao    numRead = None,
20260f0c5aeSxiaofeibao    numWrite = None,
20360f0c5aeSxiaofeibao  ),
2042aa3a761Ssinsanction  v0Preg: V0PregParams = V0PregParams(
2052aa3a761Ssinsanction    numEntries = 22,
2062aa3a761Ssinsanction    numRead = None,
2072aa3a761Ssinsanction    numWrite = None,
2082aa3a761Ssinsanction  ),
2092aa3a761Ssinsanction  vlPreg: VlPregParams = VlPregParams(
2102aa3a761Ssinsanction    numEntries = 32,
2112aa3a761Ssinsanction    numRead = None,
2122aa3a761Ssinsanction    numWrite = None,
2132aa3a761Ssinsanction  ),
214ae4984bfSsinsanction  IntRegCacheSize: Int = 16,
215ae4984bfSsinsanction  MemRegCacheSize: Int = 12,
216289fc2f9SLinJiawei  prefetcher: Option[PrefetcherParams] = Some(SMSParams()),
21795a47398SGao-Zeyu  IfuRedirectNum: Int = 1,
218a81cda24Ssfencevma  LoadPipelineWidth: Int = 3,
2192142592bSxiaofeibao-xjtu  StorePipelineWidth: Int = 2,
220ef142700Sxiaofeibao  VecLoadPipelineWidth: Int = 2,
221ef142700Sxiaofeibao  VecStorePipelineWidth: Int = 2,
222cea88ff8SWilliam Wang  VecMemSrcInWidth: Int = 2,
223cea88ff8SWilliam Wang  VecMemInstWbWidth: Int = 1,
224cea88ff8SWilliam Wang  VecMemDispatchWidth: Int = 1,
2253ea758f9SAnzo  VecMemDispatchMaxNumber: Int = 16,
2269ff64fb6SAnzooooo  VecMemUnitStrideMaxFlowNum: Int = 2,
2279ff64fb6SAnzooooo  VecMemLSQEnqIteratorNumberSeq: Seq[Int] = Seq(16, 2, 2, 2, 2, 2),
2282225d46eSJiawei Lin  StoreBufferSize: Int = 16,
22905f23f57SWilliam Wang  StoreBufferThreshold: Int = 7,
23046f74b57SHaojin Tang  EnsbufferWidth: Int = 2,
231ec49b127Ssinsanction  LoadDependencyWidth: Int = 2,
23220a5248fSzhanglinjuan  // ============ VLSU ============
233b2d6d8e7Sgood-circle  VlMergeBufferSize: Int = 16,
234b2d6d8e7Sgood-circle  VsMergeBufferSize: Int = 16,
235ef142700Sxiaofeibao  UopWritebackWidth: Int = 2,
236ef142700Sxiaofeibao  VLUopWritebackWidth: Int = 2,
237627be78bSgood-circle  VSUopWritebackWidth: Int = 1,
23888884326Sweiding liu  VSegmentBufferSize: Int = 8,
23920a5248fSzhanglinjuan  // ==============================
24037225120Ssfencevma  UncacheBufferSize: Int = 4,
241cd2ff98bShappy-lx  EnableLoadToLoadForward: Boolean = false,
24214a67055Ssfencevma  EnableFastForward: Boolean = true,
243beabc72dSWilliam Wang  EnableLdVioCheckAfterReset: Boolean = true,
244026615fcSWilliam Wang  EnableSoftPrefetchAfterReset: Boolean = true,
245026615fcSWilliam Wang  EnableCacheErrorAfterReset: Boolean = true,
246b23df8f4Ssfencevma  EnableAccurateLoadError: Boolean = false,
247e32bafbaSbugGenerator  EnableUncacheWriteOutstanding: Boolean = false,
24841d8d239Shappy-lx  EnableHardwareStoreMisalign: Boolean = true,
24941d8d239Shappy-lx  EnableHardwareLoadMisalign: Boolean = true,
2500d32f713Shappy-lx  EnableStorePrefetchAtIssue: Boolean = false,
2510d32f713Shappy-lx  EnableStorePrefetchAtCommit: Boolean = false,
2520d32f713Shappy-lx  EnableAtCommitMissTrigger: Boolean = true,
2530d32f713Shappy-lx  EnableStorePrefetchSMS: Boolean = false,
2540d32f713Shappy-lx  EnableStorePrefetchSPB: Boolean = false,
255*e3ed843cShappy-lx  HasCMO: Boolean = true,
25645f497a4Shappy-lx  MMUAsidLen: Int = 16, // max is 16, 0 is not supported now
257d0de7e4aSpeixiaokun  MMUVmidLen: Int = 14,
25862dfd6c3Shappy-lx  ReSelectLen: Int = 7, // load replay queue replay select counter len
25904665835SMaxpicca-Li  iwpuParameters: WPUParameters = WPUParameters(
26004665835SMaxpicca-Li    enWPU = false,
26104665835SMaxpicca-Li    algoName = "mmru",
26204665835SMaxpicca-Li    isICache = true,
26304665835SMaxpicca-Li  ),
26404665835SMaxpicca-Li  dwpuParameters: WPUParameters = WPUParameters(
26504665835SMaxpicca-Li    enWPU = false,
26604665835SMaxpicca-Li    algoName = "mmru",
26704665835SMaxpicca-Li    enCfPred = false,
26804665835SMaxpicca-Li    isICache = false,
26904665835SMaxpicca-Li  ),
270a0301c0dSLemover  itlbParameters: TLBParameters = TLBParameters(
271a0301c0dSLemover    name = "itlb",
272a0301c0dSLemover    fetchi = true,
273a0301c0dSLemover    useDmode = false,
274f9ac118cSHaoyuan Feng    NWays = 48,
275a0301c0dSLemover  ),
276b92f8445Sssszwic  itlbPortNum: Int = ICacheParameters().PortNumber + 1,
277b92f8445Sssszwic  ipmpPortNum: Int = 2 * ICacheParameters().PortNumber + 1,
278a0301c0dSLemover  ldtlbParameters: TLBParameters = TLBParameters(
279a0301c0dSLemover    name = "ldtlb",
280f9ac118cSHaoyuan Feng    NWays = 48,
28153b8f1a7SLemover    outReplace = false,
2825b7ef044SLemover    partialStaticPMP = true,
283f1fe8698SLemover    outsideRecvFlush = true,
2843ea4388cSHaoyuan Feng    saveLevel = false,
28526af847eSgood-circle    lgMaxSize = 4
286a0301c0dSLemover  ),
287a0301c0dSLemover  sttlbParameters: TLBParameters = TLBParameters(
288a0301c0dSLemover    name = "sttlb",
289f9ac118cSHaoyuan Feng    NWays = 48,
29053b8f1a7SLemover    outReplace = false,
2915b7ef044SLemover    partialStaticPMP = true,
292f1fe8698SLemover    outsideRecvFlush = true,
2933ea4388cSHaoyuan Feng    saveLevel = false,
29426af847eSgood-circle    lgMaxSize = 4
295a0301c0dSLemover  ),
2968f1fa9b1Ssfencevma  hytlbParameters: TLBParameters = TLBParameters(
2978f1fa9b1Ssfencevma    name = "hytlb",
298531c40faSsinceforYy    NWays = 48,
299531c40faSsinceforYy    outReplace = false,
3008f1fa9b1Ssfencevma    partialStaticPMP = true,
3018f1fa9b1Ssfencevma    outsideRecvFlush = true,
3023ea4388cSHaoyuan Feng    saveLevel = false,
30326af847eSgood-circle    lgMaxSize = 4
3048f1fa9b1Ssfencevma  ),
305c8309e8aSHaoyuan Feng  pftlbParameters: TLBParameters = TLBParameters(
306c8309e8aSHaoyuan Feng    name = "pftlb",
307f9ac118cSHaoyuan Feng    NWays = 48,
308c8309e8aSHaoyuan Feng    outReplace = false,
309c8309e8aSHaoyuan Feng    partialStaticPMP = true,
310c8309e8aSHaoyuan Feng    outsideRecvFlush = true,
3113ea4388cSHaoyuan Feng    saveLevel = false,
31226af847eSgood-circle    lgMaxSize = 4
313c8309e8aSHaoyuan Feng  ),
314aee6a6d1SYanqin Li  l2ToL1tlbParameters: TLBParameters = TLBParameters(
315aee6a6d1SYanqin Li    name = "l2tlb",
316aee6a6d1SYanqin Li    NWays = 48,
317aee6a6d1SYanqin Li    outReplace = false,
318aee6a6d1SYanqin Li    partialStaticPMP = true,
319aee6a6d1SYanqin Li    outsideRecvFlush = true,
3203ea4388cSHaoyuan Feng    saveLevel = false
321aee6a6d1SYanqin Li  ),
322bf08468cSLemover  refillBothTlb: Boolean = false,
323a0301c0dSLemover  btlbParameters: TLBParameters = TLBParameters(
324a0301c0dSLemover    name = "btlb",
325f9ac118cSHaoyuan Feng    NWays = 48,
326a0301c0dSLemover  ),
3275854c1edSLemover  l2tlbParameters: L2TLBParameters = L2TLBParameters(),
3282225d46eSJiawei Lin  NumPerfCounters: Int = 16,
32905f23f57SWilliam Wang  icacheParameters: ICacheParameters = ICacheParameters(
33005f23f57SWilliam Wang    tagECC = Some("parity"),
33105f23f57SWilliam Wang    dataECC = Some("parity"),
33205f23f57SWilliam Wang    replacer = Some("setplru"),
33305f23f57SWilliam Wang  ),
3344f94c0c6SJiawei Lin  dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters(
33505f23f57SWilliam Wang    tagECC = Some("secded"),
33605f23f57SWilliam Wang    dataECC = Some("secded"),
33705f23f57SWilliam Wang    replacer = Some("setplru"),
33805f23f57SWilliam Wang    nMissEntries = 16,
339300ded30SWilliam Wang    nProbeEntries = 8,
3400d32f713Shappy-lx    nReleaseEntries = 18,
3410d32f713Shappy-lx    nMaxPrefetchEntry = 6,
3424f94c0c6SJiawei Lin  )),
34315ee59e4Swakafa  L2CacheParamsOpt: Option[L2Param] = Some(L2Param(
344a1ea7f76SJiawei Lin    name = "l2",
345a1ea7f76SJiawei Lin    ways = 8,
346a1ea7f76SJiawei Lin    sets = 1024, // default 512KB L2
3471fb367eaSChen Xi    prefetch = Seq(coupledL2.prefetch.PrefetchReceiverParams(), coupledL2.prefetch.BOPParameters(),
3481fb367eaSChen Xi      coupledL2.prefetch.TPParameters()),
3494f94c0c6SJiawei Lin  )),
350d5be5d19SJiawei Lin  L2NBanks: Int = 1,
351a1ea7f76SJiawei Lin  usePTWRepeater: Boolean = false,
352e0374b1cSHaoyuan Feng  softTLB: Boolean = false, // dpi-c l1tlb debug only
353e0374b1cSHaoyuan Feng  softPTW: Boolean = false, // dpi-c l2tlb debug only
3545afdf73cSHaoyuan Feng  softPTWDelay: Int = 1
3552225d46eSJiawei Lin){
356b52d4755SXuan Hu  def vlWidth = log2Up(VLEN) + 1
357b52d4755SXuan Hu
3586dbb4e08SXuan Hu  /**
3596dbb4e08SXuan Hu   * the minimum element length of vector elements
3606dbb4e08SXuan Hu   */
3616dbb4e08SXuan Hu  val minVecElen: Int = 8
3626dbb4e08SXuan Hu
3636dbb4e08SXuan Hu  /**
3646dbb4e08SXuan Hu   * the maximum number of elements in vector register
3656dbb4e08SXuan Hu   */
3666dbb4e08SXuan Hu  val maxElemPerVreg: Int = VLEN / minVecElen
3676dbb4e08SXuan Hu
368c7fabd05SSteve Gou  val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength
369c7fabd05SSteve Gou  val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now
370c7fabd05SSteve Gou
371ae4984bfSsinsanction  val RegCacheSize = IntRegCacheSize + MemRegCacheSize
372ae4984bfSsinsanction  val RegCacheIdxWidth = log2Up(RegCacheSize)
373ae4984bfSsinsanction
37439c59369SXuan Hu  val intSchdParams = {
3753b739f49SXuan Hu    implicit val schdType: SchedulerType = IntScheduler()
3763b739f49SXuan Hu    SchdBlockParams(Seq(
3773b739f49SXuan Hu      IssueBlockParams(Seq(
3787556e9bdSxiaofeibao-xjtu        ExeUnitParams("ALU0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2),
379f803e5e9Ssinsanction        ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 0, 1)), Seq(Seq(IntRD(6, 1)), Seq(IntRD(7, 1))), true, 2),
38028607074Ssinsanction      ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize),
381cde70b38SzhanglyGit      IssueBlockParams(Seq(
3827556e9bdSxiaofeibao-xjtu        ExeUnitParams("ALU1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2),
383f803e5e9Ssinsanction        ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 1, 1)), Seq(Seq(IntRD(4, 1)), Seq(IntRD(5, 1))), true, 2),
38428607074Ssinsanction      ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize),
3853b739f49SXuan Hu      IssueBlockParams(Seq(
386ff3fcdf1Sxiaofeibao-xjtu        ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2),
387f803e5e9Ssinsanction        ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, I2vCfg), Seq(IntWB(port = 4, 0), VfWB(2, 0), V0WB(port = 2, 0), VlWB(port = 0, 0), FpWB(port = 4, 0)), Seq(Seq(IntRD(2, 1)), Seq(IntRD(3, 1)))),
38828607074Ssinsanction      ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize),
3893b739f49SXuan Hu      IssueBlockParams(Seq(
390ff3fcdf1Sxiaofeibao-xjtu        ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2),
391f803e5e9Ssinsanction        ExeUnitParams("BJU3", Seq(CsrCfg, FenceCfg, DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(0, 1)), Seq(IntRD(1, 1)))),
39228607074Ssinsanction      ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize),
3933b739f49SXuan Hu    ),
3943b739f49SXuan Hu      numPregs = intPreg.numEntries,
3953b739f49SXuan Hu      numDeqOutside = 0,
3963b739f49SXuan Hu      schdType = schdType,
3973b739f49SXuan Hu      rfDataWidth = intPreg.dataCfg.dataWidth,
3983b739f49SXuan Hu      numUopIn = dpParams.IntDqDeqWidth,
3993b739f49SXuan Hu    )
4003b739f49SXuan Hu  }
40160f0c5aeSxiaofeibao
40260f0c5aeSxiaofeibao  val fpSchdParams = {
40360f0c5aeSxiaofeibao    implicit val schdType: SchedulerType = FpScheduler()
40460f0c5aeSxiaofeibao    SchdBlockParams(Seq(
40560f0c5aeSxiaofeibao      IssueBlockParams(Seq(
406f62a71efSxiaofeibao        ExeUnitParams("FEX0", Seq(FaluCfg, FcvtCfg, F2vCfg, FmacCfg), Seq(FpWB(port = 0, 0), IntWB(port = 0, 2), VfWB(port = 3, 0), V0WB(port = 3, 0)), Seq(Seq(FpRD(0, 0)), Seq(FpRD(1, 0)), Seq(FpRD(2, 0)))),
40742b2c769Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
40860f0c5aeSxiaofeibao      IssueBlockParams(Seq(
40942b2c769Sxiaofeibao        ExeUnitParams("FEX1", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 1, 0), IntWB(port = 1, 2)), Seq(Seq(FpRD(3, 0)), Seq(FpRD(4, 0)), Seq(FpRD(5, 0)))),
41042b2c769Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
41160f0c5aeSxiaofeibao      IssueBlockParams(Seq(
41242b2c769Sxiaofeibao        ExeUnitParams("FEX2", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 2, 0), IntWB(port = 2, 2)), Seq(Seq(FpRD(6, 0)), Seq(FpRD(7, 0)), Seq(FpRD(8, 0)))),
41342b2c769Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
41442b2c769Sxiaofeibao      IssueBlockParams(Seq(
41542b2c769Sxiaofeibao        ExeUnitParams("FEX3", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 3, 0), IntWB(port = 3, 2)), Seq(Seq(FpRD(9, 0)), Seq(FpRD(10, 0)), Seq(FpRD(11, 0)))),
41642b2c769Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
41742b2c769Sxiaofeibao      IssueBlockParams(Seq(
41842b2c769Sxiaofeibao        ExeUnitParams("FEX4", Seq(FdivCfg), Seq(FpWB(port = 4, 1)), Seq(Seq(FpRD(2, 1)), Seq(FpRD(5, 1)))),
41942b2c769Sxiaofeibao        ExeUnitParams("FEX5", Seq(FdivCfg), Seq(FpWB(port = 3, 1)), Seq(Seq(FpRD(8, 1)), Seq(FpRD(11, 1)))),
420b51ac1c2Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
42160f0c5aeSxiaofeibao    ),
42260f0c5aeSxiaofeibao      numPregs = fpPreg.numEntries,
42360f0c5aeSxiaofeibao      numDeqOutside = 0,
42460f0c5aeSxiaofeibao      schdType = schdType,
42560f0c5aeSxiaofeibao      rfDataWidth = fpPreg.dataCfg.dataWidth,
42660f0c5aeSxiaofeibao      numUopIn = dpParams.VecDqDeqWidth,
42760f0c5aeSxiaofeibao    )
42860f0c5aeSxiaofeibao  }
42960f0c5aeSxiaofeibao
43039c59369SXuan Hu  val vfSchdParams = {
4313b739f49SXuan Hu    implicit val schdType: SchedulerType = VfScheduler()
4323b739f49SXuan Hu    SchdBlockParams(Seq(
4333b739f49SXuan Hu      IssueBlockParams(Seq(
434f62a71efSxiaofeibao        ExeUnitParams("VFEX0", Seq(VfmaCfg, VialuCfg, VimacCfg, VppuCfg), Seq(VfWB(port = 0, 0), V0WB(port = 0, 0)), Seq(Seq(VfRD(0, 0)), Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(V0RD(0, 0)), Seq(VlRD(0, 0)))),
43575d8e229Ssinsanction        ExeUnitParams("VFEX1", Seq(VfaluCfg, VfcvtCfg, VipuCfg, VSetRvfWvfCfg), Seq(VfWB(port = 0, 1), V0WB(port = 0, 1), VlWB(port = 1, 0), IntWB(port = 1, 1), FpWB(port = 0, 1)), Seq(Seq(VfRD(0, 1)), Seq(VfRD(1, 1)), Seq(VfRD(2, 1)), Seq(V0RD(0, 1)), Seq(VlRD(0, 1)))),
436b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
4373b739f49SXuan Hu      IssueBlockParams(Seq(
438f62a71efSxiaofeibao        ExeUnitParams("VFEX2", Seq(VfmaCfg, VialuCfg), Seq(VfWB(port = 1, 0), V0WB(port = 1, 0)), Seq(Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)), Seq(V0RD(1, 0)), Seq(VlRD(1, 0)))),
439f62a71efSxiaofeibao        ExeUnitParams("VFEX3", Seq(VfaluCfg, VfcvtCfg), Seq(VfWB(port = 2, 1), V0WB(port = 2, 1), FpWB(port = 1, 1)), Seq(Seq(VfRD(3, 1)), Seq(VfRD(4, 1)), Seq(VfRD(5, 1)), Seq(V0RD(1, 1)), Seq(VlRD(1, 1)))),
440b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
44124ff38faSsinsanction      IssueBlockParams(Seq(
442f62a71efSxiaofeibao        ExeUnitParams("VFEX4", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 3, 1), V0WB(port = 3, 1)), Seq(Seq(VfRD(3, 2)), Seq(VfRD(4, 2)), Seq(VfRD(5, 2)), Seq(V0RD(1, 2)), Seq(VlRD(1, 2)))),
4433da89fc0Sxiaofeibao      ), numEntries = 10, numEnq = 2, numComp = 8),
4443b739f49SXuan Hu    ),
4453b739f49SXuan Hu      numPregs = vfPreg.numEntries,
4463b739f49SXuan Hu      numDeqOutside = 0,
4473b739f49SXuan Hu      schdType = schdType,
4483b739f49SXuan Hu      rfDataWidth = vfPreg.dataCfg.dataWidth,
44960f0c5aeSxiaofeibao      numUopIn = dpParams.VecDqDeqWidth,
4503b739f49SXuan Hu    )
4513b739f49SXuan Hu  }
45239c59369SXuan Hu
45339c59369SXuan Hu  val memSchdParams = {
4543b739f49SXuan Hu    implicit val schdType: SchedulerType = MemScheduler()
4553b739f49SXuan Hu    val rfDataWidth = 64
4562225d46eSJiawei Lin
4573b739f49SXuan Hu    SchdBlockParams(Seq(
4583b739f49SXuan Hu      IssueBlockParams(Seq(
459f803e5e9Ssinsanction        ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(7, 2)))),
460b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
461b133b458SXuan Hu      IssueBlockParams(Seq(
462f803e5e9Ssinsanction        ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(6, 2)))),
463b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
464202674aeSHaojin Tang      IssueBlockParams(Seq(
465f803e5e9Ssinsanction        ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), FpWB(5, 0)), Seq(Seq(IntRD(8, 0))), true, 2),
466b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
4673b739f49SXuan Hu      IssueBlockParams(Seq(
468f803e5e9Ssinsanction        ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), FpWB(6, 0)), Seq(Seq(IntRD(9, 0))), true, 2),
469b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
470e77d3114SHaojin Tang      IssueBlockParams(Seq(
471f803e5e9Ssinsanction        ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), FpWB(7, 0)), Seq(Seq(IntRD(10, 0))), true, 2),
472b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
473a81cda24Ssfencevma      IssueBlockParams(Seq(
474f62a71efSxiaofeibao        ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg, VseglduSeg, VsegstuCfg), Seq(VfWB(4, 0), V0WB(4, 0)), Seq(Seq(VfRD(6, 0)), Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(V0RD(2, 0)), Seq(VlRD(2, 0)))),
4753da89fc0Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
4763da89fc0Sxiaofeibao      IssueBlockParams(Seq(
477f62a71efSxiaofeibao        ExeUnitParams("VLSU1", Seq(VlduCfg, VstuCfg), Seq(VfWB(5, 0), V0WB(5, 0)), Seq(Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)), Seq(V0RD(3, 0)), Seq(VlRD(3, 0)))),
478b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
479ecfc6f16SXuan Hu      IssueBlockParams(Seq(
480f803e5e9Ssinsanction        ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(5, 2), FpRD(12, 0)))),
481b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
48227811ea4SXuan Hu      IssueBlockParams(Seq(
483f803e5e9Ssinsanction        ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(3, 2), FpRD(13, 0)))),
484b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
4853b739f49SXuan Hu    ),
486141a6449SXuan Hu      numPregs = intPreg.numEntries max vfPreg.numEntries,
4873b739f49SXuan Hu      numDeqOutside = 0,
4883b739f49SXuan Hu      schdType = schdType,
4893b739f49SXuan Hu      rfDataWidth = rfDataWidth,
4903b739f49SXuan Hu      numUopIn = dpParams.LsDqDeqWidth,
4913b739f49SXuan Hu    )
4923b739f49SXuan Hu  }
4932225d46eSJiawei Lin
494bf35baadSXuan Hu  def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth
495bf35baadSXuan Hu
496bf35baadSXuan Hu  def iqWakeUpParams = {
497bf35baadSXuan Hu    Seq(
498c0b91ca1SHaojin Tang      WakeUpConfig(
4992142592bSxiaofeibao-xjtu        Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2") ->
5002142592bSxiaofeibao-xjtu        Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STD0", "STD1")
501c0b91ca1SHaojin Tang      ),
5020966699fSxiaofeibao-xjtu      // TODO: add load -> fp slow wakeup
503b67f36d0Sxiaofeibao-xjtu      WakeUpConfig(
5040966699fSxiaofeibao-xjtu        Seq("FEX0", "FEX1", "FEX2", "FEX3") ->
50531c5c732Sxiaofeibao        Seq("FEX0", "FEX1", "FEX2", "FEX3", "FEX4", "FEX5")
50631c5c732Sxiaofeibao      ),
50731c5c732Sxiaofeibao      WakeUpConfig(
50831c5c732Sxiaofeibao        Seq("FEX0", "FEX1", "FEX2", "FEX3") ->
50931c5c732Sxiaofeibao        Seq("STD0", "STD1")
510c38df446SzhanglyGit      ),
5119994e74bSxiaofeibao-xjtu//      WakeUpConfig(
5129994e74bSxiaofeibao-xjtu//        Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3") ->
5139994e74bSxiaofeibao-xjtu//        Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3")
5149994e74bSxiaofeibao-xjtu//      ),
515c0b91ca1SHaojin Tang    ).flatten
516bf35baadSXuan Hu  }
517bf35baadSXuan Hu
5185edcc45fSHaojin Tang  def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite)
5195edcc45fSHaojin Tang
5200c7ebb58Sxiaofeibao-xjtu  val backendParams: BackendParams = backend.BackendParams(
521bf35baadSXuan Hu    Map(
5223b739f49SXuan Hu      IntScheduler() -> intSchdParams,
52360f0c5aeSxiaofeibao      FpScheduler() -> fpSchdParams,
5243b739f49SXuan Hu      VfScheduler() -> vfSchdParams,
5253b739f49SXuan Hu      MemScheduler() -> memSchdParams,
526bf35baadSXuan Hu    ),
527bf35baadSXuan Hu    Seq(
5283b739f49SXuan Hu      intPreg,
52960f0c5aeSxiaofeibao      fpPreg,
5303b739f49SXuan Hu      vfPreg,
5312aa3a761Ssinsanction      v0Preg,
5322aa3a761Ssinsanction      vlPreg,
5335edcc45fSHaojin Tang      fakeIntPreg
534bf35baadSXuan Hu    ),
535bf35baadSXuan Hu    iqWakeUpParams,
536bf35baadSXuan Hu  )
53749162c9aSGuanghui Cheng
53849162c9aSGuanghui Cheng  // Parameters for trace extension.
53949162c9aSGuanghui Cheng  // Trace parameters is useful for XSTOP.
54049162c9aSGuanghui Cheng  val TraceGroupNum          = 3 // Width to Encoder
5412225d46eSJiawei Lin}
5422225d46eSJiawei Lin
5432225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions]
5442225d46eSJiawei Lin
5452225d46eSJiawei Lincase class DebugOptions
5462225d46eSJiawei Lin(
5471545277aSYinan Xu  FPGAPlatform: Boolean = false,
5489eee369fSKamimiao  ResetGen: Boolean = false,
5491545277aSYinan Xu  EnableDifftest: Boolean = false,
550cbe9a847SYinan Xu  AlwaysBasicDiff: Boolean = true,
5511545277aSYinan Xu  EnableDebug: Boolean = false,
5522225d46eSJiawei Lin  EnablePerfDebug: Boolean = true,
553eb163ef0SHaojin Tang  UseDRAMSim: Boolean = false,
554047e34f9SMaxpicca-Li  EnableConstantin: Boolean = false,
55562129679Swakafa  EnableChiselDB: Boolean = false,
55662129679Swakafa  AlwaysBasicDB: Boolean = true,
557ec9e6512Swakafa  EnableRollingDB: Boolean = false
5582225d46eSJiawei Lin)
5592225d46eSJiawei Lin
5602225d46eSJiawei Lintrait HasXSParameter {
5612225d46eSJiawei Lin
5622225d46eSJiawei Lin  implicit val p: Parameters
5632225d46eSJiawei Lin
564ff74867bSYangyu Chen  def PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits
5659c0fd28fSXuan Hu  final val PageOffsetWidth = 12
5668537b88aSTang Haojin  def NodeIDWidth = p(SoCParamsKey).NodeIDWidthList(p(CHIIssue)) // NodeID width among NoC
5672f30d658SYinan Xu
568ff74867bSYangyu Chen  def coreParams = p(XSCoreParamsKey)
569ff74867bSYangyu Chen  def env = p(DebugOptionsKey)
5702225d46eSJiawei Lin
571ff74867bSYangyu Chen  def XLEN = coreParams.XLEN
572ff74867bSYangyu Chen  def VLEN = coreParams.VLEN
573ff74867bSYangyu Chen  def ELEN = coreParams.ELEN
574ff74867bSYangyu Chen  def HSXLEN = coreParams.HSXLEN
5752225d46eSJiawei Lin  val minFLen = 32
5762225d46eSJiawei Lin  val fLen = 64
577ff74867bSYangyu Chen  def hartIdLen = p(MaxHartIdBits)
578ff74867bSYangyu Chen  val xLen = XLEN
5792225d46eSJiawei Lin
580ff74867bSYangyu Chen  def HasMExtension = coreParams.HasMExtension
581ff74867bSYangyu Chen  def HasCExtension = coreParams.HasCExtension
582ff74867bSYangyu Chen  def HasHExtension = coreParams.HasHExtension
5833ea4388cSHaoyuan Feng  def EnableSv48 = coreParams.EnableSv48
584ff74867bSYangyu Chen  def HasDiv = coreParams.HasDiv
585ff74867bSYangyu Chen  def HasIcache = coreParams.HasICache
586ff74867bSYangyu Chen  def HasDcache = coreParams.HasDCache
587ff74867bSYangyu Chen  def AddrBits = coreParams.AddrBits // AddrBits is used in some cases
5880b1b8ed1SXiaokun-Pei  def GPAddrBitsSv39x4 = coreParams.GPAddrBitsSv39x4
5890b1b8ed1SXiaokun-Pei  def GPAddrBitsSv48x4 = coreParams.GPAddrBitsSv48x4
59097929664SXiaokun-Pei  def GPAddrBits = {
59197929664SXiaokun-Pei    if (EnableSv48)
59297929664SXiaokun-Pei      coreParams.GPAddrBitsSv48x4
59397929664SXiaokun-Pei    else
59497929664SXiaokun-Pei      coreParams.GPAddrBitsSv39x4
59597929664SXiaokun-Pei  }
596ff74867bSYangyu Chen  def VAddrBits = {
597d0de7e4aSpeixiaokun    if (HasHExtension) {
59897929664SXiaokun-Pei      if (EnableSv48)
59997929664SXiaokun-Pei        coreParams.GPAddrBitsSv48x4
60097929664SXiaokun-Pei      else
60197929664SXiaokun-Pei        coreParams.GPAddrBitsSv39x4
602d0de7e4aSpeixiaokun    } else {
60397929664SXiaokun-Pei      if (EnableSv48)
60497929664SXiaokun-Pei        coreParams.VAddrBitsSv48
60597929664SXiaokun-Pei      else
60697929664SXiaokun-Pei        coreParams.VAddrBitsSv39
607d0de7e4aSpeixiaokun    }
608d0de7e4aSpeixiaokun  } // VAddrBits is Virtual Memory addr bits
6093ea4388cSHaoyuan Feng  require(PAddrBits == 48 || !EnableSv48) // Paddr bits should be 48 when Sv48 enable
610d0de7e4aSpeixiaokun
61197929664SXiaokun-Pei  def VAddrMaxBits = {
61297929664SXiaokun-Pei    if(EnableSv48) {
61397929664SXiaokun-Pei      coreParams.VAddrBitsSv48 max coreParams.GPAddrBitsSv48x4
61497929664SXiaokun-Pei    } else {
61597929664SXiaokun-Pei      coreParams.VAddrBitsSv39 max coreParams.GPAddrBitsSv39x4
61697929664SXiaokun-Pei    }
61797929664SXiaokun-Pei  }
618237d4cfdSXuan Hu
619ff74867bSYangyu Chen  def AsidLength = coreParams.AsidLength
620ff74867bSYangyu Chen  def VmidLength = coreParams.VmidLength
621ff74867bSYangyu Chen  def ReSelectLen = coreParams.ReSelectLen
622ff74867bSYangyu Chen  def AddrBytes = AddrBits / 8 // unused
623ff74867bSYangyu Chen  def DataBits = XLEN
624ff74867bSYangyu Chen  def DataBytes = DataBits / 8
625ff74867bSYangyu Chen  def VDataBytes = VLEN / 8
626ff74867bSYangyu Chen  def HasFPU = coreParams.HasFPU
627ff74867bSYangyu Chen  def HasVPU = coreParams.HasVPU
628ff74867bSYangyu Chen  def HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp
629ff74867bSYangyu Chen  def FetchWidth = coreParams.FetchWidth
630ff74867bSYangyu Chen  def PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1)
631ff74867bSYangyu Chen  def EnableBPU = coreParams.EnableBPU
632ff74867bSYangyu Chen  def EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3
633ff74867bSYangyu Chen  def EnableRAS = coreParams.EnableRAS
634ff74867bSYangyu Chen  def EnableLB = coreParams.EnableLB
635ff74867bSYangyu Chen  def EnableLoop = coreParams.EnableLoop
636ff74867bSYangyu Chen  def EnableSC = coreParams.EnableSC
637ff74867bSYangyu Chen  def EnbaleTlbDebug = coreParams.EnbaleTlbDebug
638ff74867bSYangyu Chen  def HistoryLength = coreParams.HistoryLength
639ff74867bSYangyu Chen  def EnableGHistDiff = coreParams.EnableGHistDiff
640ff74867bSYangyu Chen  def EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff
641ff74867bSYangyu Chen  def EnableClockGate = coreParams.EnableClockGate
642ff74867bSYangyu Chen  def UbtbGHRLength = coreParams.UbtbGHRLength
643ff74867bSYangyu Chen  def UbtbSize = coreParams.UbtbSize
644ff74867bSYangyu Chen  def EnableFauFTB = coreParams.EnableFauFTB
645ff74867bSYangyu Chen  def FtbSize = coreParams.FtbSize
646ff74867bSYangyu Chen  def FtbWays = coreParams.FtbWays
647ff74867bSYangyu Chen  def RasSize = coreParams.RasSize
648ff74867bSYangyu Chen  def RasSpecSize = coreParams.RasSpecSize
649ff74867bSYangyu Chen  def RasCtrSize = coreParams.RasCtrSize
65016a1cc4bSzoujr
651bf358e08SLingrui98  def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = {
652bf358e08SLingrui98    coreParams.branchPredictor(resp_in, p)
65316a1cc4bSzoujr  }
654ff74867bSYangyu Chen  def numBr = coreParams.numBr
655ff74867bSYangyu Chen  def TageTableInfos = coreParams.TageTableInfos
656ff74867bSYangyu Chen  def TageBanks = coreParams.numBr
657ff74867bSYangyu Chen  def SCNRows = coreParams.SCNRows
658ff74867bSYangyu Chen  def SCCtrBits = coreParams.SCCtrBits
659ff74867bSYangyu Chen  def SCHistLens = coreParams.SCHistLens
660ff74867bSYangyu Chen  def SCNTables = coreParams.SCNTables
661dd6c0695SLingrui98
662ff74867bSYangyu Chen  def SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map {
66334ed6fbcSLingrui98    case ((n, cb), h) => (n, cb, h)
664dd6c0695SLingrui98  }
665ff74867bSYangyu Chen  def ITTageTableInfos = coreParams.ITTageTableInfos
666dd6c0695SLingrui98  type FoldedHistoryInfo = Tuple2[Int, Int]
667ff74867bSYangyu Chen  def foldedGHistInfos =
6684813e060SLingrui98    (TageTableInfos.map{ case (nRows, h, t) =>
669dd6c0695SLingrui98      if (h > 0)
6704813e060SLingrui98        Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1)))
671dd6c0695SLingrui98      else
672dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
6734813e060SLingrui98    }.reduce(_++_).toSet ++
67434ed6fbcSLingrui98    SCTableInfos.map{ case (nRows, _, h) =>
675dd6c0695SLingrui98      if (h > 0)
676e992912cSLingrui98        Set((h, min(log2Ceil(nRows/TageBanks), h)))
677dd6c0695SLingrui98      else
678dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
67934ed6fbcSLingrui98    }.reduce(_++_).toSet ++
680dd6c0695SLingrui98    ITTageTableInfos.map{ case (nRows, h, t) =>
681dd6c0695SLingrui98      if (h > 0)
682dd6c0695SLingrui98        Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1)))
683dd6c0695SLingrui98      else
684dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
685527dc111SLingrui98    }.reduce(_++_) ++
686527dc111SLingrui98      Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize)))
687527dc111SLingrui98    ).toList
68816a1cc4bSzoujr
689c7fabd05SSteve Gou
690c7fabd05SSteve Gou
691ff74867bSYangyu Chen  def CacheLineSize = coreParams.CacheLineSize
692ff74867bSYangyu Chen  def CacheLineHalfWord = CacheLineSize / 16
693ff74867bSYangyu Chen  def ExtHistoryLength = HistoryLength + 64
694b92f8445Sssszwic  def ICacheForceMetaECCError = coreParams.ICacheForceMetaECCError
695b92f8445Sssszwic  def ICacheForceDataECCError = coreParams.ICacheForceDataECCError
696ff74867bSYangyu Chen  def IBufSize = coreParams.IBufSize
697ff74867bSYangyu Chen  def IBufNBank = coreParams.IBufNBank
698ff74867bSYangyu Chen  def backendParams: BackendParams = coreParams.backendParams
699ff74867bSYangyu Chen  def DecodeWidth = coreParams.DecodeWidth
700ff74867bSYangyu Chen  def RenameWidth = coreParams.RenameWidth
701ff74867bSYangyu Chen  def CommitWidth = coreParams.CommitWidth
702ff74867bSYangyu Chen  def RobCommitWidth = coreParams.RobCommitWidth
703ff74867bSYangyu Chen  def RabCommitWidth = coreParams.RabCommitWidth
704ff74867bSYangyu Chen  def MaxUopSize = coreParams.MaxUopSize
705ff74867bSYangyu Chen  def EnableRenameSnapshot = coreParams.EnableRenameSnapshot
706ff74867bSYangyu Chen  def RenameSnapshotNum = coreParams.RenameSnapshotNum
707ff74867bSYangyu Chen  def FtqSize = coreParams.FtqSize
708ff74867bSYangyu Chen  def EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp
709ff74867bSYangyu Chen  def IntLogicRegs = coreParams.IntLogicRegs
710ff74867bSYangyu Chen  def FpLogicRegs = coreParams.FpLogicRegs
711ff74867bSYangyu Chen  def VecLogicRegs = coreParams.VecLogicRegs
712435f48a8Sxiaofeibao  def V0LogicRegs = coreParams.V0LogicRegs
713435f48a8Sxiaofeibao  def VlLogicRegs = coreParams.VlLogicRegs
714ad5c9e6eSJunxiong Ji  def MaxLogicRegs = Set(IntLogicRegs, FpLogicRegs, VecLogicRegs, V0LogicRegs, VlLogicRegs).max
715ad5c9e6eSJunxiong Ji  def LogicRegsWidth = log2Ceil(MaxLogicRegs)
7169c5a1080Sxiaofeibao  def V0_IDX = coreParams.V0_IDX
7179c5a1080Sxiaofeibao  def Vl_IDX = coreParams.Vl_IDX
718ff74867bSYangyu Chen  def IntPhyRegs = coreParams.intPreg.numEntries
71960f0c5aeSxiaofeibao  def FpPhyRegs = coreParams.fpPreg.numEntries
720ff74867bSYangyu Chen  def VfPhyRegs = coreParams.vfPreg.numEntries
7212aa3a761Ssinsanction  def V0PhyRegs = coreParams.v0Preg.numEntries
7222aa3a761Ssinsanction  def VlPhyRegs = coreParams.vlPreg.numEntries
723ff74867bSYangyu Chen  def MaxPhyPregs = IntPhyRegs max VfPhyRegs
724368cbcecSxiaofeibao  def PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(FpPhyRegs) max log2Up(VfPhyRegs)
725ff74867bSYangyu Chen  def RobSize = coreParams.RobSize
726ff74867bSYangyu Chen  def RabSize = coreParams.RabSize
727ff74867bSYangyu Chen  def VTypeBufferSize = coreParams.VTypeBufferSize
728ae4984bfSsinsanction  def IntRegCacheSize = coreParams.IntRegCacheSize
729ae4984bfSsinsanction  def MemRegCacheSize = coreParams.MemRegCacheSize
730ae4984bfSsinsanction  def RegCacheSize = coreParams.RegCacheSize
731ae4984bfSsinsanction  def RegCacheIdxWidth = coreParams.RegCacheIdxWidth
7326dbb4e08SXuan Hu  /**
7336dbb4e08SXuan Hu   * the minimum element length of vector elements
7346dbb4e08SXuan Hu   */
735a4d1b2d1Sgood-circle  def minVecElen: Int = coreParams.minVecElen
7366dbb4e08SXuan Hu
7376dbb4e08SXuan Hu  /**
7386dbb4e08SXuan Hu   * the maximum number of elements in vector register
7396dbb4e08SXuan Hu   */
740a4d1b2d1Sgood-circle  def maxElemPerVreg: Int = coreParams.maxElemPerVreg
7416dbb4e08SXuan Hu
742ff74867bSYangyu Chen  def IntRefCounterWidth = log2Ceil(RobSize)
743ff74867bSYangyu Chen  def LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth
744ff74867bSYangyu Chen  def LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp
745ff74867bSYangyu Chen  def LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp
746ff74867bSYangyu Chen  def VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize
747ff74867bSYangyu Chen  def LoadQueueRARSize = coreParams.LoadQueueRARSize
748ff74867bSYangyu Chen  def LoadQueueRAWSize = coreParams.LoadQueueRAWSize
749ff74867bSYangyu Chen  def RollbackGroupSize = coreParams.RollbackGroupSize
750ff74867bSYangyu Chen  def LoadQueueReplaySize = coreParams.LoadQueueReplaySize
751ff74867bSYangyu Chen  def LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize
752ff74867bSYangyu Chen  def LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks
753ff74867bSYangyu Chen  def StoreQueueSize = coreParams.StoreQueueSize
7547a9ea6c5SAnzooooo  def VirtualLoadQueueMaxStoreQueueSize = VirtualLoadQueueSize max StoreQueueSize
755ff74867bSYangyu Chen  def StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks
756ff74867bSYangyu Chen  def StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask
757ff74867bSYangyu Chen  def VlsQueueSize = coreParams.VlsQueueSize
758ff74867bSYangyu Chen  def dpParams = coreParams.dpParams
7593b739f49SXuan Hu
760351e22f2SXuan Hu  def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max
761351e22f2SXuan Hu  def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max
762c7d010e5SXuan Hu
763ff74867bSYangyu Chen  def NumRedirect = backendParams.numRedirect
764ff74867bSYangyu Chen  def BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception
765ff74867bSYangyu Chen  def FtqRedirectAheadNum = NumRedirect
76695a47398SGao-Zeyu  def IfuRedirectNum = coreParams.IfuRedirectNum
767ff74867bSYangyu Chen  def LoadPipelineWidth = coreParams.LoadPipelineWidth
768ff74867bSYangyu Chen  def StorePipelineWidth = coreParams.StorePipelineWidth
769ff74867bSYangyu Chen  def VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth
770ff74867bSYangyu Chen  def VecStorePipelineWidth = coreParams.VecStorePipelineWidth
771ff74867bSYangyu Chen  def VecMemSrcInWidth = coreParams.VecMemSrcInWidth
772ff74867bSYangyu Chen  def VecMemInstWbWidth = coreParams.VecMemInstWbWidth
773ff74867bSYangyu Chen  def VecMemDispatchWidth = coreParams.VecMemDispatchWidth
774a4d1b2d1Sgood-circle  def VecMemDispatchMaxNumber = coreParams.VecMemDispatchMaxNumber
7759ff64fb6SAnzooooo  def VecMemUnitStrideMaxFlowNum = coreParams.VecMemUnitStrideMaxFlowNum
7769ff64fb6SAnzooooo  def VecMemLSQEnqIteratorNumberSeq = coreParams.VecMemLSQEnqIteratorNumberSeq
777ff74867bSYangyu Chen  def StoreBufferSize = coreParams.StoreBufferSize
778ff74867bSYangyu Chen  def StoreBufferThreshold = coreParams.StoreBufferThreshold
779ff74867bSYangyu Chen  def EnsbufferWidth = coreParams.EnsbufferWidth
780ff74867bSYangyu Chen  def LoadDependencyWidth = coreParams.LoadDependencyWidth
781a4d1b2d1Sgood-circle  def VlMergeBufferSize = coreParams.VlMergeBufferSize
782a4d1b2d1Sgood-circle  def VsMergeBufferSize = coreParams.VsMergeBufferSize
783a4d1b2d1Sgood-circle  def UopWritebackWidth = coreParams.UopWritebackWidth
784a4d1b2d1Sgood-circle  def VLUopWritebackWidth = coreParams.VLUopWritebackWidth
785a4d1b2d1Sgood-circle  def VSUopWritebackWidth = coreParams.VSUopWritebackWidth
786a4d1b2d1Sgood-circle  def VSegmentBufferSize = coreParams.VSegmentBufferSize
787ff74867bSYangyu Chen  def UncacheBufferSize = coreParams.UncacheBufferSize
788ff74867bSYangyu Chen  def EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward
789ff74867bSYangyu Chen  def EnableFastForward = coreParams.EnableFastForward
790ff74867bSYangyu Chen  def EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset
791ff74867bSYangyu Chen  def EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset
792ff74867bSYangyu Chen  def EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset
793ff74867bSYangyu Chen  def EnableAccurateLoadError = coreParams.EnableAccurateLoadError
794ff74867bSYangyu Chen  def EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding
79541d8d239Shappy-lx  def EnableHardwareStoreMisalign = coreParams.EnableHardwareStoreMisalign
79641d8d239Shappy-lx  def EnableHardwareLoadMisalign = coreParams.EnableHardwareLoadMisalign
797ff74867bSYangyu Chen  def EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue
798ff74867bSYangyu Chen  def EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit
799ff74867bSYangyu Chen  def EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger
800ff74867bSYangyu Chen  def EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS
801ff74867bSYangyu Chen  def EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB
802*e3ed843cShappy-lx  def HasCMO = coreParams.HasCMO && p(EnableCHI)
8031d260098SXuan Hu  require(LoadPipelineWidth == backendParams.LdExuCnt, "LoadPipelineWidth must be equal exuParameters.LduCnt!")
8041d260098SXuan Hu  require(StorePipelineWidth == backendParams.StaCnt, "StorePipelineWidth must be equal exuParameters.StuCnt!")
805ff74867bSYangyu Chen  def Enable3Load3Store = (LoadPipelineWidth == 3 && StorePipelineWidth == 3)
806ff74867bSYangyu Chen  def asidLen = coreParams.MMUAsidLen
807ff74867bSYangyu Chen  def vmidLen = coreParams.MMUVmidLen
808ff74867bSYangyu Chen  def BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth
809ff74867bSYangyu Chen  def refillBothTlb = coreParams.refillBothTlb
810ff74867bSYangyu Chen  def iwpuParam = coreParams.iwpuParameters
811ff74867bSYangyu Chen  def dwpuParam = coreParams.dwpuParameters
812ff74867bSYangyu Chen  def itlbParams = coreParams.itlbParameters
813ff74867bSYangyu Chen  def ldtlbParams = coreParams.ldtlbParameters
814ff74867bSYangyu Chen  def sttlbParams = coreParams.sttlbParameters
815ff74867bSYangyu Chen  def hytlbParams = coreParams.hytlbParameters
816ff74867bSYangyu Chen  def pftlbParams = coreParams.pftlbParameters
817ff74867bSYangyu Chen  def l2ToL1Params = coreParams.l2ToL1tlbParameters
818ff74867bSYangyu Chen  def btlbParams = coreParams.btlbParameters
819ff74867bSYangyu Chen  def l2tlbParams = coreParams.l2tlbParameters
820ff74867bSYangyu Chen  def NumPerfCounters = coreParams.NumPerfCounters
8212225d46eSJiawei Lin
822ff74867bSYangyu Chen  def instBytes = if (HasCExtension) 2 else 4
823ff74867bSYangyu Chen  def instOffsetBits = log2Ceil(instBytes)
8242225d46eSJiawei Lin
825ff74867bSYangyu Chen  def icacheParameters = coreParams.icacheParameters
826ff74867bSYangyu Chen  def dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters())
8272225d46eSJiawei Lin
828b899def8SWilliam Wang  // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles
829b899def8SWilliam Wang  // for constrained LR/SC loop
830ff74867bSYangyu Chen  def LRSCCycles = 64
831b899def8SWilliam Wang  // for lr storm
832ff74867bSYangyu Chen  def LRSCBackOff = 8
8332225d46eSJiawei Lin
8342225d46eSJiawei Lin  // cache hierarchy configurations
835ff74867bSYangyu Chen  def l1BusDataWidth = 256
8362225d46eSJiawei Lin
837de169c67SWilliam Wang  // load violation predict
838ff74867bSYangyu Chen  def ResetTimeMax2Pow = 20 //1078576
839ff74867bSYangyu Chen  def ResetTimeMin2Pow = 10 //1024
840de169c67SWilliam Wang  // wait table parameters
841ff74867bSYangyu Chen  def WaitTableSize = 1024
842ff74867bSYangyu Chen  def MemPredPCWidth = log2Up(WaitTableSize)
843ff74867bSYangyu Chen  def LWTUse2BitCounter = true
844de169c67SWilliam Wang  // store set parameters
845ff74867bSYangyu Chen  def SSITSize = WaitTableSize
846ff74867bSYangyu Chen  def LFSTSize = 32
847ff74867bSYangyu Chen  def SSIDWidth = log2Up(LFSTSize)
848ff74867bSYangyu Chen  def LFSTWidth = 4
849ff74867bSYangyu Chen  def StoreSetEnable = true // LWT will be disabled if SS is enabled
850ff74867bSYangyu Chen  def LFSTEnable = true
851cc4fb544Ssfencevma
852ff74867bSYangyu Chen  def PCntIncrStep: Int = 6
853ff74867bSYangyu Chen  def numPCntHc: Int = 25
854ff74867bSYangyu Chen  def numPCntPtw: Int = 19
855cd365d4cSrvcoresjw
856ff74867bSYangyu Chen  def numCSRPCntFrontend = 8
857ff74867bSYangyu Chen  def numCSRPCntCtrl     = 8
858ff74867bSYangyu Chen  def numCSRPCntLsu      = 8
859ff74867bSYangyu Chen  def numCSRPCntHc       = 5
860ff74867bSYangyu Chen  def printEventCoding   = true
861f7af4c74Schengguanghui
862f7af4c74Schengguanghui  // Parameters for Sdtrig extension
863ff74867bSYangyu Chen  protected def TriggerNum = 4
864ff74867bSYangyu Chen  protected def TriggerChainMaxLength = 2
86549162c9aSGuanghui Cheng
86649162c9aSGuanghui Cheng  // Parameters for Trace extension
86749162c9aSGuanghui Cheng  def TraceGroupNum          = coreParams.TraceGroupNum
8682225d46eSJiawei Lin}
869