1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 222225d46eSJiawei Linimport xiangshan.backend.exu._ 232225d46eSJiawei Linimport xiangshan.backend.fu._ 242225d46eSJiawei Linimport xiangshan.backend.fu.fpu._ 252225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters 26f06ca0bfSLingrui98import xiangshan.cache.{DCacheParameters, L1plusCacheParameters} 272225d46eSJiawei Linimport xiangshan.cache.prefetch.{BOPParameters, L1plusPrefetcherParameters, L2PrefetcherParameters, StreamPrefetchParameters} 2876cf12e4Szoujrimport xiangshan.frontend.{BIM, BasePredictor, BranchPredictionResp, FTB, FakePredictor, ICacheParameters, MicroBTB, RAS, Tage, Tage_SC} 292225d46eSJiawei Lin 302225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 312225d46eSJiawei Lin 322225d46eSJiawei Lincase class XSCoreParameters 332225d46eSJiawei Lin( 342225d46eSJiawei Lin HasPrefetch: Boolean = false, 352225d46eSJiawei Lin HartId: Int = 0, 362225d46eSJiawei Lin XLEN: Int = 64, 372225d46eSJiawei Lin HasMExtension: Boolean = true, 382225d46eSJiawei Lin HasCExtension: Boolean = true, 392225d46eSJiawei Lin HasDiv: Boolean = true, 402225d46eSJiawei Lin HasICache: Boolean = true, 412225d46eSJiawei Lin HasDCache: Boolean = true, 422225d46eSJiawei Lin AddrBits: Int = 64, 432225d46eSJiawei Lin VAddrBits: Int = 39, 442225d46eSJiawei Lin PAddrBits: Int = 40, 452225d46eSJiawei Lin HasFPU: Boolean = true, 462225d46eSJiawei Lin FetchWidth: Int = 8, 472225d46eSJiawei Lin EnableBPU: Boolean = true, 482225d46eSJiawei Lin EnableBPD: Boolean = true, 492225d46eSJiawei Lin EnableRAS: Boolean = true, 502225d46eSJiawei Lin EnableLB: Boolean = false, 512225d46eSJiawei Lin EnableLoop: Boolean = true, 52*e0f3968cSzoujr EnableSC: Boolean = true, 532225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 542225d46eSJiawei Lin EnableJal: Boolean = false, 552225d46eSJiawei Lin EnableUBTB: Boolean = true, 562225d46eSJiawei Lin HistoryLength: Int = 64, 57e690b0d3SLingrui98 PathHistoryLength: Int = 16, 582225d46eSJiawei Lin BtbSize: Int = 2048, 592225d46eSJiawei Lin JbtacSize: Int = 1024, 602225d46eSJiawei Lin JbtacBanks: Int = 8, 612225d46eSJiawei Lin RasSize: Int = 16, 622225d46eSJiawei Lin CacheLineSize: Int = 512, 632225d46eSJiawei Lin UBtbWays: Int = 16, 642225d46eSJiawei Lin BtbWays: Int = 2, 6576cf12e4Szoujr branchPredictor: Function3[BranchPredictionResp, Parameters, Boolean, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 6676cf12e4Szoujr ((resp_in: BranchPredictionResp, p: Parameters, enableSC: Boolean) => { 6716a1cc4bSzoujr // val loop = Module(new LoopPredictor) 6816a1cc4bSzoujr // val tage = (if(EnableBPD) { if (EnableSC) Module(new Tage_SC) 6916a1cc4bSzoujr // else Module(new Tage) } 7016a1cc4bSzoujr // else { Module(new FakeTage) }) 7116a1cc4bSzoujr val ftb = Module(new FTB()(p)) 7216a1cc4bSzoujr val ubtb = Module(new MicroBTB()(p)) 7316a1cc4bSzoujr val bim = Module(new BIM()(p)) 7476cf12e4Szoujr val tage = if (enableSC) { Module(new Tage_SC()(p)) } else { Module(new Tage()(p)) } 754cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 764cd08aa8SLingrui98 // val tage = Module(new Tage()(p)) 77658066b3Szoujr // val fake = Module(new FakePredictor()(p)) 7816a1cc4bSzoujr 7916a1cc4bSzoujr // val preds = Seq(loop, tage, btb, ubtb, bim) 80ac502bbbSLingrui98 val preds = Seq(bim, ubtb, ftb, tage, ras) 8116a1cc4bSzoujr preds.map(_.io := DontCare) 8216a1cc4bSzoujr 8316a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 8416a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 8516a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 8616a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 8716a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 88ac502bbbSLingrui98 bim.io.in.bits.resp_in(0) := resp_in 89ac502bbbSLingrui98 ubtb.io.in.bits.resp_in(0) := bim.io.out.resp 90ac502bbbSLingrui98 ftb.io.in.bits.resp_in(0) := ubtb.io.out.resp 918a597714Szoujr tage.io.in.bits.resp_in(0) := ftb.io.out.resp 924cd08aa8SLingrui98 ras.io.in.bits.resp_in(0) := tage.io.out.resp 9316a1cc4bSzoujr 944cd08aa8SLingrui98 (preds, ras.io.out.resp) 9516a1cc4bSzoujr }), 9616a1cc4bSzoujr 972225d46eSJiawei Lin 982225d46eSJiawei Lin EnableL1plusPrefetcher: Boolean = true, 992225d46eSJiawei Lin IBufSize: Int = 48, 1002225d46eSJiawei Lin DecodeWidth: Int = 6, 1012225d46eSJiawei Lin RenameWidth: Int = 6, 1022225d46eSJiawei Lin CommitWidth: Int = 6, 1032225d46eSJiawei Lin BrqSize: Int = 32, 1045df4db2aSLingrui98 FtqSize: Int = 64, 1052225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 1062225d46eSJiawei Lin IssQueSize: Int = 16, 1072225d46eSJiawei Lin NRPhyRegs: Int = 160, 1082225d46eSJiawei Lin NRIntReadPorts: Int = 14, 1092225d46eSJiawei Lin NRIntWritePorts: Int = 8, 1102225d46eSJiawei Lin NRFpReadPorts: Int = 14, 1112225d46eSJiawei Lin NRFpWritePorts: Int = 8, 1122225d46eSJiawei Lin LoadQueueSize: Int = 64, 1132225d46eSJiawei Lin StoreQueueSize: Int = 48, 1142225d46eSJiawei Lin RoqSize: Int = 192, 1152225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1162225d46eSJiawei Lin IntDqSize = 16, 1172225d46eSJiawei Lin FpDqSize = 16, 1182225d46eSJiawei Lin LsDqSize = 16, 1192225d46eSJiawei Lin IntDqDeqWidth = 4, 1202225d46eSJiawei Lin FpDqDeqWidth = 4, 1212225d46eSJiawei Lin LsDqDeqWidth = 4 1222225d46eSJiawei Lin ), 1232225d46eSJiawei Lin exuParameters: ExuParameters = ExuParameters( 1242225d46eSJiawei Lin JmpCnt = 1, 1252225d46eSJiawei Lin AluCnt = 4, 1262225d46eSJiawei Lin MulCnt = 0, 1272225d46eSJiawei Lin MduCnt = 2, 1282225d46eSJiawei Lin FmacCnt = 4, 1292225d46eSJiawei Lin FmiscCnt = 2, 1302225d46eSJiawei Lin FmiscDivSqrtCnt = 0, 1312225d46eSJiawei Lin LduCnt = 2, 1322225d46eSJiawei Lin StuCnt = 2 1332225d46eSJiawei Lin ), 1342225d46eSJiawei Lin LoadPipelineWidth: Int = 2, 1352225d46eSJiawei Lin StorePipelineWidth: Int = 2, 1362225d46eSJiawei Lin StoreBufferSize: Int = 16, 13705f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 1382225d46eSJiawei Lin RefillSize: Int = 512, 1392225d46eSJiawei Lin TlbEntrySize: Int = 32, 1402225d46eSJiawei Lin TlbSPEntrySize: Int = 4, 1412225d46eSJiawei Lin PtwL3EntrySize: Int = 4096, //(256 * 16) or 512 1422225d46eSJiawei Lin PtwSPEntrySize: Int = 16, 1432225d46eSJiawei Lin PtwL1EntrySize: Int = 16, 1442225d46eSJiawei Lin PtwL2EntrySize: Int = 2048, //(256 * 8) 1454d586ba1SLemover PtwMissQueueSize: Int = 8, 1462225d46eSJiawei Lin NumPerfCounters: Int = 16, 14705f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 14805f23f57SWilliam Wang tagECC = Some("parity"), 14905f23f57SWilliam Wang dataECC = Some("parity"), 15005f23f57SWilliam Wang replacer = Some("setplru"), 15105f23f57SWilliam Wang nMissEntries = 2 15205f23f57SWilliam Wang ), 15305f23f57SWilliam Wang l1plusCacheParameters: L1plusCacheParameters = L1plusCacheParameters( 15405f23f57SWilliam Wang tagECC = Some("secded"), 15505f23f57SWilliam Wang dataECC = Some("secded"), 15605f23f57SWilliam Wang replacer = Some("setplru"), 15705f23f57SWilliam Wang nMissEntries = 8 15805f23f57SWilliam Wang ), 15905f23f57SWilliam Wang dcacheParameters: DCacheParameters = DCacheParameters( 16005f23f57SWilliam Wang tagECC = Some("secded"), 16105f23f57SWilliam Wang dataECC = Some("secded"), 16205f23f57SWilliam Wang replacer = Some("setplru"), 16305f23f57SWilliam Wang nMissEntries = 16, 16405f23f57SWilliam Wang nProbeEntries = 16, 16505f23f57SWilliam Wang nReleaseEntries = 16, 16605f23f57SWilliam Wang nStoreReplayEntries = 16 16705f23f57SWilliam Wang ), 16805f23f57SWilliam Wang L2Size: Int = 512 * 1024, // 512KB 16905f23f57SWilliam Wang L2NWays: Int = 8, 1702f850719SLemover usePTWRepeater: Boolean = false, 171175bcfe9SLinJiawei useFakePTW: Boolean = false, 172175bcfe9SLinJiawei useFakeDCache: Boolean = false, 17305f23f57SWilliam Wang useFakeL1plusCache: Boolean = false, 17405f23f57SWilliam Wang useFakeL2Cache: Boolean = false 1752225d46eSJiawei Lin){ 1762225d46eSJiawei Lin val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg) 1772225d46eSJiawei Lin val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StExeUnitCfg) 1782225d46eSJiawei Lin 179acd4a4e3SYinan Xu val intExuConfigs = Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++ 180adb5df20SYinan Xu Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg 1812225d46eSJiawei Lin 1822225d46eSJiawei Lin val fpExuConfigs = 1832225d46eSJiawei Lin Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++ 1842225d46eSJiawei Lin Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg) 1852225d46eSJiawei Lin 1862225d46eSJiawei Lin val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs 1872225d46eSJiawei Lin} 1882225d46eSJiawei Lin 1892225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 1902225d46eSJiawei Lin 1912225d46eSJiawei Lincase class DebugOptions 1922225d46eSJiawei Lin( 1932225d46eSJiawei Lin FPGAPlatform: Boolean = true, 194156656b6SSteve Gou EnableDebug: Boolean = true, 1952225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 1962225d46eSJiawei Lin UseDRAMSim: Boolean = false 1972225d46eSJiawei Lin) 1982225d46eSJiawei Lin 1992225d46eSJiawei Lintrait HasXSParameter { 2002225d46eSJiawei Lin 2012225d46eSJiawei Lin implicit val p: Parameters 2022225d46eSJiawei Lin 2032225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 2042225d46eSJiawei Lin val env = p(DebugOptionsKey) 2052225d46eSJiawei Lin 2062225d46eSJiawei Lin val XLEN = coreParams.XLEN 2072225d46eSJiawei Lin val hardId = coreParams.HartId 2082225d46eSJiawei Lin val minFLen = 32 2092225d46eSJiawei Lin val fLen = 64 2102225d46eSJiawei Lin def xLen = XLEN 2112225d46eSJiawei Lin 2122225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 2132225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 2142225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 2152225d46eSJiawei Lin val HasIcache = coreParams.HasICache 2162225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 2172225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 2182225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 2192225d46eSJiawei Lin val PAddrBits = coreParams.PAddrBits // PAddrBits is Phyical Memory addr bits 2202225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 2212225d46eSJiawei Lin val DataBits = XLEN 2222225d46eSJiawei Lin val DataBytes = DataBits / 8 2232225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 2242225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 2252225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 2262225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 2272225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 2282225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 2292225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 2302225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 2312225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 2322225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 2332225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 234e690b0d3SLingrui98 val PathHistoryLength = coreParams.PathHistoryLength 2352225d46eSJiawei Lin val BtbSize = coreParams.BtbSize 2362225d46eSJiawei Lin // val BtbWays = 4 2372225d46eSJiawei Lin val BtbBanks = PredictWidth 2382225d46eSJiawei Lin // val BtbSets = BtbSize / BtbWays 2392225d46eSJiawei Lin val JbtacSize = coreParams.JbtacSize 2402225d46eSJiawei Lin val JbtacBanks = coreParams.JbtacBanks 2412225d46eSJiawei Lin val RasSize = coreParams.RasSize 24216a1cc4bSzoujr 24376cf12e4Szoujr def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters, enableSC: Boolean) = { 24476cf12e4Szoujr coreParams.branchPredictor(resp_in, p, enableSC) 24516a1cc4bSzoujr } 24616a1cc4bSzoujr 2472225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 2482225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 2492225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 2502225d46eSJiawei Lin val UBtbWays = coreParams.UBtbWays 2512225d46eSJiawei Lin val BtbWays = coreParams.BtbWays 2522225d46eSJiawei Lin val EnableL1plusPrefetcher = coreParams.EnableL1plusPrefetcher 2532225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 2542225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 2552225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 2562225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 2572225d46eSJiawei Lin val BrqSize = coreParams.BrqSize 2582225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 2592225d46eSJiawei Lin val IssQueSize = coreParams.IssQueSize 2602225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 2612225d46eSJiawei Lin val BrTagWidth = log2Up(BrqSize) 2622225d46eSJiawei Lin val NRPhyRegs = coreParams.NRPhyRegs 2632225d46eSJiawei Lin val PhyRegIdxWidth = log2Up(NRPhyRegs) 2642225d46eSJiawei Lin val RoqSize = coreParams.RoqSize 2652225d46eSJiawei Lin val LoadQueueSize = coreParams.LoadQueueSize 2662225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 2672225d46eSJiawei Lin val dpParams = coreParams.dpParams 2682225d46eSJiawei Lin val exuParameters = coreParams.exuParameters 2692225d46eSJiawei Lin val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt 270acd4a4e3SYinan Xu val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts 271acd4a4e3SYinan Xu val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt 272acd4a4e3SYinan Xu val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt 273acd4a4e3SYinan Xu val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt 2742225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 2752225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 2762225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 27705f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 2782225d46eSJiawei Lin val RefillSize = coreParams.RefillSize 2792225d46eSJiawei Lin val DTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 2802225d46eSJiawei Lin val TlbEntrySize = coreParams.TlbEntrySize 2812225d46eSJiawei Lin val TlbSPEntrySize = coreParams.TlbSPEntrySize 2822225d46eSJiawei Lin val PtwL3EntrySize = coreParams.PtwL3EntrySize 2832225d46eSJiawei Lin val PtwSPEntrySize = coreParams.PtwSPEntrySize 2842225d46eSJiawei Lin val PtwL1EntrySize = coreParams.PtwL1EntrySize 2852225d46eSJiawei Lin val PtwL2EntrySize = coreParams.PtwL2EntrySize 2864d586ba1SLemover val PtwMissQueueSize = coreParams.PtwMissQueueSize 2872225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 2882225d46eSJiawei Lin 2892225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 2902225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 2912225d46eSJiawei Lin 29205f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 29305f23f57SWilliam Wang val l1plusCacheParameters = coreParams.l1plusCacheParameters 29405f23f57SWilliam Wang val dcacheParameters = coreParams.dcacheParameters 2952225d46eSJiawei Lin 2962225d46eSJiawei Lin val LRSCCycles = 100 2972225d46eSJiawei Lin 2982225d46eSJiawei Lin 2992225d46eSJiawei Lin // cache hierarchy configurations 3002225d46eSJiawei Lin val l1BusDataWidth = 256 3012225d46eSJiawei Lin 3022f850719SLemover val usePTWRepeater = coreParams.usePTWRepeater 303175bcfe9SLinJiawei val useFakeDCache = coreParams.useFakeDCache 304175bcfe9SLinJiawei val useFakePTW = coreParams.useFakePTW 305175bcfe9SLinJiawei val useFakeL1plusCache = coreParams.useFakeL1plusCache 3062225d46eSJiawei Lin // L2 configurations 30705f23f57SWilliam Wang val useFakeL2Cache = useFakeDCache && useFakePTW && useFakeL1plusCache || coreParams.useFakeL2Cache 3082225d46eSJiawei Lin val L1BusWidth = 256 30905f23f57SWilliam Wang val L2Size = coreParams.L2Size 3102225d46eSJiawei Lin val L2BlockSize = 64 31105f23f57SWilliam Wang val L2NWays = coreParams.L2NWays 3122225d46eSJiawei Lin val L2NSets = L2Size / L2BlockSize / L2NWays 3132225d46eSJiawei Lin 3142225d46eSJiawei Lin // L3 configurations 3152225d46eSJiawei Lin val L2BusWidth = 256 3162225d46eSJiawei Lin 3172225d46eSJiawei Lin // icache prefetcher 3182225d46eSJiawei Lin val l1plusPrefetcherParameters = L1plusPrefetcherParameters( 3192225d46eSJiawei Lin enable = true, 3202225d46eSJiawei Lin _type = "stream", 3212225d46eSJiawei Lin streamParams = StreamPrefetchParameters( 3222225d46eSJiawei Lin streamCnt = 2, 3232225d46eSJiawei Lin streamSize = 4, 3242225d46eSJiawei Lin ageWidth = 4, 3252225d46eSJiawei Lin blockBytes = l1plusCacheParameters.blockBytes, 3262225d46eSJiawei Lin reallocStreamOnMissInstantly = true, 3272225d46eSJiawei Lin cacheName = "icache" 3282225d46eSJiawei Lin ) 3292225d46eSJiawei Lin ) 3302225d46eSJiawei Lin 3312225d46eSJiawei Lin // dcache prefetcher 3322225d46eSJiawei Lin val l2PrefetcherParameters = L2PrefetcherParameters( 3332225d46eSJiawei Lin enable = true, 3342225d46eSJiawei Lin _type = "bop", // "stream" or "bop" 3352225d46eSJiawei Lin streamParams = StreamPrefetchParameters( 3362225d46eSJiawei Lin streamCnt = 4, 3372225d46eSJiawei Lin streamSize = 4, 3382225d46eSJiawei Lin ageWidth = 4, 3392225d46eSJiawei Lin blockBytes = L2BlockSize, 3402225d46eSJiawei Lin reallocStreamOnMissInstantly = true, 3412225d46eSJiawei Lin cacheName = "dcache" 3422225d46eSJiawei Lin ), 3432225d46eSJiawei Lin bopParams = BOPParameters( 3442225d46eSJiawei Lin rrTableEntries = 256, 3452225d46eSJiawei Lin rrTagBits = 12, 3462225d46eSJiawei Lin scoreBits = 5, 3472225d46eSJiawei Lin roundMax = 50, 3482225d46eSJiawei Lin badScore = 1, 3492225d46eSJiawei Lin blockBytes = L2BlockSize, 3502225d46eSJiawei Lin nEntries = dcacheParameters.nMissEntries * 2 // TODO: this is too large 3512225d46eSJiawei Lin ), 3522225d46eSJiawei Lin ) 353de169c67SWilliam Wang 354de169c67SWilliam Wang // load violation predict 355de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 356de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 357de169c67SWilliam Wang // wait table parameters 358de169c67SWilliam Wang val WaitTableSize = 1024 359de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 360de169c67SWilliam Wang val LWTUse2BitCounter = true 361de169c67SWilliam Wang // store set parameters 362de169c67SWilliam Wang val SSITSize = WaitTableSize 363de169c67SWilliam Wang val LFSTSize = 32 364de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 365de169c67SWilliam Wang val LFSTWidth = 4 366de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 3672225d46eSJiawei Lin 3682225d46eSJiawei Lin val loadExuConfigs = coreParams.loadExuConfigs 3692225d46eSJiawei Lin val storeExuConfigs = coreParams.storeExuConfigs 3702225d46eSJiawei Lin 3712225d46eSJiawei Lin val intExuConfigs = coreParams.intExuConfigs 3722225d46eSJiawei Lin 3732225d46eSJiawei Lin val fpExuConfigs = coreParams.fpExuConfigs 3742225d46eSJiawei Lin 3752225d46eSJiawei Lin val exuConfigs = coreParams.exuConfigs 3769d5a2027SYinan Xu 3772225d46eSJiawei Lin} 378