1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 222225d46eSJiawei Linimport xiangshan.backend.exu._ 232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters 241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 261d8f4dcbSJayimport xiangshan.frontend.{BIM, BasePredictor, BranchPredictionResp, FTB, FakePredictor, MicroBTB, RAS, Tage, ITTage, Tage_SC} 271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 2898c71602SJiawei Linimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 302f30d658SYinan Xuimport system.SoCParamsKey 3198c71602SJiawei Linimport huancun._ 3298c71602SJiawei Linimport huancun.debug._ 33dd6c0695SLingrui98import scala.math.min 3434ab1ae9SJiawei Lin 3534ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 3634ab1ae9SJiawei Lin 372225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 382225d46eSJiawei Lin 392225d46eSJiawei Lincase class XSCoreParameters 402225d46eSJiawei Lin( 412225d46eSJiawei Lin HasPrefetch: Boolean = false, 422225d46eSJiawei Lin HartId: Int = 0, 432225d46eSJiawei Lin XLEN: Int = 64, 442225d46eSJiawei Lin HasMExtension: Boolean = true, 452225d46eSJiawei Lin HasCExtension: Boolean = true, 462225d46eSJiawei Lin HasDiv: Boolean = true, 472225d46eSJiawei Lin HasICache: Boolean = true, 482225d46eSJiawei Lin HasDCache: Boolean = true, 492225d46eSJiawei Lin AddrBits: Int = 64, 502225d46eSJiawei Lin VAddrBits: Int = 39, 512225d46eSJiawei Lin HasFPU: Boolean = true, 52ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 532225d46eSJiawei Lin FetchWidth: Int = 8, 5445f497a4Shappy-lx AsidLength: Int = 16, 552225d46eSJiawei Lin EnableBPU: Boolean = true, 562225d46eSJiawei Lin EnableBPD: Boolean = true, 572225d46eSJiawei Lin EnableRAS: Boolean = true, 582225d46eSJiawei Lin EnableLB: Boolean = false, 592225d46eSJiawei Lin EnableLoop: Boolean = true, 60e0f3968cSzoujr EnableSC: Boolean = true, 612225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 622225d46eSJiawei Lin EnableJal: Boolean = false, 632225d46eSJiawei Lin EnableUBTB: Boolean = true, 64f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 65c7fabd05SSteve Gou // HistoryLength: Int = 512, 662f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 67edc18578SLingrui98 UbtbSize: Int = 256, 68b37e4b45SLingrui98 FtbSize: Int = 2048, 69ba4cf515SLingrui98 RasSize: Int = 32, 702225d46eSJiawei Lin CacheLineSize: Int = 512, 71b37e4b45SLingrui98 FtbWays: Int = 4, 72dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 73dd6c0695SLingrui98 // Sets Hist Tag 7451e26c03SLingrui98 // Seq(( 2048, 2, 8), 7551e26c03SLingrui98 // ( 2048, 9, 8), 7651e26c03SLingrui98 // ( 2048, 13, 8), 7751e26c03SLingrui98 // ( 2048, 20, 8), 7851e26c03SLingrui98 // ( 2048, 26, 8), 7951e26c03SLingrui98 // ( 2048, 44, 8), 8051e26c03SLingrui98 // ( 2048, 73, 8), 8151e26c03SLingrui98 // ( 2048, 256, 8)), 8251e26c03SLingrui98 Seq(( 4096, 8, 8), 8351e26c03SLingrui98 ( 4096, 13, 8), 8451e26c03SLingrui98 ( 4096, 32, 8), 8551e26c03SLingrui98 ( 4096, 119, 8)), 86dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 87dd6c0695SLingrui98 // Sets Hist Tag 8803c81005SLingrui98 Seq(( 256, 4, 9), 89527dc111SLingrui98 ( 256, 8, 9), 903581d7d3SLingrui98 ( 512, 13, 9), 91527dc111SLingrui98 ( 512, 16, 9), 92f2aabf0dSLingrui98 ( 512, 32, 9)), 9382dc6ff8SLingrui98 SCNRows: Int = 512, 9482dc6ff8SLingrui98 SCNTables: Int = 4, 95dd6c0695SLingrui98 SCCtrBits: Int = 6, 9682dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 97dd6c0695SLingrui98 numBr: Int = 2, 98bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 99bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 10016a1cc4bSzoujr // val loop = Module(new LoopPredictor) 10116a1cc4bSzoujr // val tage = (if(EnableBPD) { if (EnableSC) Module(new Tage_SC) 10216a1cc4bSzoujr // else Module(new Tage) } 10316a1cc4bSzoujr // else { Module(new FakeTage) }) 10416a1cc4bSzoujr val ftb = Module(new FTB()(p)) 10516a1cc4bSzoujr val ubtb = Module(new MicroBTB()(p)) 1064813e060SLingrui98 // val bim = Module(new BIM()(p)) 107bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1084cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 10960f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1104cd08aa8SLingrui98 // val tage = Module(new Tage()(p)) 111658066b3Szoujr // val fake = Module(new FakePredictor()(p)) 11216a1cc4bSzoujr 11316a1cc4bSzoujr // val preds = Seq(loop, tage, btb, ubtb, bim) 1144813e060SLingrui98 val preds = Seq(ubtb, tage, ftb, ittage, ras) 11516a1cc4bSzoujr preds.map(_.io := DontCare) 11616a1cc4bSzoujr 11716a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 11816a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 11916a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 12016a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 12116a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 1224813e060SLingrui98 ubtb.io.in.bits.resp_in(0) := resp_in 123*c2d1ec7dSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out 124*c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 125*c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 126*c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 12716a1cc4bSzoujr 128*c2d1ec7dSLingrui98 (preds, ras.io.out) 12916a1cc4bSzoujr }), 1302225d46eSJiawei Lin IBufSize: Int = 48, 1312225d46eSJiawei Lin DecodeWidth: Int = 6, 1322225d46eSJiawei Lin RenameWidth: Int = 6, 1332225d46eSJiawei Lin CommitWidth: Int = 6, 1345df4db2aSLingrui98 FtqSize: Int = 64, 1352225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 1362225d46eSJiawei Lin IssQueSize: Int = 16, 1377154d65eSYinan Xu NRPhyRegs: Int = 192, 1382b4e8253SYinan Xu LoadQueueSize: Int = 80, 1392b4e8253SYinan Xu StoreQueueSize: Int = 64, 1407154d65eSYinan Xu RobSize: Int = 256, 1412225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1422225d46eSJiawei Lin IntDqSize = 16, 1432225d46eSJiawei Lin FpDqSize = 16, 1442225d46eSJiawei Lin LsDqSize = 16, 1452225d46eSJiawei Lin IntDqDeqWidth = 4, 1462225d46eSJiawei Lin FpDqDeqWidth = 4, 1472225d46eSJiawei Lin LsDqDeqWidth = 4 1482225d46eSJiawei Lin ), 1492225d46eSJiawei Lin exuParameters: ExuParameters = ExuParameters( 1502225d46eSJiawei Lin JmpCnt = 1, 1512225d46eSJiawei Lin AluCnt = 4, 1522225d46eSJiawei Lin MulCnt = 0, 1532225d46eSJiawei Lin MduCnt = 2, 1542225d46eSJiawei Lin FmacCnt = 4, 1552225d46eSJiawei Lin FmiscCnt = 2, 1562225d46eSJiawei Lin FmiscDivSqrtCnt = 0, 1572225d46eSJiawei Lin LduCnt = 2, 1582225d46eSJiawei Lin StuCnt = 2 1592225d46eSJiawei Lin ), 1602225d46eSJiawei Lin LoadPipelineWidth: Int = 2, 1612225d46eSJiawei Lin StorePipelineWidth: Int = 2, 1622225d46eSJiawei Lin StoreBufferSize: Int = 16, 16305f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 16446f74b57SHaojin Tang EnsbufferWidth: Int = 2, 165c837faaaSWilliam Wang EnableLoadToLoadForward: Boolean = true, 166a98b054bSWilliam Wang EnableFastForward: Boolean = false, 167beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 168026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 169026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 1706786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 17145f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 172a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 173a0301c0dSLemover name = "itlb", 174a0301c0dSLemover fetchi = true, 175a0301c0dSLemover useDmode = false, 176fa086d5eSLemover normalNWays = 32, 177a0301c0dSLemover normalReplacer = Some("plru"), 178fa086d5eSLemover superNWays = 4, 179f1fe8698SLemover superReplacer = Some("plru") 180a0301c0dSLemover ), 181a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 182a0301c0dSLemover name = "ldtlb", 18306082082SLemover normalNSets = 64, 184a0301c0dSLemover normalNWays = 1, 185a0301c0dSLemover normalAssociative = "sa", 186a0301c0dSLemover normalReplacer = Some("setplru"), 18706082082SLemover superNWays = 16, 188a0301c0dSLemover normalAsVictim = true, 18953b8f1a7SLemover outReplace = false, 1905b7ef044SLemover partialStaticPMP = true, 191f1fe8698SLemover outsideRecvFlush = true, 1925cf62c1aSLemover saveLevel = true 193a0301c0dSLemover ), 194a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 195a0301c0dSLemover name = "sttlb", 19606082082SLemover normalNSets = 64, 197a0301c0dSLemover normalNWays = 1, 198a0301c0dSLemover normalAssociative = "sa", 199a0301c0dSLemover normalReplacer = Some("setplru"), 20006082082SLemover superNWays = 16, 201a0301c0dSLemover normalAsVictim = true, 20253b8f1a7SLemover outReplace = false, 2035b7ef044SLemover partialStaticPMP = true, 204f1fe8698SLemover outsideRecvFlush = true, 2055cf62c1aSLemover saveLevel = true 206a0301c0dSLemover ), 207bf08468cSLemover refillBothTlb: Boolean = false, 208a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 209a0301c0dSLemover name = "btlb", 210a0301c0dSLemover normalNSets = 1, 211a0301c0dSLemover normalNWays = 64, 212a0301c0dSLemover superNWays = 4, 213a0301c0dSLemover ), 2145854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 2152225d46eSJiawei Lin NumPerfCounters: Int = 16, 21605f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 21705f23f57SWilliam Wang tagECC = Some("parity"), 21805f23f57SWilliam Wang dataECC = Some("parity"), 21905f23f57SWilliam Wang replacer = Some("setplru"), 2201d8f4dcbSJay nMissEntries = 2, 2217052722fSJay nProbeEntries = 2, 222a108d429SJay nPrefetchEntries = 2, 223a108d429SJay hasPrefetch = true, 22405f23f57SWilliam Wang ), 2254f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 22605f23f57SWilliam Wang tagECC = Some("secded"), 22705f23f57SWilliam Wang dataECC = Some("secded"), 22805f23f57SWilliam Wang replacer = Some("setplru"), 22905f23f57SWilliam Wang nMissEntries = 16, 230300ded30SWilliam Wang nProbeEntries = 8, 231300ded30SWilliam Wang nReleaseEntries = 18 2324f94c0c6SJiawei Lin )), 2334f94c0c6SJiawei Lin L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters( 234a1ea7f76SJiawei Lin name = "l2", 235a1ea7f76SJiawei Lin level = 2, 236a1ea7f76SJiawei Lin ways = 8, 237a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 238a1ea7f76SJiawei Lin prefetch = Some(huancun.prefetch.BOPParameters()) 2394f94c0c6SJiawei Lin )), 240d5be5d19SJiawei Lin L2NBanks: Int = 1, 241a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 2424f94c0c6SJiawei Lin softPTW: Boolean = false // dpi-c debug only 2432225d46eSJiawei Lin){ 244c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 245c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 246c7fabd05SSteve Gou 2472225d46eSJiawei Lin val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg) 2487154d65eSYinan Xu val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg) 2492225d46eSJiawei Lin 25085b4cd54SYinan Xu val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++ 2517154d65eSYinan Xu Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg) 2522225d46eSJiawei Lin 2532225d46eSJiawei Lin val fpExuConfigs = 2542225d46eSJiawei Lin Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++ 2552225d46eSJiawei Lin Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg) 2562225d46eSJiawei Lin 2572225d46eSJiawei Lin val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs 2582225d46eSJiawei Lin} 2592225d46eSJiawei Lin 2602225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 2612225d46eSJiawei Lin 2622225d46eSJiawei Lincase class DebugOptions 2632225d46eSJiawei Lin( 2641545277aSYinan Xu FPGAPlatform: Boolean = false, 2651545277aSYinan Xu EnableDifftest: Boolean = false, 266cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 2671545277aSYinan Xu EnableDebug: Boolean = false, 2682225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 2692225d46eSJiawei Lin UseDRAMSim: Boolean = false 2702225d46eSJiawei Lin) 2712225d46eSJiawei Lin 2722225d46eSJiawei Lintrait HasXSParameter { 2732225d46eSJiawei Lin 2742225d46eSJiawei Lin implicit val p: Parameters 2752225d46eSJiawei Lin 2762f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 2772f30d658SYinan Xu 2782225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 2792225d46eSJiawei Lin val env = p(DebugOptionsKey) 2802225d46eSJiawei Lin 2812225d46eSJiawei Lin val XLEN = coreParams.XLEN 2822225d46eSJiawei Lin val minFLen = 32 2832225d46eSJiawei Lin val fLen = 64 2842225d46eSJiawei Lin def xLen = XLEN 2852225d46eSJiawei Lin 2862225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 2872225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 2882225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 2892225d46eSJiawei Lin val HasIcache = coreParams.HasICache 2902225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 2912225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 2922225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 29345f497a4Shappy-lx val AsidLength = coreParams.AsidLength 2942225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 2952225d46eSJiawei Lin val DataBits = XLEN 2962225d46eSJiawei Lin val DataBytes = DataBits / 8 2972225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 298ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 2992225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 3002225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 3012225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 3022225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 3032225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 3042225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 3052225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 3062225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 3072225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 3082225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 30986d9c530SLingrui98 val EnableGHistDiff = coreParams.EnableGHistDiff 310f2aabf0dSLingrui98 val UbtbGHRLength = coreParams.UbtbGHRLength 311b37e4b45SLingrui98 val UbtbSize = coreParams.UbtbSize 312b37e4b45SLingrui98 val FtbSize = coreParams.FtbSize 313b37e4b45SLingrui98 val FtbWays = coreParams.FtbWays 3142225d46eSJiawei Lin val RasSize = coreParams.RasSize 31516a1cc4bSzoujr 316bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 317bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 31816a1cc4bSzoujr } 319dd6c0695SLingrui98 val numBr = coreParams.numBr 320dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 321cb4f77ceSLingrui98 val TageBanks = coreParams.numBr 322dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 323dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 32434ed6fbcSLingrui98 val SCHistLens = coreParams.SCHistLens 32534ed6fbcSLingrui98 val SCNTables = coreParams.SCNTables 326dd6c0695SLingrui98 32734ed6fbcSLingrui98 val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 32834ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 329dd6c0695SLingrui98 } 330dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 331dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 332dd6c0695SLingrui98 val foldedGHistInfos = 3334813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 334dd6c0695SLingrui98 if (h > 0) 3354813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 336dd6c0695SLingrui98 else 337dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 3384813e060SLingrui98 }.reduce(_++_).toSet ++ 33934ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 340dd6c0695SLingrui98 if (h > 0) 341e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 342dd6c0695SLingrui98 else 343dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 34434ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 345dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 346dd6c0695SLingrui98 if (h > 0) 347dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 348dd6c0695SLingrui98 else 349dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 350527dc111SLingrui98 }.reduce(_++_) ++ 351527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 352527dc111SLingrui98 ).toList 35316a1cc4bSzoujr 354c7fabd05SSteve Gou 355c7fabd05SSteve Gou 3562225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 3572225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 3582225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 3592225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 3602225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 3612225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 3622225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 3632225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 3642225d46eSJiawei Lin val IssQueSize = coreParams.IssQueSize 3652225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 3662225d46eSJiawei Lin val NRPhyRegs = coreParams.NRPhyRegs 3672225d46eSJiawei Lin val PhyRegIdxWidth = log2Up(NRPhyRegs) 3689aca92b9SYinan Xu val RobSize = coreParams.RobSize 36970224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 3702225d46eSJiawei Lin val LoadQueueSize = coreParams.LoadQueueSize 3712225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 3722225d46eSJiawei Lin val dpParams = coreParams.dpParams 3732225d46eSJiawei Lin val exuParameters = coreParams.exuParameters 3742225d46eSJiawei Lin val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt 375acd4a4e3SYinan Xu val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts 376acd4a4e3SYinan Xu val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt 377acd4a4e3SYinan Xu val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt 378acd4a4e3SYinan Xu val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt 3792225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 3802225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 3812225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 38205f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 38346f74b57SHaojin Tang val EnsbufferWidth = coreParams.EnsbufferWidth 38464886eefSWilliam Wang val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 3853db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 38667682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 387026615fcSWilliam Wang val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 388026615fcSWilliam Wang val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 3896786cfb7SWilliam Wang val EnableAccurateLoadError = coreParams.EnableAccurateLoadError 39045f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 391a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 392bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 393a0301c0dSLemover val itlbParams = coreParams.itlbParameters 394a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 395a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 396a0301c0dSLemover val btlbParams = coreParams.btlbParameters 3975854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 3982225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 3992225d46eSJiawei Lin 400cd365d4cSrvcoresjw val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 + 401cd365d4cSrvcoresjw (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 + + (exuParameters.FmiscCnt+1)/2 + 402cd365d4cSrvcoresjw (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 + 40346f74b57SHaojin Tang (exuParameters.StuCnt+1)/2 + (exuParameters.StuCnt+1)/2 404cd365d4cSrvcoresjw 4052225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 4062225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 4072225d46eSJiawei Lin 40805f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 4094f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 4102225d46eSJiawei Lin 411b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 412b899def8SWilliam Wang // for constrained LR/SC loop 413b899def8SWilliam Wang val LRSCCycles = 64 414b899def8SWilliam Wang // for lr storm 415b899def8SWilliam Wang val LRSCBackOff = 8 4162225d46eSJiawei Lin 4172225d46eSJiawei Lin // cache hierarchy configurations 4182225d46eSJiawei Lin val l1BusDataWidth = 256 4192225d46eSJiawei Lin 420de169c67SWilliam Wang // load violation predict 421de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 422de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 423de169c67SWilliam Wang // wait table parameters 424de169c67SWilliam Wang val WaitTableSize = 1024 425de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 426de169c67SWilliam Wang val LWTUse2BitCounter = true 427de169c67SWilliam Wang // store set parameters 428de169c67SWilliam Wang val SSITSize = WaitTableSize 429de169c67SWilliam Wang val LFSTSize = 32 430de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 431de169c67SWilliam Wang val LFSTWidth = 4 432de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 4332225d46eSJiawei Lin 4342225d46eSJiawei Lin val loadExuConfigs = coreParams.loadExuConfigs 4352225d46eSJiawei Lin val storeExuConfigs = coreParams.storeExuConfigs 4362225d46eSJiawei Lin 4372225d46eSJiawei Lin val intExuConfigs = coreParams.intExuConfigs 4382225d46eSJiawei Lin 4392225d46eSJiawei Lin val fpExuConfigs = coreParams.fpExuConfigs 4402225d46eSJiawei Lin 4412225d46eSJiawei Lin val exuConfigs = coreParams.exuConfigs 4429d5a2027SYinan Xu 443cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 444cd365d4cSrvcoresjw val numPCntHc: Int = 25 445cd365d4cSrvcoresjw val numPCntPtw: Int = 19 446cd365d4cSrvcoresjw 447cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 448cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 449cd365d4cSrvcoresjw val numCSRPCntLsu = 8 450cd365d4cSrvcoresjw val numCSRPCntHc = 5 4512225d46eSJiawei Lin} 452