1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 222225d46eSJiawei Linimport xiangshan.backend.exu._ 232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters 241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 26a1ea7f76SJiawei Linimport huancun.{CacheParameters, HCCacheParameters} 2760f966c8SGuokai Chenimport xiangshan.frontend.{BIM, BasePredictor, BranchPredictionResp, FTB, FakePredictor, ICacheParameters, MicroBTB, RAS, Tage, ITTage, Tage_SC} 28a0301c0dSLemoverimport xiangshan.cache.mmu.{TLBParameters, L2TLBParameters} 29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 302225d46eSJiawei Lin 312225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 322225d46eSJiawei Lin 332225d46eSJiawei Lincase class XSCoreParameters 342225d46eSJiawei Lin( 352225d46eSJiawei Lin HasPrefetch: Boolean = false, 362225d46eSJiawei Lin HartId: Int = 0, 372225d46eSJiawei Lin XLEN: Int = 64, 382225d46eSJiawei Lin HasMExtension: Boolean = true, 392225d46eSJiawei Lin HasCExtension: Boolean = true, 402225d46eSJiawei Lin HasDiv: Boolean = true, 412225d46eSJiawei Lin HasICache: Boolean = true, 422225d46eSJiawei Lin HasDCache: Boolean = true, 432225d46eSJiawei Lin AddrBits: Int = 64, 442225d46eSJiawei Lin VAddrBits: Int = 39, 452225d46eSJiawei Lin PAddrBits: Int = 40, 462225d46eSJiawei Lin HasFPU: Boolean = true, 47ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 482225d46eSJiawei Lin FetchWidth: Int = 8, 4945f497a4Shappy-lx AsidLength: Int = 16, 502225d46eSJiawei Lin EnableBPU: Boolean = true, 512225d46eSJiawei Lin EnableBPD: Boolean = true, 522225d46eSJiawei Lin EnableRAS: Boolean = true, 532225d46eSJiawei Lin EnableLB: Boolean = false, 542225d46eSJiawei Lin EnableLoop: Boolean = true, 55e0f3968cSzoujr EnableSC: Boolean = true, 562225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 572225d46eSJiawei Lin EnableJal: Boolean = false, 582225d46eSJiawei Lin EnableUBTB: Boolean = true, 592225d46eSJiawei Lin HistoryLength: Int = 64, 60e690b0d3SLingrui98 PathHistoryLength: Int = 16, 612225d46eSJiawei Lin BtbSize: Int = 2048, 622225d46eSJiawei Lin JbtacSize: Int = 1024, 632225d46eSJiawei Lin JbtacBanks: Int = 8, 64ba4cf515SLingrui98 RasSize: Int = 32, 652225d46eSJiawei Lin CacheLineSize: Int = 512, 662225d46eSJiawei Lin UBtbWays: Int = 16, 672225d46eSJiawei Lin BtbWays: Int = 2, 68bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 69bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 7016a1cc4bSzoujr // val loop = Module(new LoopPredictor) 7116a1cc4bSzoujr // val tage = (if(EnableBPD) { if (EnableSC) Module(new Tage_SC) 7216a1cc4bSzoujr // else Module(new Tage) } 7316a1cc4bSzoujr // else { Module(new FakeTage) }) 7416a1cc4bSzoujr val ftb = Module(new FTB()(p)) 7516a1cc4bSzoujr val ubtb = Module(new MicroBTB()(p)) 7616a1cc4bSzoujr val bim = Module(new BIM()(p)) 77bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 784cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 7960f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 804cd08aa8SLingrui98 // val tage = Module(new Tage()(p)) 81658066b3Szoujr // val fake = Module(new FakePredictor()(p)) 8216a1cc4bSzoujr 8316a1cc4bSzoujr // val preds = Seq(loop, tage, btb, ubtb, bim) 8460f966c8SGuokai Chen val preds = Seq(bim, ubtb, tage, ftb, ittage, ras) 8516a1cc4bSzoujr preds.map(_.io := DontCare) 8616a1cc4bSzoujr 8716a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 8816a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 8916a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 9016a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 9116a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 92ac502bbbSLingrui98 bim.io.in.bits.resp_in(0) := resp_in 93ac502bbbSLingrui98 ubtb.io.in.bits.resp_in(0) := bim.io.out.resp 94fa3fc02fSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out.resp 95fa3fc02fSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out.resp 9660f966c8SGuokai Chen ittage.io.in.bits.resp_in(0) := ftb.io.out.resp 9760f966c8SGuokai Chen ras.io.in.bits.resp_in(0) := ittage.io.out.resp 9816a1cc4bSzoujr 994cd08aa8SLingrui98 (preds, ras.io.out.resp) 10016a1cc4bSzoujr }), 1012225d46eSJiawei Lin IBufSize: Int = 48, 1022225d46eSJiawei Lin DecodeWidth: Int = 6, 1032225d46eSJiawei Lin RenameWidth: Int = 6, 1042225d46eSJiawei Lin CommitWidth: Int = 6, 1055df4db2aSLingrui98 FtqSize: Int = 64, 1062225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 1072225d46eSJiawei Lin IssQueSize: Int = 16, 1087154d65eSYinan Xu NRPhyRegs: Int = 192, 1092225d46eSJiawei Lin NRIntReadPorts: Int = 14, 1102225d46eSJiawei Lin NRIntWritePorts: Int = 8, 1112225d46eSJiawei Lin NRFpReadPorts: Int = 14, 1122225d46eSJiawei Lin NRFpWritePorts: Int = 8, 1132b4e8253SYinan Xu LoadQueueSize: Int = 80, 1142b4e8253SYinan Xu StoreQueueSize: Int = 64, 1157154d65eSYinan Xu RobSize: Int = 256, 1162225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1172225d46eSJiawei Lin IntDqSize = 16, 1182225d46eSJiawei Lin FpDqSize = 16, 1192225d46eSJiawei Lin LsDqSize = 16, 1202225d46eSJiawei Lin IntDqDeqWidth = 4, 1212225d46eSJiawei Lin FpDqDeqWidth = 4, 1222225d46eSJiawei Lin LsDqDeqWidth = 4 1232225d46eSJiawei Lin ), 1242225d46eSJiawei Lin exuParameters: ExuParameters = ExuParameters( 1252225d46eSJiawei Lin JmpCnt = 1, 1262225d46eSJiawei Lin AluCnt = 4, 1272225d46eSJiawei Lin MulCnt = 0, 1282225d46eSJiawei Lin MduCnt = 2, 1292225d46eSJiawei Lin FmacCnt = 4, 1302225d46eSJiawei Lin FmiscCnt = 2, 1312225d46eSJiawei Lin FmiscDivSqrtCnt = 0, 1322225d46eSJiawei Lin LduCnt = 2, 1332225d46eSJiawei Lin StuCnt = 2 1342225d46eSJiawei Lin ), 1352225d46eSJiawei Lin LoadPipelineWidth: Int = 2, 1362225d46eSJiawei Lin StorePipelineWidth: Int = 2, 1372225d46eSJiawei Lin StoreBufferSize: Int = 16, 13805f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 1393db2cf75SWilliam Wang EnableFastForward: Boolean = true, 140*beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 1412225d46eSJiawei Lin RefillSize: Int = 512, 14245f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 143a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 144a0301c0dSLemover name = "itlb", 145a0301c0dSLemover fetchi = true, 146a0301c0dSLemover useDmode = false, 147a0301c0dSLemover sameCycle = true, 148fa086d5eSLemover normalNWays = 32, 149a0301c0dSLemover normalReplacer = Some("plru"), 150fa086d5eSLemover superNWays = 4, 151a0301c0dSLemover superReplacer = Some("plru"), 152a0301c0dSLemover shouldBlock = true 153a0301c0dSLemover ), 154a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 155a0301c0dSLemover name = "ldtlb", 156a0301c0dSLemover normalNSets = 128, 157a0301c0dSLemover normalNWays = 1, 158a0301c0dSLemover normalAssociative = "sa", 159a0301c0dSLemover normalReplacer = Some("setplru"), 160a0301c0dSLemover superNWays = 8, 161a0301c0dSLemover normalAsVictim = true, 162a0301c0dSLemover outReplace = true 163a0301c0dSLemover ), 164a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 165a0301c0dSLemover name = "sttlb", 166a0301c0dSLemover normalNSets = 128, 167a0301c0dSLemover normalNWays = 1, 168a0301c0dSLemover normalAssociative = "sa", 169a0301c0dSLemover normalReplacer = Some("setplru"), 170a0301c0dSLemover superNWays = 8, 171a0301c0dSLemover normalAsVictim = true, 172a0301c0dSLemover outReplace = true 173a0301c0dSLemover ), 174bf08468cSLemover refillBothTlb: Boolean = false, 175a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 176a0301c0dSLemover name = "btlb", 177a0301c0dSLemover normalNSets = 1, 178a0301c0dSLemover normalNWays = 64, 179a0301c0dSLemover superNWays = 4, 180a0301c0dSLemover ), 1815854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 182b6982e83SLemover NumPMP: Int = 16, // 0 or 16 or 64 183ca2f90a6SLemover NumPMA: Int = 16, 1842225d46eSJiawei Lin NumPerfCounters: Int = 16, 18505f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 18605f23f57SWilliam Wang tagECC = Some("parity"), 18705f23f57SWilliam Wang dataECC = Some("parity"), 18805f23f57SWilliam Wang replacer = Some("setplru"), 18905f23f57SWilliam Wang nMissEntries = 2 19005f23f57SWilliam Wang ), 1914f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 19205f23f57SWilliam Wang tagECC = Some("secded"), 19305f23f57SWilliam Wang dataECC = Some("secded"), 19405f23f57SWilliam Wang replacer = Some("setplru"), 19505f23f57SWilliam Wang nMissEntries = 16, 19605f23f57SWilliam Wang nProbeEntries = 16, 197ad3ba452Szhanglinjuan nReleaseEntries = 32 1984f94c0c6SJiawei Lin )), 1994f94c0c6SJiawei Lin L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters( 200a1ea7f76SJiawei Lin name = "l2", 201a1ea7f76SJiawei Lin level = 2, 202a1ea7f76SJiawei Lin ways = 8, 203a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 204a1ea7f76SJiawei Lin prefetch = Some(huancun.prefetch.BOPParameters()) 2054f94c0c6SJiawei Lin )), 206d5be5d19SJiawei Lin L2NBanks: Int = 1, 207a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 2084f94c0c6SJiawei Lin softPTW: Boolean = false // dpi-c debug only 2092225d46eSJiawei Lin){ 2102225d46eSJiawei Lin val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg) 2117154d65eSYinan Xu val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg) 2122225d46eSJiawei Lin 21385b4cd54SYinan Xu val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++ 2147154d65eSYinan Xu Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg) 2152225d46eSJiawei Lin 2162225d46eSJiawei Lin val fpExuConfigs = 2172225d46eSJiawei Lin Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++ 2182225d46eSJiawei Lin Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg) 2192225d46eSJiawei Lin 2202225d46eSJiawei Lin val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs 2212225d46eSJiawei Lin} 2222225d46eSJiawei Lin 2232225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 2242225d46eSJiawei Lin 2252225d46eSJiawei Lincase class DebugOptions 2262225d46eSJiawei Lin( 2272225d46eSJiawei Lin FPGAPlatform: Boolean = true, 228156656b6SSteve Gou EnableDebug: Boolean = true, 2292225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 2302225d46eSJiawei Lin UseDRAMSim: Boolean = false 2312225d46eSJiawei Lin) 2322225d46eSJiawei Lin 2332225d46eSJiawei Lintrait HasXSParameter { 2342225d46eSJiawei Lin 2352225d46eSJiawei Lin implicit val p: Parameters 2362225d46eSJiawei Lin 2372225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 2382225d46eSJiawei Lin val env = p(DebugOptionsKey) 2392225d46eSJiawei Lin 2402225d46eSJiawei Lin val XLEN = coreParams.XLEN 2412225d46eSJiawei Lin val hardId = coreParams.HartId 2422225d46eSJiawei Lin val minFLen = 32 2432225d46eSJiawei Lin val fLen = 64 2442225d46eSJiawei Lin def xLen = XLEN 2452225d46eSJiawei Lin 2462225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 2472225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 2482225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 2492225d46eSJiawei Lin val HasIcache = coreParams.HasICache 2502225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 2512225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 2522225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 2532225d46eSJiawei Lin val PAddrBits = coreParams.PAddrBits // PAddrBits is Phyical Memory addr bits 25445f497a4Shappy-lx val AsidLength = coreParams.AsidLength 2552225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 2562225d46eSJiawei Lin val DataBits = XLEN 2572225d46eSJiawei Lin val DataBytes = DataBits / 8 2582225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 259ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 2602225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 2612225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 2622225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 2632225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 2642225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 2652225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 2662225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 2672225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 2682225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 2692225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 270e690b0d3SLingrui98 val PathHistoryLength = coreParams.PathHistoryLength 2712225d46eSJiawei Lin val BtbSize = coreParams.BtbSize 2722225d46eSJiawei Lin // val BtbWays = 4 2732225d46eSJiawei Lin val BtbBanks = PredictWidth 2742225d46eSJiawei Lin // val BtbSets = BtbSize / BtbWays 2752225d46eSJiawei Lin val JbtacSize = coreParams.JbtacSize 2762225d46eSJiawei Lin val JbtacBanks = coreParams.JbtacBanks 2772225d46eSJiawei Lin val RasSize = coreParams.RasSize 27816a1cc4bSzoujr 279bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 280bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 28116a1cc4bSzoujr } 28216a1cc4bSzoujr 2832225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 2842225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 2852225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 2862225d46eSJiawei Lin val UBtbWays = coreParams.UBtbWays 2872225d46eSJiawei Lin val BtbWays = coreParams.BtbWays 2882225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 2892225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 2902225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 2912225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 2922225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 2932225d46eSJiawei Lin val IssQueSize = coreParams.IssQueSize 2942225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 2952225d46eSJiawei Lin val NRPhyRegs = coreParams.NRPhyRegs 2962225d46eSJiawei Lin val PhyRegIdxWidth = log2Up(NRPhyRegs) 2979aca92b9SYinan Xu val RobSize = coreParams.RobSize 29870224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 2996e3cddfeSYikeZhou val StdFreeListSize = NRPhyRegs - 32 30031ebfb1dSYikeZhou val MEFreeListSize = NRPhyRegs 3012225d46eSJiawei Lin val LoadQueueSize = coreParams.LoadQueueSize 3022225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 3032225d46eSJiawei Lin val dpParams = coreParams.dpParams 3042225d46eSJiawei Lin val exuParameters = coreParams.exuParameters 3052225d46eSJiawei Lin val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt 306acd4a4e3SYinan Xu val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts 307acd4a4e3SYinan Xu val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt 308acd4a4e3SYinan Xu val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt 309acd4a4e3SYinan Xu val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt 3102225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 3112225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 3122225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 31305f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 3143db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 31567682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 3162225d46eSJiawei Lin val RefillSize = coreParams.RefillSize 31745f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 318a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 319bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 320a0301c0dSLemover val itlbParams = coreParams.itlbParameters 321a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 322a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 323a0301c0dSLemover val btlbParams = coreParams.btlbParameters 3245854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 325b6982e83SLemover val NumPMP = coreParams.NumPMP 326ca2f90a6SLemover val NumPMA = coreParams.NumPMA 327b6982e83SLemover val PlatformGrain: Int = log2Up(coreParams.RefillSize/8) // set PlatformGrain to avoid itlb, dtlb, ptw size conflict 3282225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 3292225d46eSJiawei Lin 330cd365d4cSrvcoresjw val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 + 331cd365d4cSrvcoresjw (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 + + (exuParameters.FmiscCnt+1)/2 + 332cd365d4cSrvcoresjw (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 + 333cd365d4cSrvcoresjw ((exuParameters.StuCnt+1)/2) + ((exuParameters.StuCnt+1)/2) 334cd365d4cSrvcoresjw 3352225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 3362225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 3372225d46eSJiawei Lin 33805f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 3394f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 3402225d46eSJiawei Lin 3412225d46eSJiawei Lin val LRSCCycles = 100 3422225d46eSJiawei Lin 3432225d46eSJiawei Lin // cache hierarchy configurations 3442225d46eSJiawei Lin val l1BusDataWidth = 256 3452225d46eSJiawei Lin 346de169c67SWilliam Wang // load violation predict 347de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 348de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 349de169c67SWilliam Wang // wait table parameters 350de169c67SWilliam Wang val WaitTableSize = 1024 351de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 352de169c67SWilliam Wang val LWTUse2BitCounter = true 353de169c67SWilliam Wang // store set parameters 354de169c67SWilliam Wang val SSITSize = WaitTableSize 355de169c67SWilliam Wang val LFSTSize = 32 356de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 357de169c67SWilliam Wang val LFSTWidth = 4 358de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 3592225d46eSJiawei Lin 3602225d46eSJiawei Lin val loadExuConfigs = coreParams.loadExuConfigs 3612225d46eSJiawei Lin val storeExuConfigs = coreParams.storeExuConfigs 3622225d46eSJiawei Lin 3632225d46eSJiawei Lin val intExuConfigs = coreParams.intExuConfigs 3642225d46eSJiawei Lin 3652225d46eSJiawei Lin val fpExuConfigs = coreParams.fpExuConfigs 3662225d46eSJiawei Lin 3672225d46eSJiawei Lin val exuConfigs = coreParams.exuConfigs 3689d5a2027SYinan Xu 369cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 370cd365d4cSrvcoresjw val numPCntHc: Int = 25 371cd365d4cSrvcoresjw val numPCntPtw: Int = 19 372cd365d4cSrvcoresjw 373cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 374cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 375cd365d4cSrvcoresjw val numCSRPCntLsu = 8 376cd365d4cSrvcoresjw val numCSRPCntHc = 5 377cd365d4cSrvcoresjw val print_perfcounter = false 3782225d46eSJiawei Lin} 379