1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 2298c71602SJiawei Linimport huancun._ 233b739f49SXuan Huimport system.SoCParamsKey 24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._ 29730cfbc0SXuan Huimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler} 305edcc45fSHaojin Tangimport xiangshan.backend.regfile.{IntPregParams, PregParams, VfPregParams, FakeIntPregParams} 31730cfbc0SXuan Huimport xiangshan.backend.BackendParams 323b739f49SXuan Huimport xiangshan.cache.DCacheParameters 33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters 363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 373b739f49SXuan Huimport xiangshan.frontend._ 383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 393b739f49SXuan Hu 40d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 41f57f7f2aSYangyu Chenimport freechips.rocketchip.tile.MaxHartIdBits 422f30d658SYinan Xuimport system.SoCParamsKey 4398c71602SJiawei Linimport huancun._ 4498c71602SJiawei Linimport huancun.debug._ 4504665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters 4615ee59e4Swakafaimport coupledL2._ 47bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig 48289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 49289fc2f9SLinJiawei 50dd6c0695SLingrui98import scala.math.min 5134ab1ae9SJiawei Lin 5234ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 5334ab1ae9SJiawei Lin 542225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 552225d46eSJiawei Lin 562225d46eSJiawei Lincase class XSCoreParameters 572225d46eSJiawei Lin( 582225d46eSJiawei Lin HasPrefetch: Boolean = false, 592225d46eSJiawei Lin HartId: Int = 0, 602225d46eSJiawei Lin XLEN: Int = 64, 61deb6421eSHaojin Tang VLEN: Int = 128, 62a8db15d8Sfdy ELEN: Int = 64, 63d0de7e4aSpeixiaokun HSXLEN: Int = 64, 642225d46eSJiawei Lin HasMExtension: Boolean = true, 652225d46eSJiawei Lin HasCExtension: Boolean = true, 66d0de7e4aSpeixiaokun HasHExtension: Boolean = true, 672225d46eSJiawei Lin HasDiv: Boolean = true, 682225d46eSJiawei Lin HasICache: Boolean = true, 692225d46eSJiawei Lin HasDCache: Boolean = true, 702225d46eSJiawei Lin AddrBits: Int = 64, 712225d46eSJiawei Lin VAddrBits: Int = 39, 72d61cd5eeSpeixiaokun GPAddrBits: Int = 41, 732225d46eSJiawei Lin HasFPU: Boolean = true, 7435d1557aSZiyue Zhang HasVPU: Boolean = true, 75ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 762225d46eSJiawei Lin FetchWidth: Int = 8, 7745f497a4Shappy-lx AsidLength: Int = 16, 78d0de7e4aSpeixiaokun VmidLength: Int = 14, 792225d46eSJiawei Lin EnableBPU: Boolean = true, 802225d46eSJiawei Lin EnableBPD: Boolean = true, 812225d46eSJiawei Lin EnableRAS: Boolean = true, 822225d46eSJiawei Lin EnableLB: Boolean = false, 832225d46eSJiawei Lin EnableLoop: Boolean = true, 84e0f3968cSzoujr EnableSC: Boolean = true, 852225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 86918d87f2SsinceforYy EnableClockGate: Boolean = true, 872225d46eSJiawei Lin EnableJal: Boolean = false, 8811d0c81dSLingrui98 EnableFauFTB: Boolean = true, 89f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 90c7fabd05SSteve Gou // HistoryLength: Int = 512, 912f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 92ab0200c8SEaston Man EnableCommitGHistDiff: Boolean = true, 93edc18578SLingrui98 UbtbSize: Int = 256, 94b37e4b45SLingrui98 FtbSize: Int = 2048, 950b8e1fd0SGuokai Chen RasSize: Int = 16, 960b8e1fd0SGuokai Chen RasSpecSize: Int = 32, 9777bef50aSGuokai Chen RasCtrSize: Int = 3, 982225d46eSJiawei Lin CacheLineSize: Int = 512, 99b37e4b45SLingrui98 FtbWays: Int = 4, 100dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 101dd6c0695SLingrui98 // Sets Hist Tag 10251e26c03SLingrui98 // Seq(( 2048, 2, 8), 10351e26c03SLingrui98 // ( 2048, 9, 8), 10451e26c03SLingrui98 // ( 2048, 13, 8), 10551e26c03SLingrui98 // ( 2048, 20, 8), 10651e26c03SLingrui98 // ( 2048, 26, 8), 10751e26c03SLingrui98 // ( 2048, 44, 8), 10851e26c03SLingrui98 // ( 2048, 73, 8), 10951e26c03SLingrui98 // ( 2048, 256, 8)), 11051e26c03SLingrui98 Seq(( 4096, 8, 8), 11151e26c03SLingrui98 ( 4096, 13, 8), 11251e26c03SLingrui98 ( 4096, 32, 8), 11351e26c03SLingrui98 ( 4096, 119, 8)), 114dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 115dd6c0695SLingrui98 // Sets Hist Tag 11603c81005SLingrui98 Seq(( 256, 4, 9), 117527dc111SLingrui98 ( 256, 8, 9), 1183581d7d3SLingrui98 ( 512, 13, 9), 119527dc111SLingrui98 ( 512, 16, 9), 120f2aabf0dSLingrui98 ( 512, 32, 9)), 12182dc6ff8SLingrui98 SCNRows: Int = 512, 12282dc6ff8SLingrui98 SCNTables: Int = 4, 123dd6c0695SLingrui98 SCCtrBits: Int = 6, 12482dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 125dd6c0695SLingrui98 numBr: Int = 2, 126bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 127bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 12816a1cc4bSzoujr val ftb = Module(new FTB()(p)) 129c5e28a9aSLingrui98 val ubtb =Module(new FauFTB()(p)) 1304813e060SLingrui98 // val bim = Module(new BIM()(p)) 131bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1324cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 13360f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1344813e060SLingrui98 val preds = Seq(ubtb, tage, ftb, ittage, ras) 13516a1cc4bSzoujr preds.map(_.io := DontCare) 13616a1cc4bSzoujr 13716a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 13816a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 13916a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 14016a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 14116a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 1424813e060SLingrui98 ubtb.io.in.bits.resp_in(0) := resp_in 143c2d1ec7dSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out 144c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 145c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 146c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 14716a1cc4bSzoujr 148c2d1ec7dSLingrui98 (preds, ras.io.out) 14916a1cc4bSzoujr }), 150c157cf71SGuokai Chen ICacheECCForceError: Boolean = false, 1512225d46eSJiawei Lin IBufSize: Int = 48, 15244c9c1deSEaston Man IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize 1532225d46eSJiawei Lin DecodeWidth: Int = 6, 1542225d46eSJiawei Lin RenameWidth: Int = 6, 155780712aaSxiaofeibao-xjtu CommitWidth: Int = 8, 156780712aaSxiaofeibao-xjtu RobCommitWidth: Int = 8, 157780712aaSxiaofeibao-xjtu RabCommitWidth: Int = 6, 15865df1368Sczw MaxUopSize: Int = 65, 159fa7f2c26STang Haojin EnableRenameSnapshot: Boolean = true, 160fa7f2c26STang Haojin RenameSnapshotNum: Int = 4, 1615df4db2aSLingrui98 FtqSize: Int = 64, 1622225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 163a8db15d8Sfdy IntLogicRegs: Int = 32, 164f2ea741cSzhanglinjuan FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride 165189ec863SzhanglyGit VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig 166189ec863SzhanglyGit VCONFIG_IDX: Int = 32, 1677154d65eSYinan Xu NRPhyRegs: Int = 192, 1688ff9f385SHaojin Tang VirtualLoadQueueSize: Int = 72, 1698ff9f385SHaojin Tang LoadQueueRARSize: Int = 72, 170e4f69d78Ssfencevma LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 171e4f69d78Ssfencevma RollbackGroupSize: Int = 8, 17244cbc983Ssfencevma LoadQueueReplaySize: Int = 72, 173e4f69d78Ssfencevma LoadUncacheBufferSize: Int = 20, 174e4f69d78Ssfencevma LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 1752b4e8253SYinan Xu StoreQueueSize: Int = 64, 176e4f69d78Ssfencevma StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 177e4f69d78Ssfencevma StoreQueueForwardWithMask: Boolean = true, 178cea88ff8SWilliam Wang VlsQueueSize: Int = 8, 1791f35da39Sxiaofeibao-xjtu RobSize: Int = 160, 180a8db15d8Sfdy RabSize: Int = 256, 1814c7680e0SXuan Hu VTypeBufferSize: Int = 64, // used to reorder vtype 1821f35da39Sxiaofeibao-xjtu IssueQueueSize: Int = 24, 18328607074Ssinsanction IssueQueueCompEntrySize: Int = 16, 1842225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1852225d46eSJiawei Lin IntDqSize = 16, 1862225d46eSJiawei Lin FpDqSize = 16, 187b1a9bf2eSXuan Hu LsDqSize = 18, 188ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 1893b739f49SXuan Hu FpDqDeqWidth = 6, 1903b739f49SXuan Hu LsDqDeqWidth = 6, 1912225d46eSJiawei Lin ), 1923b739f49SXuan Hu intPreg: PregParams = IntPregParams( 1936f7be84aSXuan Hu numEntries = 224, 19439c59369SXuan Hu numRead = None, 19539c59369SXuan Hu numWrite = None, 1962225d46eSJiawei Lin ), 1973b739f49SXuan Hu vfPreg: VfPregParams = VfPregParams( 19839c59369SXuan Hu numEntries = 192, 199f4b98c41Ssinsanction numRead = None, 20039c59369SXuan Hu numWrite = None, 2013b739f49SXuan Hu ), 202289fc2f9SLinJiawei prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 203a81cda24Ssfencevma LoadPipelineWidth: Int = 3, 2042142592bSxiaofeibao-xjtu StorePipelineWidth: Int = 2, 20520a5248fSzhanglinjuan VecLoadPipelineWidth: Int = 2, 20620a5248fSzhanglinjuan VecStorePipelineWidth: Int = 2, 207cea88ff8SWilliam Wang VecMemSrcInWidth: Int = 2, 208cea88ff8SWilliam Wang VecMemInstWbWidth: Int = 1, 209cea88ff8SWilliam Wang VecMemDispatchWidth: Int = 1, 2102225d46eSJiawei Lin StoreBufferSize: Int = 16, 21105f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 21246f74b57SHaojin Tang EnsbufferWidth: Int = 2, 213ec49b127Ssinsanction LoadDependencyWidth: Int = 2, 21420a5248fSzhanglinjuan // ============ VLSU ============ 21520a5248fSzhanglinjuan UsQueueSize: Int = 8, 21620a5248fSzhanglinjuan VlFlowSize: Int = 32, 21720a5248fSzhanglinjuan VlUopSize: Int = 32, 218876b71fdSzhanglinjuan VsFlowL1Size: Int = 128, 219876b71fdSzhanglinjuan VsFlowL2Size: Int = 32, 22020a5248fSzhanglinjuan VsUopSize: Int = 32, 22120a5248fSzhanglinjuan // ============================== 22237225120Ssfencevma UncacheBufferSize: Int = 4, 223cd2ff98bShappy-lx EnableLoadToLoadForward: Boolean = false, 22414a67055Ssfencevma EnableFastForward: Boolean = true, 225beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 226026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 227026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 2286786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 229e32bafbaSbugGenerator EnableUncacheWriteOutstanding: Boolean = false, 2300d32f713Shappy-lx EnableStorePrefetchAtIssue: Boolean = false, 2310d32f713Shappy-lx EnableStorePrefetchAtCommit: Boolean = false, 2320d32f713Shappy-lx EnableAtCommitMissTrigger: Boolean = true, 2330d32f713Shappy-lx EnableStorePrefetchSMS: Boolean = false, 2340d32f713Shappy-lx EnableStorePrefetchSPB: Boolean = false, 23545f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 236d0de7e4aSpeixiaokun MMUVmidLen: Int = 14, 23762dfd6c3Shappy-lx ReSelectLen: Int = 7, // load replay queue replay select counter len 23804665835SMaxpicca-Li iwpuParameters: WPUParameters = WPUParameters( 23904665835SMaxpicca-Li enWPU = false, 24004665835SMaxpicca-Li algoName = "mmru", 24104665835SMaxpicca-Li isICache = true, 24204665835SMaxpicca-Li ), 24304665835SMaxpicca-Li dwpuParameters: WPUParameters = WPUParameters( 24404665835SMaxpicca-Li enWPU = false, 24504665835SMaxpicca-Li algoName = "mmru", 24604665835SMaxpicca-Li enCfPred = false, 24704665835SMaxpicca-Li isICache = false, 24804665835SMaxpicca-Li ), 249a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 250a0301c0dSLemover name = "itlb", 251a0301c0dSLemover fetchi = true, 252a0301c0dSLemover useDmode = false, 253f9ac118cSHaoyuan Feng NWays = 48, 254a0301c0dSLemover ), 25534f9624dSguohongyu itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 25634f9624dSguohongyu ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 257a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 258a0301c0dSLemover name = "ldtlb", 259f9ac118cSHaoyuan Feng NWays = 48, 26053b8f1a7SLemover outReplace = false, 2615b7ef044SLemover partialStaticPMP = true, 262f1fe8698SLemover outsideRecvFlush = true, 2635cf62c1aSLemover saveLevel = true 264a0301c0dSLemover ), 265a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 266a0301c0dSLemover name = "sttlb", 267f9ac118cSHaoyuan Feng NWays = 48, 26853b8f1a7SLemover outReplace = false, 2695b7ef044SLemover partialStaticPMP = true, 270f1fe8698SLemover outsideRecvFlush = true, 2715cf62c1aSLemover saveLevel = true 272a0301c0dSLemover ), 2738f1fa9b1Ssfencevma hytlbParameters: TLBParameters = TLBParameters( 2748f1fa9b1Ssfencevma name = "hytlb", 275531c40faSsinceforYy NWays = 48, 276531c40faSsinceforYy outReplace = false, 2778f1fa9b1Ssfencevma partialStaticPMP = true, 2788f1fa9b1Ssfencevma outsideRecvFlush = true, 279531c40faSsinceforYy saveLevel = true 2808f1fa9b1Ssfencevma ), 281c8309e8aSHaoyuan Feng pftlbParameters: TLBParameters = TLBParameters( 282c8309e8aSHaoyuan Feng name = "pftlb", 283f9ac118cSHaoyuan Feng NWays = 48, 284c8309e8aSHaoyuan Feng outReplace = false, 285c8309e8aSHaoyuan Feng partialStaticPMP = true, 286c8309e8aSHaoyuan Feng outsideRecvFlush = true, 287c8309e8aSHaoyuan Feng saveLevel = true 288c8309e8aSHaoyuan Feng ), 289*aee6a6d1SYanqin Li l2ToL1tlbParameters: TLBParameters = TLBParameters( 290*aee6a6d1SYanqin Li name = "l2tlb", 291*aee6a6d1SYanqin Li NWays = 48, 292*aee6a6d1SYanqin Li outReplace = false, 293*aee6a6d1SYanqin Li partialStaticPMP = true, 294*aee6a6d1SYanqin Li outsideRecvFlush = true, 295*aee6a6d1SYanqin Li saveLevel = true 296*aee6a6d1SYanqin Li ), 297bf08468cSLemover refillBothTlb: Boolean = false, 298a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 299a0301c0dSLemover name = "btlb", 300f9ac118cSHaoyuan Feng NWays = 48, 301a0301c0dSLemover ), 3025854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 3032225d46eSJiawei Lin NumPerfCounters: Int = 16, 30405f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 30505f23f57SWilliam Wang tagECC = Some("parity"), 30605f23f57SWilliam Wang dataECC = Some("parity"), 30705f23f57SWilliam Wang replacer = Some("setplru"), 3081d8f4dcbSJay nMissEntries = 2, 3097052722fSJay nProbeEntries = 2, 310cb93f2f2Sguohongyu nPrefetchEntries = 12, 3119bba777eSssszwic nPrefBufferEntries = 32, 31205f23f57SWilliam Wang ), 3134f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 31405f23f57SWilliam Wang tagECC = Some("secded"), 31505f23f57SWilliam Wang dataECC = Some("secded"), 31605f23f57SWilliam Wang replacer = Some("setplru"), 31705f23f57SWilliam Wang nMissEntries = 16, 318300ded30SWilliam Wang nProbeEntries = 8, 3190d32f713Shappy-lx nReleaseEntries = 18, 3200d32f713Shappy-lx nMaxPrefetchEntry = 6, 3214f94c0c6SJiawei Lin )), 32215ee59e4Swakafa L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 323a1ea7f76SJiawei Lin name = "l2", 324a1ea7f76SJiawei Lin ways = 8, 325a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 32615ee59e4Swakafa prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()) 3274f94c0c6SJiawei Lin )), 328d5be5d19SJiawei Lin L2NBanks: Int = 1, 329a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 330e0374b1cSHaoyuan Feng softTLB: Boolean = false, // dpi-c l1tlb debug only 331e0374b1cSHaoyuan Feng softPTW: Boolean = false, // dpi-c l2tlb debug only 3325afdf73cSHaoyuan Feng softPTWDelay: Int = 1 3332225d46eSJiawei Lin){ 334b52d4755SXuan Hu def vlWidth = log2Up(VLEN) + 1 335b52d4755SXuan Hu 336c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 337c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 338c7fabd05SSteve Gou 33939c59369SXuan Hu val intSchdParams = { 3403b739f49SXuan Hu implicit val schdType: SchedulerType = IntScheduler() 3413b739f49SXuan Hu SchdBlockParams(Seq( 3423b739f49SXuan Hu IssueBlockParams(Seq( 3437556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2), 3447556e9bdSxiaofeibao-xjtu ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 4, 0)), Seq(Seq(IntRD(8, 0)), Seq(IntRD(7, 1))), true, 2), 34528607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 346cde70b38SzhanglyGit IssueBlockParams(Seq( 3477556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2), 3487556e9bdSxiaofeibao-xjtu ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 2, 1)), Seq(Seq(IntRD(9, 0)), Seq(IntRD(5, 1))), true, 2), 34928607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3503b739f49SXuan Hu IssueBlockParams(Seq( 351ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2), 35224ff38faSsinsanction ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, CsrCfg, FenceCfg, I2vCfg), Seq(IntWB(port = 3, 1), VfWB(5, 1)), Seq(Seq(IntRD(10, 0)), Seq(IntRD(3, 1)))), 35328607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3543b739f49SXuan Hu IssueBlockParams(Seq( 355ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2), 3566ccce570SzhanglyGit ExeUnitParams("BJU3", Seq(DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(11, 0)), Seq(IntRD(1, 1)))), 35728607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3583b739f49SXuan Hu ), 3593b739f49SXuan Hu numPregs = intPreg.numEntries, 3603b739f49SXuan Hu numDeqOutside = 0, 3613b739f49SXuan Hu schdType = schdType, 3623b739f49SXuan Hu rfDataWidth = intPreg.dataCfg.dataWidth, 3633b739f49SXuan Hu numUopIn = dpParams.IntDqDeqWidth, 3643b739f49SXuan Hu ) 3653b739f49SXuan Hu } 36639c59369SXuan Hu val vfSchdParams = { 3673b739f49SXuan Hu implicit val schdType: SchedulerType = VfScheduler() 3683b739f49SXuan Hu SchdBlockParams(Seq( 3693b739f49SXuan Hu IssueBlockParams(Seq( 37024ff38faSsinsanction ExeUnitParams("VFEX0", Seq(VfmaCfg, VialuCfg, VimacCfg, VppuCfg), Seq(VfWB(port = 4, 0)), Seq(Seq(VfRD(0, 0)), Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)))), 37124ff38faSsinsanction ExeUnitParams("VFEX1", Seq(VfaluCfg, VfcvtCfg, VipuCfg, VSetRvfWvfCfg), Seq(VfWB(port = 5, 0), IntWB(port = 2, 2)), Seq(Seq(VfRD(5, 0)), Seq(VfRD(6, 0)), Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)))), 37228607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3733b739f49SXuan Hu IssueBlockParams(Seq( 37424ff38faSsinsanction ExeUnitParams("VFEX2", Seq(VfmaCfg, VialuCfg, F2vCfg), Seq(VfWB(port = 6, 0)), Seq(Seq(VfRD(7, 1)), Seq(VfRD(8, 1)), Seq(VfRD(9, 1)), Seq(VfRD(5, 1)), Seq(VfRD(6, 1)))), 37524ff38faSsinsanction ExeUnitParams("VFEX3", Seq(VfaluCfg, VfcvtCfg), Seq(VfWB(port = 7, 0), IntWB(port = 3, 2)), Seq(Seq(VfRD(3, 1)), Seq(VfRD(4, 1)), Seq(VfRD(0, 1)), Seq(VfRD(1, 1)), Seq(VfRD(2, 1)))), 37628607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 37724ff38faSsinsanction IssueBlockParams(Seq( 37824ff38faSsinsanction ExeUnitParams("VFEX4", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 7, 1)), Seq(Seq(VfRD(3, 2)), Seq(VfRD(4, 2)), Seq(VfRD(0, 2)), Seq(VfRD(1, 2)), Seq(VfRD(2, 2)))), 3792e61107aSxiaofeibao ExeUnitParams("VFEX5", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 6, 1)), Seq(Seq(VfRD(8, 2)), Seq(VfRD(9, 2)), Seq(VfRD(5, 2)), Seq(VfRD(6, 2)), Seq(VfRD(7, 2)))), 3802e61107aSxiaofeibao ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3813b739f49SXuan Hu ), 3823b739f49SXuan Hu numPregs = vfPreg.numEntries, 3833b739f49SXuan Hu numDeqOutside = 0, 3843b739f49SXuan Hu schdType = schdType, 3853b739f49SXuan Hu rfDataWidth = vfPreg.dataCfg.dataWidth, 3863b739f49SXuan Hu numUopIn = dpParams.FpDqDeqWidth, 3873b739f49SXuan Hu ) 3883b739f49SXuan Hu } 38939c59369SXuan Hu 39039c59369SXuan Hu val memSchdParams = { 3913b739f49SXuan Hu implicit val schdType: SchedulerType = MemScheduler() 3923b739f49SXuan Hu val rfDataWidth = 64 3932225d46eSJiawei Lin 3943b739f49SXuan Hu SchdBlockParams(Seq( 3953b739f49SXuan Hu IssueBlockParams(Seq( 3962e61107aSxiaofeibao ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(8, 1)))), 39728607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 398b133b458SXuan Hu IssueBlockParams(Seq( 3992e61107aSxiaofeibao ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(9, 1)))), 400202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 401202674aeSHaojin Tang IssueBlockParams(Seq( 402f5446151Ssinsanction ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), VfWB(0, 0)), Seq(Seq(IntRD(12, 0))), true, 2), 40328607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4043b739f49SXuan Hu IssueBlockParams(Seq( 405f5446151Ssinsanction ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), VfWB(1, 0)), Seq(Seq(IntRD(13, 0))), true, 2), 40628607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 407e77d3114SHaojin Tang IssueBlockParams(Seq( 408f5446151Ssinsanction ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), VfWB(2, 0)), Seq(Seq(IntRD(14, 0))), true, 2), 40928607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 410a81cda24Ssfencevma IssueBlockParams(Seq( 411f5446151Ssinsanction ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg), Seq(VfWB(3, 0)), Seq(Seq(VfRD(10, 0)), Seq(VfRD(11, 0)), Seq(VfRD(12, 0)), Seq(VfRD(13, 0)), Seq(VfRD(14, 0)))), 41228607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 413ecfc6f16SXuan Hu IssueBlockParams(Seq( 4142e61107aSxiaofeibao ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(10, 1), VfRD(12, Int.MaxValue)))), 41528607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 41627811ea4SXuan Hu IssueBlockParams(Seq( 4172e61107aSxiaofeibao ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(11, 1), VfRD(13, Int.MaxValue)))), 418202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4193b739f49SXuan Hu ), 420141a6449SXuan Hu numPregs = intPreg.numEntries max vfPreg.numEntries, 4213b739f49SXuan Hu numDeqOutside = 0, 4223b739f49SXuan Hu schdType = schdType, 4233b739f49SXuan Hu rfDataWidth = rfDataWidth, 4243b739f49SXuan Hu numUopIn = dpParams.LsDqDeqWidth, 4253b739f49SXuan Hu ) 4263b739f49SXuan Hu } 4272225d46eSJiawei Lin 428bf35baadSXuan Hu def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth 429bf35baadSXuan Hu 430bf35baadSXuan Hu def iqWakeUpParams = { 431bf35baadSXuan Hu Seq( 432c0b91ca1SHaojin Tang WakeUpConfig( 4332142592bSxiaofeibao-xjtu Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2") -> 4342142592bSxiaofeibao-xjtu Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STD0", "STD1") 435c0b91ca1SHaojin Tang ), 436c38df446SzhanglyGit WakeUpConfig( 43724ff38faSsinsanction Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3", "LDU0", "LDU1", "LDU2") -> 4382e61107aSxiaofeibao Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3", "VFEX4", "VFEX5") 439c38df446SzhanglyGit ), 440de111a36Ssinsanction WakeUpConfig( 44124ff38faSsinsanction Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3") -> 442de111a36Ssinsanction Seq("STD0", "STD1") 443de111a36Ssinsanction ), 444c0b91ca1SHaojin Tang ).flatten 445bf35baadSXuan Hu } 446bf35baadSXuan Hu 4475edcc45fSHaojin Tang def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite) 4485edcc45fSHaojin Tang 4490c7ebb58Sxiaofeibao-xjtu val backendParams: BackendParams = backend.BackendParams( 450bf35baadSXuan Hu Map( 4513b739f49SXuan Hu IntScheduler() -> intSchdParams, 4523b739f49SXuan Hu VfScheduler() -> vfSchdParams, 4533b739f49SXuan Hu MemScheduler() -> memSchdParams, 454bf35baadSXuan Hu ), 455bf35baadSXuan Hu Seq( 4563b739f49SXuan Hu intPreg, 4573b739f49SXuan Hu vfPreg, 4585edcc45fSHaojin Tang fakeIntPreg 459bf35baadSXuan Hu ), 460bf35baadSXuan Hu iqWakeUpParams, 461bf35baadSXuan Hu ) 4622225d46eSJiawei Lin} 4632225d46eSJiawei Lin 4642225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 4652225d46eSJiawei Lin 4662225d46eSJiawei Lincase class DebugOptions 4672225d46eSJiawei Lin( 4681545277aSYinan Xu FPGAPlatform: Boolean = false, 4691545277aSYinan Xu EnableDifftest: Boolean = false, 470cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 4711545277aSYinan Xu EnableDebug: Boolean = false, 4722225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 473eb163ef0SHaojin Tang UseDRAMSim: Boolean = false, 474047e34f9SMaxpicca-Li EnableConstantin: Boolean = false, 47562129679Swakafa EnableChiselDB: Boolean = false, 47662129679Swakafa AlwaysBasicDB: Boolean = true, 477e66fe2b1SZifei Zhang EnableTopDown: Boolean = false, 478ec9e6512Swakafa EnableRollingDB: Boolean = false 4792225d46eSJiawei Lin) 4802225d46eSJiawei Lin 4812225d46eSJiawei Lintrait HasXSParameter { 4822225d46eSJiawei Lin 4832225d46eSJiawei Lin implicit val p: Parameters 4842225d46eSJiawei Lin 4852f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 4862f30d658SYinan Xu 4872225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 4882225d46eSJiawei Lin val env = p(DebugOptionsKey) 4892225d46eSJiawei Lin 4902225d46eSJiawei Lin val XLEN = coreParams.XLEN 491deb6421eSHaojin Tang val VLEN = coreParams.VLEN 492a8db15d8Sfdy val ELEN = coreParams.ELEN 493d0de7e4aSpeixiaokun val HSXLEN = coreParams.HSXLEN 4942225d46eSJiawei Lin val minFLen = 32 4952225d46eSJiawei Lin val fLen = 64 496f57f7f2aSYangyu Chen val hartIdLen = p(MaxHartIdBits) 4972225d46eSJiawei Lin def xLen = XLEN 4982225d46eSJiawei Lin 4992225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 5002225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 501d0de7e4aSpeixiaokun val HasHExtension = coreParams.HasHExtension 5022225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 5032225d46eSJiawei Lin val HasIcache = coreParams.HasICache 5042225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 5052225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 506d0de7e4aSpeixiaokun val GPAddrBits = coreParams.GPAddrBits 507d0de7e4aSpeixiaokun val VAddrBits = { 508d0de7e4aSpeixiaokun if(HasHExtension){ 509d0de7e4aSpeixiaokun coreParams.GPAddrBits 510d0de7e4aSpeixiaokun }else{ 511d0de7e4aSpeixiaokun coreParams.VAddrBits 512d0de7e4aSpeixiaokun } 513d0de7e4aSpeixiaokun } // VAddrBits is Virtual Memory addr bits 514d0de7e4aSpeixiaokun 51545f497a4Shappy-lx val AsidLength = coreParams.AsidLength 516d0de7e4aSpeixiaokun val VmidLength = coreParams.VmidLength 517a760aeb0Shappy-lx val ReSelectLen = coreParams.ReSelectLen 5182225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 5192225d46eSJiawei Lin val DataBits = XLEN 5202225d46eSJiawei Lin val DataBytes = DataBits / 8 521cdbff57cSHaoyuan Feng val VDataBytes = VLEN / 8 5222225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 5230ba52110SZiyue Zhang val HasVPU = coreParams.HasVPU 524ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 5252225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 5262225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 5272225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 5282225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 5292225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 5302225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 5312225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 5322225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 5332225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 5342225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 53586d9c530SLingrui98 val EnableGHistDiff = coreParams.EnableGHistDiff 536ab0200c8SEaston Man val EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 537918d87f2SsinceforYy val EnableClockGate = coreParams.EnableClockGate 538f2aabf0dSLingrui98 val UbtbGHRLength = coreParams.UbtbGHRLength 539b37e4b45SLingrui98 val UbtbSize = coreParams.UbtbSize 54011d0c81dSLingrui98 val EnableFauFTB = coreParams.EnableFauFTB 541b37e4b45SLingrui98 val FtbSize = coreParams.FtbSize 542b37e4b45SLingrui98 val FtbWays = coreParams.FtbWays 5432225d46eSJiawei Lin val RasSize = coreParams.RasSize 544c89b4642SGuokai Chen val RasSpecSize = coreParams.RasSpecSize 545c89b4642SGuokai Chen val RasCtrSize = coreParams.RasCtrSize 54616a1cc4bSzoujr 547bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 548bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 54916a1cc4bSzoujr } 550dd6c0695SLingrui98 val numBr = coreParams.numBr 551dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 552cb4f77ceSLingrui98 val TageBanks = coreParams.numBr 553dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 554dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 55534ed6fbcSLingrui98 val SCHistLens = coreParams.SCHistLens 55634ed6fbcSLingrui98 val SCNTables = coreParams.SCNTables 557dd6c0695SLingrui98 55834ed6fbcSLingrui98 val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 55934ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 560dd6c0695SLingrui98 } 561dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 562dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 563dd6c0695SLingrui98 val foldedGHistInfos = 5644813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 565dd6c0695SLingrui98 if (h > 0) 5664813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 567dd6c0695SLingrui98 else 568dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 5694813e060SLingrui98 }.reduce(_++_).toSet ++ 57034ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 571dd6c0695SLingrui98 if (h > 0) 572e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 573dd6c0695SLingrui98 else 574dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 57534ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 576dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 577dd6c0695SLingrui98 if (h > 0) 578dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 579dd6c0695SLingrui98 else 580dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 581527dc111SLingrui98 }.reduce(_++_) ++ 582527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 583527dc111SLingrui98 ).toList 58416a1cc4bSzoujr 585c7fabd05SSteve Gou 586c7fabd05SSteve Gou 5872225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 5882225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 5892225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 590c157cf71SGuokai Chen val ICacheECCForceError = coreParams.ICacheECCForceError 5912225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 59244c9c1deSEaston Man val IBufNBank = coreParams.IBufNBank 5935e7fb7a9SXuan Hu val backendParams: BackendParams = coreParams.backendParams 5942225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 5952225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 5962225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 597780712aaSxiaofeibao-xjtu val RobCommitWidth = coreParams.RobCommitWidth 598780712aaSxiaofeibao-xjtu val RabCommitWidth = coreParams.RabCommitWidth 599d91483a6Sfdy val MaxUopSize = coreParams.MaxUopSize 600fa7f2c26STang Haojin val EnableRenameSnapshot = coreParams.EnableRenameSnapshot 601fa7f2c26STang Haojin val RenameSnapshotNum = coreParams.RenameSnapshotNum 6022225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 6032225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 604d91483a6Sfdy val IntLogicRegs = coreParams.IntLogicRegs 605d91483a6Sfdy val FpLogicRegs = coreParams.FpLogicRegs 606d91483a6Sfdy val VecLogicRegs = coreParams.VecLogicRegs 607fe60541bSXuan Hu val VCONFIG_IDX = coreParams.VCONFIG_IDX 60839c59369SXuan Hu val IntPhyRegs = coreParams.intPreg.numEntries 60939c59369SXuan Hu val VfPhyRegs = coreParams.vfPreg.numEntries 61083ba63b3SXuan Hu val MaxPhyPregs = IntPhyRegs max VfPhyRegs 61139c59369SXuan Hu val PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs) 6129aca92b9SYinan Xu val RobSize = coreParams.RobSize 613a8db15d8Sfdy val RabSize = coreParams.RabSize 6144c7680e0SXuan Hu val VTypeBufferSize = coreParams.VTypeBufferSize 61570224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 61654dc1a5aSXuan Hu val LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth 617d97a1af7SXuan Hu val LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp 618d97a1af7SXuan Hu val LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp 619e4f69d78Ssfencevma val VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 620e4f69d78Ssfencevma val LoadQueueRARSize = coreParams.LoadQueueRARSize 621e4f69d78Ssfencevma val LoadQueueRAWSize = coreParams.LoadQueueRAWSize 622e4f69d78Ssfencevma val RollbackGroupSize = coreParams.RollbackGroupSize 623e4f69d78Ssfencevma val LoadQueueReplaySize = coreParams.LoadQueueReplaySize 624e4f69d78Ssfencevma val LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 6250a992150SWilliam Wang val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 6262225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 6270a992150SWilliam Wang val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 628e4f69d78Ssfencevma val StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 629cea88ff8SWilliam Wang val VlsQueueSize = coreParams.VlsQueueSize 6302225d46eSJiawei Lin val dpParams = coreParams.dpParams 6313b739f49SXuan Hu 632351e22f2SXuan Hu def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max 633351e22f2SXuan Hu def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max 634c7d010e5SXuan Hu 6356ce10964SXuan Hu val NumRedirect = backendParams.numRedirect 6369342624fSGao-Zeyu val BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception 63742dddaceSXuan Hu val FtqRedirectAheadNum = NumRedirect 6382225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 6392225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 64020a5248fSzhanglinjuan val VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth 64120a5248fSzhanglinjuan val VecStorePipelineWidth = coreParams.VecStorePipelineWidth 642cea88ff8SWilliam Wang val VecMemSrcInWidth = coreParams.VecMemSrcInWidth 643cea88ff8SWilliam Wang val VecMemInstWbWidth = coreParams.VecMemInstWbWidth 644cea88ff8SWilliam Wang val VecMemDispatchWidth = coreParams.VecMemDispatchWidth 6452225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 64605f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 64746f74b57SHaojin Tang val EnsbufferWidth = coreParams.EnsbufferWidth 648ec49b127Ssinsanction val LoadDependencyWidth = coreParams.LoadDependencyWidth 64920a5248fSzhanglinjuan val UsQueueSize = coreParams.UsQueueSize 65020a5248fSzhanglinjuan val VlFlowSize = coreParams.VlFlowSize 65120a5248fSzhanglinjuan val VlUopSize = coreParams.VlUopSize 652876b71fdSzhanglinjuan val VsFlowL1Size = coreParams.VsFlowL1Size 653876b71fdSzhanglinjuan val VsFlowL2Size = coreParams.VsFlowL2Size 65420a5248fSzhanglinjuan val VsUopSize = coreParams.VsUopSize 65537225120Ssfencevma val UncacheBufferSize = coreParams.UncacheBufferSize 65664886eefSWilliam Wang val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 6573db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 65867682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 659026615fcSWilliam Wang val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 660026615fcSWilliam Wang val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 6616786cfb7SWilliam Wang val EnableAccurateLoadError = coreParams.EnableAccurateLoadError 66237225120Ssfencevma val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 6630d32f713Shappy-lx val EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 6640d32f713Shappy-lx val EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 6650d32f713Shappy-lx val EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 6660d32f713Shappy-lx val EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 6670d32f713Shappy-lx val EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 6681d260098SXuan Hu require(LoadPipelineWidth == backendParams.LdExuCnt, "LoadPipelineWidth must be equal exuParameters.LduCnt!") 6691d260098SXuan Hu require(StorePipelineWidth == backendParams.StaCnt, "StorePipelineWidth must be equal exuParameters.StuCnt!") 670ec86549eSsfencevma val Enable3Load3Store = (LoadPipelineWidth == 3 && StorePipelineWidth == 3) 67145f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 672d0de7e4aSpeixiaokun val vmidLen = coreParams.MMUVmidLen 673a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 674bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 67504665835SMaxpicca-Li val iwpuParam = coreParams.iwpuParameters 67604665835SMaxpicca-Li val dwpuParam = coreParams.dwpuParameters 677a0301c0dSLemover val itlbParams = coreParams.itlbParameters 678a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 679a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 6808f1fa9b1Ssfencevma val hytlbParams = coreParams.hytlbParameters 681c8309e8aSHaoyuan Feng val pftlbParams = coreParams.pftlbParameters 682*aee6a6d1SYanqin Li val l2ToL1Params = coreParams.l2ToL1tlbParameters 683a0301c0dSLemover val btlbParams = coreParams.btlbParameters 6845854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 6852225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 6862225d46eSJiawei Lin 6872225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 6882225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 6892225d46eSJiawei Lin 69005f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 6914f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 6922225d46eSJiawei Lin 693b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 694b899def8SWilliam Wang // for constrained LR/SC loop 695b899def8SWilliam Wang val LRSCCycles = 64 696b899def8SWilliam Wang // for lr storm 697b899def8SWilliam Wang val LRSCBackOff = 8 6982225d46eSJiawei Lin 6992225d46eSJiawei Lin // cache hierarchy configurations 7002225d46eSJiawei Lin val l1BusDataWidth = 256 7012225d46eSJiawei Lin 702de169c67SWilliam Wang // load violation predict 703de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 704de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 705de169c67SWilliam Wang // wait table parameters 706de169c67SWilliam Wang val WaitTableSize = 1024 707de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 708de169c67SWilliam Wang val LWTUse2BitCounter = true 709de169c67SWilliam Wang // store set parameters 710de169c67SWilliam Wang val SSITSize = WaitTableSize 711de169c67SWilliam Wang val LFSTSize = 32 712de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 713de169c67SWilliam Wang val LFSTWidth = 4 714de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 7151548ca99SHaojin Tang val LFSTEnable = true 716cc4fb544Ssfencevma 717cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 718cd365d4cSrvcoresjw val numPCntHc: Int = 25 719cd365d4cSrvcoresjw val numPCntPtw: Int = 19 720cd365d4cSrvcoresjw 721cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 722cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 723cd365d4cSrvcoresjw val numCSRPCntLsu = 8 724cd365d4cSrvcoresjw val numCSRPCntHc = 5 7259a128342SHaoyuan Feng val printEventCoding = true 726f7af4c74Schengguanghui 727f7af4c74Schengguanghui // Parameters for Sdtrig extension 728f7af4c74Schengguanghui protected val TriggerNum = 4 729f7af4c74Schengguanghui protected val TriggerChainMaxLength = 2 7302225d46eSJiawei Lin} 731