1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 2298c71602SJiawei Linimport huancun._ 233b739f49SXuan Huimport system.SoCParamsKey 24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._ 29730cfbc0SXuan Huimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler} 305edcc45fSHaojin Tangimport xiangshan.backend.regfile.{IntPregParams, PregParams, VfPregParams, FakeIntPregParams} 31730cfbc0SXuan Huimport xiangshan.backend.BackendParams 323b739f49SXuan Huimport xiangshan.cache.DCacheParameters 33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters 363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 373b739f49SXuan Huimport xiangshan.frontend._ 383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 393b739f49SXuan Hu 40d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 412f30d658SYinan Xuimport system.SoCParamsKey 4298c71602SJiawei Linimport huancun._ 4398c71602SJiawei Linimport huancun.debug._ 4404665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters 4515ee59e4Swakafaimport coupledL2._ 46bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig 47289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 48289fc2f9SLinJiawei 49dd6c0695SLingrui98import scala.math.min 5034ab1ae9SJiawei Lin 5134ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 5234ab1ae9SJiawei Lin 532225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 542225d46eSJiawei Lin 552225d46eSJiawei Lincase class XSCoreParameters 562225d46eSJiawei Lin( 572225d46eSJiawei Lin HasPrefetch: Boolean = false, 582225d46eSJiawei Lin HartId: Int = 0, 592225d46eSJiawei Lin XLEN: Int = 64, 60deb6421eSHaojin Tang VLEN: Int = 128, 61a8db15d8Sfdy ELEN: Int = 64, 622225d46eSJiawei Lin HasMExtension: Boolean = true, 632225d46eSJiawei Lin HasCExtension: Boolean = true, 642225d46eSJiawei Lin HasDiv: Boolean = true, 652225d46eSJiawei Lin HasICache: Boolean = true, 662225d46eSJiawei Lin HasDCache: Boolean = true, 672225d46eSJiawei Lin AddrBits: Int = 64, 682225d46eSJiawei Lin VAddrBits: Int = 39, 692225d46eSJiawei Lin HasFPU: Boolean = true, 7035d1557aSZiyue Zhang HasVPU: Boolean = true, 71ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 722225d46eSJiawei Lin FetchWidth: Int = 8, 7345f497a4Shappy-lx AsidLength: Int = 16, 742225d46eSJiawei Lin EnableBPU: Boolean = true, 752225d46eSJiawei Lin EnableBPD: Boolean = true, 762225d46eSJiawei Lin EnableRAS: Boolean = true, 772225d46eSJiawei Lin EnableLB: Boolean = false, 782225d46eSJiawei Lin EnableLoop: Boolean = true, 79e0f3968cSzoujr EnableSC: Boolean = true, 802225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 81*918d87f2SsinceforYy EnableClockGate: Boolean = true, 822225d46eSJiawei Lin EnableJal: Boolean = false, 8311d0c81dSLingrui98 EnableFauFTB: Boolean = true, 84f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 85c7fabd05SSteve Gou // HistoryLength: Int = 512, 862f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 87ab0200c8SEaston Man EnableCommitGHistDiff: Boolean = true, 88edc18578SLingrui98 UbtbSize: Int = 256, 89b37e4b45SLingrui98 FtbSize: Int = 2048, 900b8e1fd0SGuokai Chen RasSize: Int = 16, 910b8e1fd0SGuokai Chen RasSpecSize: Int = 32, 9277bef50aSGuokai Chen RasCtrSize: Int = 3, 932225d46eSJiawei Lin CacheLineSize: Int = 512, 94b37e4b45SLingrui98 FtbWays: Int = 4, 95dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 96dd6c0695SLingrui98 // Sets Hist Tag 9751e26c03SLingrui98 // Seq(( 2048, 2, 8), 9851e26c03SLingrui98 // ( 2048, 9, 8), 9951e26c03SLingrui98 // ( 2048, 13, 8), 10051e26c03SLingrui98 // ( 2048, 20, 8), 10151e26c03SLingrui98 // ( 2048, 26, 8), 10251e26c03SLingrui98 // ( 2048, 44, 8), 10351e26c03SLingrui98 // ( 2048, 73, 8), 10451e26c03SLingrui98 // ( 2048, 256, 8)), 10551e26c03SLingrui98 Seq(( 4096, 8, 8), 10651e26c03SLingrui98 ( 4096, 13, 8), 10751e26c03SLingrui98 ( 4096, 32, 8), 10851e26c03SLingrui98 ( 4096, 119, 8)), 109dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 110dd6c0695SLingrui98 // Sets Hist Tag 11103c81005SLingrui98 Seq(( 256, 4, 9), 112527dc111SLingrui98 ( 256, 8, 9), 1133581d7d3SLingrui98 ( 512, 13, 9), 114527dc111SLingrui98 ( 512, 16, 9), 115f2aabf0dSLingrui98 ( 512, 32, 9)), 11682dc6ff8SLingrui98 SCNRows: Int = 512, 11782dc6ff8SLingrui98 SCNTables: Int = 4, 118dd6c0695SLingrui98 SCCtrBits: Int = 6, 11982dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 120dd6c0695SLingrui98 numBr: Int = 2, 121bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 122bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 12316a1cc4bSzoujr val ftb = Module(new FTB()(p)) 124c5e28a9aSLingrui98 val ubtb =Module(new FauFTB()(p)) 1254813e060SLingrui98 // val bim = Module(new BIM()(p)) 126bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1274cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 12860f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1294813e060SLingrui98 val preds = Seq(ubtb, tage, ftb, ittage, ras) 13016a1cc4bSzoujr preds.map(_.io := DontCare) 13116a1cc4bSzoujr 13216a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 13316a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 13416a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 13516a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 13616a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 1374813e060SLingrui98 ubtb.io.in.bits.resp_in(0) := resp_in 138c2d1ec7dSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out 139c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 140c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 141c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 14216a1cc4bSzoujr 143c2d1ec7dSLingrui98 (preds, ras.io.out) 14416a1cc4bSzoujr }), 145c157cf71SGuokai Chen ICacheECCForceError: Boolean = false, 1462225d46eSJiawei Lin IBufSize: Int = 48, 14744c9c1deSEaston Man IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize 1482225d46eSJiawei Lin DecodeWidth: Int = 6, 1492225d46eSJiawei Lin RenameWidth: Int = 6, 1502225d46eSJiawei Lin CommitWidth: Int = 6, 15165df1368Sczw MaxUopSize: Int = 65, 152fa7f2c26STang Haojin EnableRenameSnapshot: Boolean = true, 153fa7f2c26STang Haojin RenameSnapshotNum: Int = 4, 1545df4db2aSLingrui98 FtqSize: Int = 64, 1552225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 156a8db15d8Sfdy IntLogicRegs: Int = 32, 157f2ea741cSzhanglinjuan FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride 158189ec863SzhanglyGit VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig 159189ec863SzhanglyGit VCONFIG_IDX: Int = 32, 1607154d65eSYinan Xu NRPhyRegs: Int = 192, 1618ff9f385SHaojin Tang VirtualLoadQueueSize: Int = 72, 1628ff9f385SHaojin Tang LoadQueueRARSize: Int = 72, 163e4f69d78Ssfencevma LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 164e4f69d78Ssfencevma RollbackGroupSize: Int = 8, 16544cbc983Ssfencevma LoadQueueReplaySize: Int = 72, 166e4f69d78Ssfencevma LoadUncacheBufferSize: Int = 20, 167e4f69d78Ssfencevma LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 1682b4e8253SYinan Xu StoreQueueSize: Int = 64, 169e4f69d78Ssfencevma StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 170e4f69d78Ssfencevma StoreQueueForwardWithMask: Boolean = true, 171cea88ff8SWilliam Wang VlsQueueSize: Int = 8, 1721f35da39Sxiaofeibao-xjtu RobSize: Int = 160, 173a8db15d8Sfdy RabSize: Int = 256, 1744c7680e0SXuan Hu VTypeBufferSize: Int = 64, // used to reorder vtype 1751f35da39Sxiaofeibao-xjtu IssueQueueSize: Int = 24, 17628607074Ssinsanction IssueQueueCompEntrySize: Int = 16, 1772225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1782225d46eSJiawei Lin IntDqSize = 16, 1792225d46eSJiawei Lin FpDqSize = 16, 180b1a9bf2eSXuan Hu LsDqSize = 18, 181ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 1823b739f49SXuan Hu FpDqDeqWidth = 6, 1833b739f49SXuan Hu LsDqDeqWidth = 6, 1842225d46eSJiawei Lin ), 1853b739f49SXuan Hu intPreg: PregParams = IntPregParams( 1866f7be84aSXuan Hu numEntries = 224, 18739c59369SXuan Hu numRead = None, 18839c59369SXuan Hu numWrite = None, 1892225d46eSJiawei Lin ), 1903b739f49SXuan Hu vfPreg: VfPregParams = VfPregParams( 19139c59369SXuan Hu numEntries = 192, 19220a5248fSzhanglinjuan numRead = Some(14), 19339c59369SXuan Hu numWrite = None, 1943b739f49SXuan Hu ), 195289fc2f9SLinJiawei prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 196a81cda24Ssfencevma LoadPipelineWidth: Int = 3, 1972142592bSxiaofeibao-xjtu StorePipelineWidth: Int = 2, 19820a5248fSzhanglinjuan VecLoadPipelineWidth: Int = 2, 19920a5248fSzhanglinjuan VecStorePipelineWidth: Int = 2, 200cea88ff8SWilliam Wang VecMemSrcInWidth: Int = 2, 201cea88ff8SWilliam Wang VecMemInstWbWidth: Int = 1, 202cea88ff8SWilliam Wang VecMemDispatchWidth: Int = 1, 2032225d46eSJiawei Lin StoreBufferSize: Int = 16, 20405f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 20546f74b57SHaojin Tang EnsbufferWidth: Int = 2, 20620a5248fSzhanglinjuan // ============ VLSU ============ 20720a5248fSzhanglinjuan UsQueueSize: Int = 8, 20820a5248fSzhanglinjuan VlFlowSize: Int = 32, 20920a5248fSzhanglinjuan VlUopSize: Int = 32, 210876b71fdSzhanglinjuan VsFlowL1Size: Int = 128, 211876b71fdSzhanglinjuan VsFlowL2Size: Int = 32, 21220a5248fSzhanglinjuan VsUopSize: Int = 32, 21320a5248fSzhanglinjuan // ============================== 21437225120Ssfencevma UncacheBufferSize: Int = 4, 215cd2ff98bShappy-lx EnableLoadToLoadForward: Boolean = false, 21614a67055Ssfencevma EnableFastForward: Boolean = true, 217beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 218026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 219026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 2206786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 221e32bafbaSbugGenerator EnableUncacheWriteOutstanding: Boolean = false, 2220d32f713Shappy-lx EnableStorePrefetchAtIssue: Boolean = false, 2230d32f713Shappy-lx EnableStorePrefetchAtCommit: Boolean = false, 2240d32f713Shappy-lx EnableAtCommitMissTrigger: Boolean = true, 2250d32f713Shappy-lx EnableStorePrefetchSMS: Boolean = false, 2260d32f713Shappy-lx EnableStorePrefetchSPB: Boolean = false, 22745f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 22862dfd6c3Shappy-lx ReSelectLen: Int = 7, // load replay queue replay select counter len 22904665835SMaxpicca-Li iwpuParameters: WPUParameters = WPUParameters( 23004665835SMaxpicca-Li enWPU = false, 23104665835SMaxpicca-Li algoName = "mmru", 23204665835SMaxpicca-Li isICache = true, 23304665835SMaxpicca-Li ), 23404665835SMaxpicca-Li dwpuParameters: WPUParameters = WPUParameters( 23504665835SMaxpicca-Li enWPU = false, 23604665835SMaxpicca-Li algoName = "mmru", 23704665835SMaxpicca-Li enCfPred = false, 23804665835SMaxpicca-Li isICache = false, 23904665835SMaxpicca-Li ), 240a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 241a0301c0dSLemover name = "itlb", 242a0301c0dSLemover fetchi = true, 243a0301c0dSLemover useDmode = false, 244f9ac118cSHaoyuan Feng NWays = 48, 245a0301c0dSLemover ), 24634f9624dSguohongyu itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 24734f9624dSguohongyu ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 248a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 249a0301c0dSLemover name = "ldtlb", 250f9ac118cSHaoyuan Feng NWays = 48, 25153b8f1a7SLemover outReplace = false, 2525b7ef044SLemover partialStaticPMP = true, 253f1fe8698SLemover outsideRecvFlush = true, 2545cf62c1aSLemover saveLevel = true 255a0301c0dSLemover ), 256a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 257a0301c0dSLemover name = "sttlb", 258f9ac118cSHaoyuan Feng NWays = 48, 25953b8f1a7SLemover outReplace = false, 2605b7ef044SLemover partialStaticPMP = true, 261f1fe8698SLemover outsideRecvFlush = true, 2625cf62c1aSLemover saveLevel = true 263a0301c0dSLemover ), 2648f1fa9b1Ssfencevma hytlbParameters: TLBParameters = TLBParameters( 2658f1fa9b1Ssfencevma name = "hytlb", 266531c40faSsinceforYy NWays = 48, 267531c40faSsinceforYy outReplace = false, 2688f1fa9b1Ssfencevma partialStaticPMP = true, 2698f1fa9b1Ssfencevma outsideRecvFlush = true, 270531c40faSsinceforYy saveLevel = true 2718f1fa9b1Ssfencevma ), 272c8309e8aSHaoyuan Feng pftlbParameters: TLBParameters = TLBParameters( 273c8309e8aSHaoyuan Feng name = "pftlb", 274f9ac118cSHaoyuan Feng NWays = 48, 275c8309e8aSHaoyuan Feng outReplace = false, 276c8309e8aSHaoyuan Feng partialStaticPMP = true, 277c8309e8aSHaoyuan Feng outsideRecvFlush = true, 278c8309e8aSHaoyuan Feng saveLevel = true 279c8309e8aSHaoyuan Feng ), 280bf08468cSLemover refillBothTlb: Boolean = false, 281a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 282a0301c0dSLemover name = "btlb", 283f9ac118cSHaoyuan Feng NWays = 48, 284a0301c0dSLemover ), 2855854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 2862225d46eSJiawei Lin NumPerfCounters: Int = 16, 28705f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 28805f23f57SWilliam Wang tagECC = Some("parity"), 28905f23f57SWilliam Wang dataECC = Some("parity"), 29005f23f57SWilliam Wang replacer = Some("setplru"), 2911d8f4dcbSJay nMissEntries = 2, 2927052722fSJay nProbeEntries = 2, 293cb93f2f2Sguohongyu nPrefetchEntries = 12, 2949bba777eSssszwic nPrefBufferEntries = 32, 29505f23f57SWilliam Wang ), 2964f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 29705f23f57SWilliam Wang tagECC = Some("secded"), 29805f23f57SWilliam Wang dataECC = Some("secded"), 29905f23f57SWilliam Wang replacer = Some("setplru"), 30005f23f57SWilliam Wang nMissEntries = 16, 301300ded30SWilliam Wang nProbeEntries = 8, 3020d32f713Shappy-lx nReleaseEntries = 18, 3030d32f713Shappy-lx nMaxPrefetchEntry = 6, 3044f94c0c6SJiawei Lin )), 30515ee59e4Swakafa L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 306a1ea7f76SJiawei Lin name = "l2", 307a1ea7f76SJiawei Lin ways = 8, 308a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 30915ee59e4Swakafa prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()) 3104f94c0c6SJiawei Lin )), 311d5be5d19SJiawei Lin L2NBanks: Int = 1, 312a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 313e0374b1cSHaoyuan Feng softTLB: Boolean = false, // dpi-c l1tlb debug only 314e0374b1cSHaoyuan Feng softPTW: Boolean = false, // dpi-c l2tlb debug only 3155afdf73cSHaoyuan Feng softPTWDelay: Int = 1 3162225d46eSJiawei Lin){ 317b52d4755SXuan Hu def vlWidth = log2Up(VLEN) + 1 318b52d4755SXuan Hu 319c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 320c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 321c7fabd05SSteve Gou 32239c59369SXuan Hu val intSchdParams = { 3233b739f49SXuan Hu implicit val schdType: SchedulerType = IntScheduler() 3243b739f49SXuan Hu SchdBlockParams(Seq( 3253b739f49SXuan Hu IssueBlockParams(Seq( 3267556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2), 3277556e9bdSxiaofeibao-xjtu ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 4, 0)), Seq(Seq(IntRD(8, 0)), Seq(IntRD(7, 1))), true, 2), 32828607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 329cde70b38SzhanglyGit IssueBlockParams(Seq( 3307556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2), 3317556e9bdSxiaofeibao-xjtu ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 2, 1)), Seq(Seq(IntRD(9, 0)), Seq(IntRD(5, 1))), true, 2), 33228607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3333b739f49SXuan Hu IssueBlockParams(Seq( 334ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2), 335983f9a4cSZiyue Zhang ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, CsrCfg, FenceCfg, I2vCfg), Seq(IntWB(port = 3, 1), VfWB(4, 0)), Seq(Seq(IntRD(10, 0)), Seq(IntRD(3, 1)))), 33628607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3373b739f49SXuan Hu IssueBlockParams(Seq( 338ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2), 3396ccce570SzhanglyGit ExeUnitParams("BJU3", Seq(DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(11, 0)), Seq(IntRD(1, 1)))), 34028607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3413b739f49SXuan Hu ), 3423b739f49SXuan Hu numPregs = intPreg.numEntries, 3433b739f49SXuan Hu numDeqOutside = 0, 3443b739f49SXuan Hu schdType = schdType, 3453b739f49SXuan Hu rfDataWidth = intPreg.dataCfg.dataWidth, 3463b739f49SXuan Hu numUopIn = dpParams.IntDqDeqWidth, 3473b739f49SXuan Hu ) 3483b739f49SXuan Hu } 34939c59369SXuan Hu val vfSchdParams = { 3503b739f49SXuan Hu implicit val schdType: SchedulerType = VfScheduler() 3513b739f49SXuan Hu SchdBlockParams(Seq( 3523b739f49SXuan Hu IssueBlockParams(Seq( 3531f35da39Sxiaofeibao-xjtu ExeUnitParams("VFEX0", Seq(VfaluCfg, VfmaCfg, VialuCfg, VppuCfg, F2fCfg, F2iCfg, VSetRvfWvfCfg), Seq(VfWB(port = 0, 0), IntWB(port = 0, 1)), Seq(Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)))), 35428607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3553b739f49SXuan Hu IssueBlockParams(Seq( 356ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("VFEX1", Seq(VfaluCfg, VfmaCfg, VimacCfg, VipuCfg, F2vCfg, VfcvtCfg), Seq(VfWB(port = 1, 0), IntWB(port = 1, 1)), Seq(Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)))), 3571f35da39Sxiaofeibao-xjtu ExeUnitParams("VFEX2", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 2, 0)), Seq(Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)))), 35828607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3593b739f49SXuan Hu ), 3603b739f49SXuan Hu numPregs = vfPreg.numEntries, 3613b739f49SXuan Hu numDeqOutside = 0, 3623b739f49SXuan Hu schdType = schdType, 3633b739f49SXuan Hu rfDataWidth = vfPreg.dataCfg.dataWidth, 3643b739f49SXuan Hu numUopIn = dpParams.FpDqDeqWidth, 3653b739f49SXuan Hu ) 3663b739f49SXuan Hu } 36739c59369SXuan Hu 36839c59369SXuan Hu val memSchdParams = { 3693b739f49SXuan Hu implicit val schdType: SchedulerType = MemScheduler() 3703b739f49SXuan Hu val rfDataWidth = 64 3712225d46eSJiawei Lin 3723b739f49SXuan Hu SchdBlockParams(Seq( 3733b739f49SXuan Hu IssueBlockParams(Seq( 3742142592bSxiaofeibao-xjtu ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(15, 0)))), 37528607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 376b133b458SXuan Hu IssueBlockParams(Seq( 3772142592bSxiaofeibao-xjtu ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(13, 1)))), 378202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 379202674aeSHaojin Tang IssueBlockParams(Seq( 3802142592bSxiaofeibao-xjtu ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), VfWB(5, 0)), Seq(Seq(IntRD(12, 0))), true, 2), 38128607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3823b739f49SXuan Hu IssueBlockParams(Seq( 3832142592bSxiaofeibao-xjtu ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), VfWB(6, 0)), Seq(Seq(IntRD(13, 0))), true, 2), 38428607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 385e77d3114SHaojin Tang IssueBlockParams(Seq( 3862142592bSxiaofeibao-xjtu ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), VfWB(7, 0)), Seq(Seq(IntRD(14, 0))), true, 2), 38728607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 388a81cda24Ssfencevma IssueBlockParams(Seq( 3899f002cc0SXuan Hu ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg), Seq(VfWB(3, 0)), Seq(Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)))), 39028607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 391ecfc6f16SXuan Hu IssueBlockParams(Seq( 3922142592bSxiaofeibao-xjtu ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(12, 1), VfRD(6, 0)))), 39328607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 39427811ea4SXuan Hu IssueBlockParams(Seq( 3952142592bSxiaofeibao-xjtu ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(14, 1), VfRD(10, Int.MaxValue)))), 396202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3973b739f49SXuan Hu ), 398141a6449SXuan Hu numPregs = intPreg.numEntries max vfPreg.numEntries, 3993b739f49SXuan Hu numDeqOutside = 0, 4003b739f49SXuan Hu schdType = schdType, 4013b739f49SXuan Hu rfDataWidth = rfDataWidth, 4023b739f49SXuan Hu numUopIn = dpParams.LsDqDeqWidth, 4033b739f49SXuan Hu ) 4043b739f49SXuan Hu } 4052225d46eSJiawei Lin 406bf35baadSXuan Hu def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth 407bf35baadSXuan Hu 408bf35baadSXuan Hu def iqWakeUpParams = { 409bf35baadSXuan Hu Seq( 410c0b91ca1SHaojin Tang WakeUpConfig( 4112142592bSxiaofeibao-xjtu Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2") -> 4122142592bSxiaofeibao-xjtu Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STD0", "STD1") 413c0b91ca1SHaojin Tang ), 414c0b91ca1SHaojin Tang ).flatten 415bf35baadSXuan Hu } 416bf35baadSXuan Hu 4175edcc45fSHaojin Tang def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite) 4185edcc45fSHaojin Tang 4190c7ebb58Sxiaofeibao-xjtu val backendParams: BackendParams = backend.BackendParams( 420bf35baadSXuan Hu Map( 4213b739f49SXuan Hu IntScheduler() -> intSchdParams, 4223b739f49SXuan Hu VfScheduler() -> vfSchdParams, 4233b739f49SXuan Hu MemScheduler() -> memSchdParams, 424bf35baadSXuan Hu ), 425bf35baadSXuan Hu Seq( 4263b739f49SXuan Hu intPreg, 4273b739f49SXuan Hu vfPreg, 4285edcc45fSHaojin Tang fakeIntPreg 429bf35baadSXuan Hu ), 430bf35baadSXuan Hu iqWakeUpParams, 431bf35baadSXuan Hu ) 4322225d46eSJiawei Lin} 4332225d46eSJiawei Lin 4342225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 4352225d46eSJiawei Lin 4362225d46eSJiawei Lincase class DebugOptions 4372225d46eSJiawei Lin( 4381545277aSYinan Xu FPGAPlatform: Boolean = false, 4391545277aSYinan Xu EnableDifftest: Boolean = false, 440cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 4411545277aSYinan Xu EnableDebug: Boolean = false, 4422225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 443eb163ef0SHaojin Tang UseDRAMSim: Boolean = false, 444047e34f9SMaxpicca-Li EnableConstantin: Boolean = false, 44562129679Swakafa EnableChiselDB: Boolean = false, 44662129679Swakafa AlwaysBasicDB: Boolean = true, 447e66fe2b1SZifei Zhang EnableTopDown: Boolean = false, 448ec9e6512Swakafa EnableRollingDB: Boolean = false 4492225d46eSJiawei Lin) 4502225d46eSJiawei Lin 4512225d46eSJiawei Lintrait HasXSParameter { 4522225d46eSJiawei Lin 4532225d46eSJiawei Lin implicit val p: Parameters 4542225d46eSJiawei Lin 4552f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 4562f30d658SYinan Xu 4572225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 4582225d46eSJiawei Lin val env = p(DebugOptionsKey) 4592225d46eSJiawei Lin 4602225d46eSJiawei Lin val XLEN = coreParams.XLEN 461deb6421eSHaojin Tang val VLEN = coreParams.VLEN 462a8db15d8Sfdy val ELEN = coreParams.ELEN 4632225d46eSJiawei Lin val minFLen = 32 4642225d46eSJiawei Lin val fLen = 64 4652225d46eSJiawei Lin def xLen = XLEN 4662225d46eSJiawei Lin 4672225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 4682225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 4692225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 4702225d46eSJiawei Lin val HasIcache = coreParams.HasICache 4712225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 4722225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 4732225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 47445f497a4Shappy-lx val AsidLength = coreParams.AsidLength 475a760aeb0Shappy-lx val ReSelectLen = coreParams.ReSelectLen 4762225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 4772225d46eSJiawei Lin val DataBits = XLEN 4782225d46eSJiawei Lin val DataBytes = DataBits / 8 479cdbff57cSHaoyuan Feng val VDataBytes = VLEN / 8 4802225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 4810ba52110SZiyue Zhang val HasVPU = coreParams.HasVPU 482ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 4832225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 4842225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 4852225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 4862225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 4872225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 4882225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 4892225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 4902225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 4912225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 4922225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 49386d9c530SLingrui98 val EnableGHistDiff = coreParams.EnableGHistDiff 494ab0200c8SEaston Man val EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 495*918d87f2SsinceforYy val EnableClockGate = coreParams.EnableClockGate 496f2aabf0dSLingrui98 val UbtbGHRLength = coreParams.UbtbGHRLength 497b37e4b45SLingrui98 val UbtbSize = coreParams.UbtbSize 49811d0c81dSLingrui98 val EnableFauFTB = coreParams.EnableFauFTB 499b37e4b45SLingrui98 val FtbSize = coreParams.FtbSize 500b37e4b45SLingrui98 val FtbWays = coreParams.FtbWays 5012225d46eSJiawei Lin val RasSize = coreParams.RasSize 502c89b4642SGuokai Chen val RasSpecSize = coreParams.RasSpecSize 503c89b4642SGuokai Chen val RasCtrSize = coreParams.RasCtrSize 50416a1cc4bSzoujr 505bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 506bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 50716a1cc4bSzoujr } 508dd6c0695SLingrui98 val numBr = coreParams.numBr 509dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 510cb4f77ceSLingrui98 val TageBanks = coreParams.numBr 511dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 512dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 51334ed6fbcSLingrui98 val SCHistLens = coreParams.SCHistLens 51434ed6fbcSLingrui98 val SCNTables = coreParams.SCNTables 515dd6c0695SLingrui98 51634ed6fbcSLingrui98 val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 51734ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 518dd6c0695SLingrui98 } 519dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 520dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 521dd6c0695SLingrui98 val foldedGHistInfos = 5224813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 523dd6c0695SLingrui98 if (h > 0) 5244813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 525dd6c0695SLingrui98 else 526dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 5274813e060SLingrui98 }.reduce(_++_).toSet ++ 52834ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 529dd6c0695SLingrui98 if (h > 0) 530e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 531dd6c0695SLingrui98 else 532dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 53334ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 534dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 535dd6c0695SLingrui98 if (h > 0) 536dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 537dd6c0695SLingrui98 else 538dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 539527dc111SLingrui98 }.reduce(_++_) ++ 540527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 541527dc111SLingrui98 ).toList 54216a1cc4bSzoujr 543c7fabd05SSteve Gou 544c7fabd05SSteve Gou 5452225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 5462225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 5472225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 548c157cf71SGuokai Chen val ICacheECCForceError = coreParams.ICacheECCForceError 5492225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 55044c9c1deSEaston Man val IBufNBank = coreParams.IBufNBank 5515e7fb7a9SXuan Hu val backendParams: BackendParams = coreParams.backendParams 5522225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 5532225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 5542225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 555d91483a6Sfdy val MaxUopSize = coreParams.MaxUopSize 556fa7f2c26STang Haojin val EnableRenameSnapshot = coreParams.EnableRenameSnapshot 557fa7f2c26STang Haojin val RenameSnapshotNum = coreParams.RenameSnapshotNum 5582225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 5592225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 560d91483a6Sfdy val IntLogicRegs = coreParams.IntLogicRegs 561d91483a6Sfdy val FpLogicRegs = coreParams.FpLogicRegs 562d91483a6Sfdy val VecLogicRegs = coreParams.VecLogicRegs 563fe60541bSXuan Hu val VCONFIG_IDX = coreParams.VCONFIG_IDX 56439c59369SXuan Hu val IntPhyRegs = coreParams.intPreg.numEntries 56539c59369SXuan Hu val VfPhyRegs = coreParams.vfPreg.numEntries 56683ba63b3SXuan Hu val MaxPhyPregs = IntPhyRegs max VfPhyRegs 56739c59369SXuan Hu val PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs) 5689aca92b9SYinan Xu val RobSize = coreParams.RobSize 569a8db15d8Sfdy val RabSize = coreParams.RabSize 5704c7680e0SXuan Hu val VTypeBufferSize = coreParams.VTypeBufferSize 57170224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 57254dc1a5aSXuan Hu val LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth 573d97a1af7SXuan Hu val LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp 574d97a1af7SXuan Hu val LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp 575e4f69d78Ssfencevma val VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 576e4f69d78Ssfencevma val LoadQueueRARSize = coreParams.LoadQueueRARSize 577e4f69d78Ssfencevma val LoadQueueRAWSize = coreParams.LoadQueueRAWSize 578e4f69d78Ssfencevma val RollbackGroupSize = coreParams.RollbackGroupSize 579e4f69d78Ssfencevma val LoadQueueReplaySize = coreParams.LoadQueueReplaySize 580e4f69d78Ssfencevma val LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 5810a992150SWilliam Wang val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 5822225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 5830a992150SWilliam Wang val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 584e4f69d78Ssfencevma val StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 585cea88ff8SWilliam Wang val VlsQueueSize = coreParams.VlsQueueSize 5862225d46eSJiawei Lin val dpParams = coreParams.dpParams 5873b739f49SXuan Hu 588351e22f2SXuan Hu def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max 589351e22f2SXuan Hu def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max 590c7d010e5SXuan Hu 5916ce10964SXuan Hu val NumRedirect = backendParams.numRedirect 5929342624fSGao-Zeyu val BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception 59342dddaceSXuan Hu val FtqRedirectAheadNum = NumRedirect 5942225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 5952225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 59620a5248fSzhanglinjuan val VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth 59720a5248fSzhanglinjuan val VecStorePipelineWidth = coreParams.VecStorePipelineWidth 598cea88ff8SWilliam Wang val VecMemSrcInWidth = coreParams.VecMemSrcInWidth 599cea88ff8SWilliam Wang val VecMemInstWbWidth = coreParams.VecMemInstWbWidth 600cea88ff8SWilliam Wang val VecMemDispatchWidth = coreParams.VecMemDispatchWidth 6012225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 60205f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 60346f74b57SHaojin Tang val EnsbufferWidth = coreParams.EnsbufferWidth 60420a5248fSzhanglinjuan val UsQueueSize = coreParams.UsQueueSize 60520a5248fSzhanglinjuan val VlFlowSize = coreParams.VlFlowSize 60620a5248fSzhanglinjuan val VlUopSize = coreParams.VlUopSize 607876b71fdSzhanglinjuan val VsFlowL1Size = coreParams.VsFlowL1Size 608876b71fdSzhanglinjuan val VsFlowL2Size = coreParams.VsFlowL2Size 60920a5248fSzhanglinjuan val VsUopSize = coreParams.VsUopSize 61037225120Ssfencevma val UncacheBufferSize = coreParams.UncacheBufferSize 61164886eefSWilliam Wang val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 6123db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 61367682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 614026615fcSWilliam Wang val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 615026615fcSWilliam Wang val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 6166786cfb7SWilliam Wang val EnableAccurateLoadError = coreParams.EnableAccurateLoadError 61737225120Ssfencevma val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 6180d32f713Shappy-lx val EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 6190d32f713Shappy-lx val EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 6200d32f713Shappy-lx val EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 6210d32f713Shappy-lx val EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 6220d32f713Shappy-lx val EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 62345f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 624a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 625bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 62604665835SMaxpicca-Li val iwpuParam = coreParams.iwpuParameters 62704665835SMaxpicca-Li val dwpuParam = coreParams.dwpuParameters 628a0301c0dSLemover val itlbParams = coreParams.itlbParameters 629a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 630a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 6318f1fa9b1Ssfencevma val hytlbParams = coreParams.hytlbParameters 632c8309e8aSHaoyuan Feng val pftlbParams = coreParams.pftlbParameters 633a0301c0dSLemover val btlbParams = coreParams.btlbParameters 6345854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 6352225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 6362225d46eSJiawei Lin 6372225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 6382225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 6392225d46eSJiawei Lin 64005f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 6414f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 6422225d46eSJiawei Lin 643b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 644b899def8SWilliam Wang // for constrained LR/SC loop 645b899def8SWilliam Wang val LRSCCycles = 64 646b899def8SWilliam Wang // for lr storm 647b899def8SWilliam Wang val LRSCBackOff = 8 6482225d46eSJiawei Lin 6492225d46eSJiawei Lin // cache hierarchy configurations 6502225d46eSJiawei Lin val l1BusDataWidth = 256 6512225d46eSJiawei Lin 652de169c67SWilliam Wang // load violation predict 653de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 654de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 655de169c67SWilliam Wang // wait table parameters 656de169c67SWilliam Wang val WaitTableSize = 1024 657de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 658de169c67SWilliam Wang val LWTUse2BitCounter = true 659de169c67SWilliam Wang // store set parameters 660de169c67SWilliam Wang val SSITSize = WaitTableSize 661de169c67SWilliam Wang val LFSTSize = 32 662de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 663de169c67SWilliam Wang val LFSTWidth = 4 664de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 6651548ca99SHaojin Tang val LFSTEnable = true 666cc4fb544Ssfencevma 667cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 668cd365d4cSrvcoresjw val numPCntHc: Int = 25 669cd365d4cSrvcoresjw val numPCntPtw: Int = 19 670cd365d4cSrvcoresjw 671cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 672cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 673cd365d4cSrvcoresjw val numCSRPCntLsu = 8 674cd365d4cSrvcoresjw val numCSRPCntHc = 5 6759a128342SHaoyuan Feng val printEventCoding = true 676f7af4c74Schengguanghui 677f7af4c74Schengguanghui // Parameters for Sdtrig extension 678f7af4c74Schengguanghui protected val TriggerNum = 4 679f7af4c74Schengguanghui protected val TriggerChainMaxLength = 2 6802225d46eSJiawei Lin} 681